blob: da572d2e5eee69c0de2f8ca3109bb444d42743a8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000015#include "ARMBaseRegisterInfo.h"
Evan Chenge4e4ed32009-08-28 23:18:09 +000016#include "llvm/GlobalValue.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000017#include "llvm/Target/TargetSubtargetInfo.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
David Goodwinc2e8a7e2009-11-10 00:48:55 +000019#include "llvm/ADT/SmallVector.h"
Evan Cheng94214702011-07-01 20:45:01 +000020
21#define GET_SUBTARGETINFO_CTOR
22#define GET_SUBTARGETINFO_MC_DESC
23#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng385e9302011-07-01 22:36:09 +000024#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026using namespace llvm;
27
Bob Wilson54fc1242009-06-22 21:01:46 +000028static cl::opt<bool>
29ReserveR9("arm-reserve-r9", cl::Hidden,
30 cl::desc("Reserve R9, making it unavailable as GPR"));
31
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000032static cl::opt<bool>
Evan Cheng53519f02011-01-21 18:55:51 +000033DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000034
Bob Wilson02aba732010-09-28 04:09:35 +000035static cl::opt<bool>
36StrictAlign("arm-strict-align", cl::Hidden,
37 cl::desc("Disallow all unaligned memory accesses"));
38
Evan Cheng276365d2011-06-30 01:53:36 +000039ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng94ca42f2011-07-07 00:08:19 +000040 const std::string &FS)
Evan Cheng94214702011-07-01 20:45:01 +000041 : ARMGenSubtargetInfo()
42 , ARMArchVersion(V4)
Evan Cheng3ef1c872010-09-10 01:29:16 +000043 , ARMProcFamily(Others)
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000044 , ARMFPUType(None)
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000045 , UseNEONForSinglePrecisionFP(false)
Evan Cheng48575f62010-12-05 22:04:16 +000046 , SlowFPVMLx(false)
Benjamin Kramer0e3ee432011-04-01 09:20:31 +000047 , HasVMLxForwarding(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000048 , SlowFPBrcc(false)
Evan Cheng94ca42f2011-07-07 00:08:19 +000049 , IsThumb(false)
50 , HasThumb2(false)
Evan Cheng7b4d3112010-08-11 07:17:46 +000051 , NoARM(false)
David Goodwin0dad89f2009-09-30 00:10:16 +000052 , PostRAScheduler(false)
Bob Wilson54fc1242009-06-22 21:01:46 +000053 , IsR9Reserved(ReserveR9)
Evan Cheng5de5d4b2011-01-17 08:03:18 +000054 , UseMovt(false)
Anton Korobeynikov631379e2010-03-14 18:42:38 +000055 , HasFP16(false)
Bob Wilson77f42b52010-10-12 16:22:47 +000056 , HasD16(false)
Jim Grosbach29402132010-05-05 23:44:43 +000057 , HasHardwareDivide(false)
58 , HasT2ExtractPack(false)
Evan Cheng11db0682010-08-11 06:22:01 +000059 , HasDataBarrier(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000060 , Pref32BitThumb(false)
Bob Wilson5dde8932011-04-19 18:11:49 +000061 , AvoidCPSRPartialUpdate(false)
Evan Chengdfed19f2010-11-03 06:34:55 +000062 , HasMPExtension(false)
Jim Grosbachfcba5e62010-08-11 15:44:15 +000063 , FPOnlySP(false)
Bob Wilson02aba732010-09-28 04:09:35 +000064 , AllowsUnalignedMem(false)
Jim Grosbacha7603982011-07-01 21:12:19 +000065 , Thumb2DSP(false)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000066 , stackAlignment(4)
Evan Cheng276365d2011-06-30 01:53:36 +000067 , CPUString(CPU)
Evan Chengb72d2a92011-01-11 21:46:47 +000068 , TargetTriple(TT)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000069 , TargetABI(ARM_ABI_APCS) {
Evan Chenga8e29892007-01-19 07:51:42 +000070 // Determine default and user specified characteristics
Evan Cheng276365d2011-06-30 01:53:36 +000071 if (CPUString.empty())
72 CPUString = "generic";
Evan Cheng4b174742009-03-08 04:02:49 +000073
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000074 if (TT.find("eabi") != std::string::npos)
75 TargetABI = ARM_ABI_AAPCS;
76
Evan Cheng4cc446b2011-06-30 02:12:44 +000077 // Insert the architecture feature derived from the target triple into the
78 // feature string. This is important for setting features that are implied
79 // based on the architecture version.
Evan Cheng94ca42f2011-07-07 00:08:19 +000080 std::string ArchFS = ARM_MC::ParseARMTriple(TT, IsThumb);
81 if (!FS.empty()) {
82 if (!ArchFS.empty())
83 ArchFS = ArchFS + "," + FS;
84 else
85 ArchFS = FS;
86 }
87
88 ParseSubtargetFeatures(ArchFS, CPUString);
89
90 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
91 // ARM version or CPU and then remove this.
92 if (ARMArchVersion < V6T2 && hasThumb2())
93 ARMArchVersion = V6T2;
Bob Wilson66f6c792010-11-09 22:50:47 +000094
Evan Cheng94214702011-07-01 20:45:01 +000095 // Initialize scheduling itinerary for the specified CPU.
96 InstrItins = getInstrItineraryForCPU(CPUString);
97
Andrew Trick2da8bc82010-12-24 05:03:26 +000098 // After parsing Itineraries, set ItinData.IssueWidth.
99 computeIssueWidth();
100
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000101 if (isAAPCS_ABI())
102 stackAlignment = 8;
103
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000104 if (!isTargetDarwin())
105 UseMovt = hasV6T2Ops();
106 else {
Bob Wilson54fc1242009-06-22 21:01:46 +0000107 IsR9Reserved = ReserveR9 | (ARMArchVersion < V6);
Evan Cheng53519f02011-01-21 18:55:51 +0000108 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000109 }
David Goodwin471850a2009-10-01 21:46:35 +0000110
Evan Chengd3dd50f2009-10-16 06:11:08 +0000111 if (!isThumb() || hasThumb2())
112 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000113
114 // v6+ may or may not support unaligned mem access depending on the system
115 // configuration.
116 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
117 AllowsUnalignedMem = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000119
120/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000121bool
Dan Gohman46510a72010-04-15 01:51:59 +0000122ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
123 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000124 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000125 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000126
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000127 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
128 // load from stub.
Evan Chengaf05c692011-02-22 06:58:34 +0000129 bool isDecl = GV->hasAvailableExternallyLinkage();
130 if (GV->isDeclaration() && !GV->isMaterializable())
131 isDecl = true;
Evan Cheng63476a82009-09-03 07:04:02 +0000132
133 if (!isTargetDarwin()) {
134 // Extra load is needed for all externally visible.
135 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
136 return false;
137 return true;
138 } else {
139 if (RelocM == Reloc::PIC_) {
140 // If this is a strong reference to a definition, it is definitely not
141 // through a stub.
142 if (!isDecl && !GV->isWeakForLinker())
143 return false;
144
145 // Unless we have a symbol with hidden visibility, we have to go through a
146 // normal $non_lazy_ptr stub because this symbol might be resolved late.
147 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
148 return true;
149
150 // If symbol visibility is hidden, we have a stub for common symbol
151 // references and external declarations.
152 if (isDecl || GV->hasCommonLinkage())
153 // Hidden $non_lazy_ptr reference.
154 return true;
155
156 return false;
157 } else {
158 // If this is a strong reference to a definition, it is definitely not
159 // through a stub.
160 if (!isDecl && !GV->isWeakForLinker())
161 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000162
Evan Cheng63476a82009-09-03 07:04:02 +0000163 // Unless we have a symbol with hidden visibility, we have to go through a
164 // normal $non_lazy_ptr stub because this symbol might be resolved late.
165 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
166 return true;
167 }
168 }
169
170 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000171}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000172
Owen Anderson654d5442010-09-28 21:57:50 +0000173unsigned ARMSubtarget::getMispredictionPenalty() const {
174 // If we have a reasonable estimate of the pipeline depth, then we can
175 // estimate the penalty of a misprediction based on that.
176 if (isCortexA8())
177 return 13;
178 else if (isCortexA9())
179 return 8;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000180
Owen Anderson654d5442010-09-28 21:57:50 +0000181 // Otherwise, just return a sensible default.
182 return 10;
183}
184
Andrew Trick2da8bc82010-12-24 05:03:26 +0000185void ARMSubtarget::computeIssueWidth() {
186 unsigned allStage1Units = 0;
187 for (const InstrItinerary *itin = InstrItins.Itineraries;
188 itin->FirstStage != ~0U; ++itin) {
189 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
190 allStage1Units |= IS->getUnits();
191 }
192 InstrItins.IssueWidth = 0;
193 while (allStage1Units) {
194 ++InstrItins.IssueWidth;
195 // clear the lowest bit
196 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
197 }
Andrew Trick6018dee2011-01-04 00:32:57 +0000198 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick2da8bc82010-12-24 05:03:26 +0000199}
200
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000201bool ARMSubtarget::enablePostRAScheduler(
202 CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000203 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000204 RegClassVector& CriticalPathRCs) const {
Evan Cheng5b1b44892011-07-01 21:01:15 +0000205 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000206 CriticalPathRCs.clear();
207 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000208 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
209}