blob: 84d534dfbb5702341fccc5ee9c15af9e7c13f90e [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Evan Cheng5c807602008-02-26 02:33:44 +000090namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +000091
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000224/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000342 /// PendingExports - CopyToReg nodes that copy values to virtual registers
343 /// for export to other blocks need to be emitted before any terminator
344 /// instruction, but they have no other ordering requirements. We bunch them
345 /// up and the emit a single tokenfactor for them just before terminator
346 /// instructions.
347 std::vector<SDOperand> PendingExports;
348
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000349 /// Case - A struct to record the Value for a switch case, and the
350 /// case's target basic block.
351 struct Case {
352 Constant* Low;
353 Constant* High;
354 MachineBasicBlock* BB;
355
356 Case() : Low(0), High(0), BB(0) { }
357 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
358 Low(low), High(high), BB(bb) { }
359 uint64_t size() const {
360 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
361 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
362 return (rHigh - rLow + 1ULL);
363 }
364 };
365
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000366 struct CaseBits {
367 uint64_t Mask;
368 MachineBasicBlock* BB;
369 unsigned Bits;
370
371 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
372 Mask(mask), BB(bb), Bits(bits) { }
373 };
374
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000375 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000376 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000377 typedef CaseVector::iterator CaseItr;
378 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000379
380 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
381 /// of conditional branches.
382 struct CaseRec {
383 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
384 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
385
386 /// CaseBB - The MBB in which to emit the compare and branch
387 MachineBasicBlock *CaseBB;
388 /// LT, GE - If nonzero, we know the current case value must be less-than or
389 /// greater-than-or-equal-to these Constants.
390 Constant *LT;
391 Constant *GE;
392 /// Range - A pair of iterators representing the range of case values to be
393 /// processed at this point in the binary search tree.
394 CaseRange Range;
395 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000396
397 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000398
399 /// The comparison function for sorting the switch case values in the vector.
400 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000401 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000402 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000403 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
404 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
405 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
406 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000407 }
408 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000410 struct CaseBitsCmp {
411 bool operator () (const CaseBits& C1, const CaseBits& C2) {
412 return C1.Bits > C2.Bits;
413 }
414 };
415
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000416 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000417
Chris Lattner1c08c712005-01-07 07:47:53 +0000418public:
419 // TLI - This is information that describes the available target features we
420 // need for lowering. This indicates when operations are unavailable,
421 // implemented with a libcall, etc.
422 TargetLowering &TLI;
423 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000424 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000425 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000426
Nate Begemanf15485a2006-03-27 01:32:24 +0000427 /// SwitchCases - Vector of CaseBlock structures used to communicate
428 /// SwitchInst code generation information.
429 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000430 /// JTCases - Vector of JumpTable structures used to communicate
431 /// SwitchInst code generation information.
432 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000433 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000434
Chris Lattner1c08c712005-01-07 07:47:53 +0000435 /// FuncInfo - Information about the function as a whole.
436 ///
437 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000438
439 /// GCI - Garbage collection metadata for the function.
440 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000441
442 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000443 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000444 FunctionLoweringInfo &funcinfo,
445 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000446 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000447 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000448 }
449
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000450 /// getRoot - Return the current virtual root of the Selection DAG,
451 /// flushing any PendingLoad items. This must be done before emitting
452 /// a store or any other node that may need to be ordered after any
453 /// prior load instructions.
Chris Lattnera651cf62005-01-17 19:43:36 +0000454 ///
455 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000456 if (PendingLoads.empty())
457 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000458
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 if (PendingLoads.size() == 1) {
460 SDOperand Root = PendingLoads[0];
461 DAG.setRoot(Root);
462 PendingLoads.clear();
463 return Root;
464 }
465
466 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000467 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
468 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000469 PendingLoads.clear();
470 DAG.setRoot(Root);
471 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000472 }
473
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000474 /// getControlRoot - Similar to getRoot, but instead of flushing all the
475 /// PendingLoad items, flush all the PendingExports items. It is necessary
476 /// to do this before emitting a terminator instruction.
477 ///
478 SDOperand getControlRoot() {
479 SDOperand Root = DAG.getRoot();
480
481 if (PendingExports.empty())
482 return Root;
483
484 // Turn all of the CopyToReg chains into one factored node.
485 if (Root.getOpcode() != ISD::EntryToken) {
486 unsigned i = 0, e = PendingExports.size();
487 for (; i != e; ++i) {
488 assert(PendingExports[i].Val->getNumOperands() > 1);
489 if (PendingExports[i].Val->getOperand(0) == Root)
490 break; // Don't add the root if we already indirectly depend on it.
491 }
492
493 if (i == e)
494 PendingExports.push_back(Root);
495 }
496
497 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
498 &PendingExports[0],
499 PendingExports.size());
500 PendingExports.clear();
501 DAG.setRoot(Root);
502 return Root;
503 }
504
505 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Chris Lattner571e4342006-10-27 21:36:01 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 void visit(Instruction &I) { visit(I.getOpcode(), I); }
508
509 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000510 // Note: this doesn't use InstVisitor, because it has to work with
511 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000512 switch (Opcode) {
513 default: assert(0 && "Unknown instruction type encountered!");
514 abort();
515 // Build the switch statement using the Instruction.def file.
516#define HANDLE_INST(NUM, OPCODE, CLASS) \
517 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
518#include "llvm/Instruction.def"
519 }
520 }
521
522 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
523
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000524 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000525 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000526 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000527
Chris Lattner199862b2006-03-16 19:57:50 +0000528 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000529
Chris Lattner0da331f2007-02-04 01:31:47 +0000530 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000531 SDOperand &N = NodeMap[V];
532 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000533 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000534 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000535
Evan Cheng5c807602008-02-26 02:33:44 +0000536 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000537 std::set<unsigned> &OutputRegs,
538 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000539
Chris Lattner571e4342006-10-27 21:36:01 +0000540 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
541 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
542 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000543 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000544 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000545 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000546 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000547
Chris Lattner1c08c712005-01-07 07:47:53 +0000548 // Terminator instructions.
549 void visitRet(ReturnInst &I);
550 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000551 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000552 void visitUnreachable(UnreachableInst &I) { /* noop */ }
553
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000554 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000555 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000556 CaseRecVector& WorkList,
557 Value* SV,
558 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000559 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000560 CaseRecVector& WorkList,
561 Value* SV,
562 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000563 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000564 CaseRecVector& WorkList,
565 Value* SV,
566 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000567 bool handleBitTestsSwitchCase(CaseRec& CR,
568 CaseRecVector& WorkList,
569 Value* SV,
570 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000571 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000572 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
573 void visitBitTestCase(MachineBasicBlock* NextMBB,
574 unsigned Reg,
575 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000576 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000577 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
578 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000579
Chris Lattner1c08c712005-01-07 07:47:53 +0000580 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000581 void visitInvoke(InvokeInst &I);
582 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000583
Dan Gohman7f321562007-06-25 16:23:39 +0000584 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000585 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000586 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000587 if (I.getType()->isFPOrFPVector())
588 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000589 else
Dan Gohman7f321562007-06-25 16:23:39 +0000590 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000591 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000592 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000593 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000594 if (I.getType()->isFPOrFPVector())
595 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000596 else
Dan Gohman7f321562007-06-25 16:23:39 +0000597 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000598 }
Dan Gohman7f321562007-06-25 16:23:39 +0000599 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
600 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
601 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
602 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
603 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
604 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
605 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
606 void visitOr (User &I) { visitBinary(I, ISD::OR); }
607 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000608 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000609 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
610 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000611 void visitICmp(User &I);
612 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000613 // Visit the conversion instructions
614 void visitTrunc(User &I);
615 void visitZExt(User &I);
616 void visitSExt(User &I);
617 void visitFPTrunc(User &I);
618 void visitFPExt(User &I);
619 void visitFPToUI(User &I);
620 void visitFPToSI(User &I);
621 void visitUIToFP(User &I);
622 void visitSIToFP(User &I);
623 void visitPtrToInt(User &I);
624 void visitIntToPtr(User &I);
625 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000626
Chris Lattner2bbd8102006-03-29 00:11:43 +0000627 void visitExtractElement(User &I);
628 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000629 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000630
Chris Lattner1c08c712005-01-07 07:47:53 +0000631 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000632 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000633
634 void visitMalloc(MallocInst &I);
635 void visitFree(FreeInst &I);
636 void visitAlloca(AllocaInst &I);
637 void visitLoad(LoadInst &I);
638 void visitStore(StoreInst &I);
639 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
640 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000641 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000642 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000643 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000644
Chris Lattner1c08c712005-01-07 07:47:53 +0000645 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000646 void visitVAArg(VAArgInst &I);
647 void visitVAEnd(CallInst &I);
648 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000649
Chris Lattner7041ee32005-01-11 05:56:49 +0000650 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000651
Dan Gohmanef5d1942008-03-11 21:11:25 +0000652 void visitGetResult(GetResultInst &I);
Devang Patel40a04212008-02-19 22:15:16 +0000653
Chris Lattner1c08c712005-01-07 07:47:53 +0000654 void visitUserOp1(Instruction &I) {
655 assert(0 && "UserOp1 should not exist at instruction selection time!");
656 abort();
657 }
658 void visitUserOp2(Instruction &I) {
659 assert(0 && "UserOp2 should not exist at instruction selection time!");
660 abort();
661 }
662};
663} // end namespace llvm
664
Dan Gohman6183f782007-07-05 20:12:34 +0000665
Duncan Sandsb988bac2008-02-11 20:58:28 +0000666/// getCopyFromParts - Create a value that contains the specified legal parts
667/// combined into the value they represent. If the parts combine to a type
668/// larger then ValueVT then AssertOp can be used to specify whether the extra
669/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000670/// (ISD::AssertSext).
Dan Gohman6183f782007-07-05 20:12:34 +0000671static SDOperand getCopyFromParts(SelectionDAG &DAG,
672 const SDOperand *Parts,
673 unsigned NumParts,
674 MVT::ValueType PartVT,
675 MVT::ValueType ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000676 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000677 assert(NumParts > 0 && "No parts to assemble!");
678 TargetLowering &TLI = DAG.getTargetLoweringInfo();
679 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000680
Duncan Sands014e04a2008-02-12 20:46:31 +0000681 if (NumParts > 1) {
682 // Assemble the value from multiple parts.
683 if (!MVT::isVector(ValueVT)) {
684 unsigned PartBits = MVT::getSizeInBits(PartVT);
685 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000686
Duncan Sands014e04a2008-02-12 20:46:31 +0000687 // Assemble the power of 2 part.
688 unsigned RoundParts = NumParts & (NumParts - 1) ?
689 1 << Log2_32(NumParts) : NumParts;
690 unsigned RoundBits = PartBits * RoundParts;
691 MVT::ValueType RoundVT = RoundBits == ValueBits ?
692 ValueVT : MVT::getIntegerType(RoundBits);
693 SDOperand Lo, Hi;
694
695 if (RoundParts > 2) {
696 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
697 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
698 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
699 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000700 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000701 Lo = Parts[0];
702 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000703 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000704 if (TLI.isBigEndian())
705 std::swap(Lo, Hi);
706 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
707
708 if (RoundParts < NumParts) {
709 // Assemble the trailing non-power-of-2 part.
710 unsigned OddParts = NumParts - RoundParts;
711 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
712 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
713
714 // Combine the round and odd parts.
715 Lo = Val;
716 if (TLI.isBigEndian())
717 std::swap(Lo, Hi);
718 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
719 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
720 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
721 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
722 TLI.getShiftAmountTy()));
723 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
724 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
725 }
726 } else {
727 // Handle a multi-element vector.
728 MVT::ValueType IntermediateVT, RegisterVT;
729 unsigned NumIntermediates;
730 unsigned NumRegs =
731 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
732 RegisterVT);
733
734 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
735 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
736 assert(RegisterVT == Parts[0].getValueType() &&
737 "Part type doesn't match part!");
738
739 // Assemble the parts into intermediate operands.
740 SmallVector<SDOperand, 8> Ops(NumIntermediates);
741 if (NumIntermediates == NumParts) {
742 // If the register was not expanded, truncate or copy the value,
743 // as appropriate.
744 for (unsigned i = 0; i != NumParts; ++i)
745 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
746 PartVT, IntermediateVT);
747 } else if (NumParts > 0) {
748 // If the intermediate type was expanded, build the intermediate operands
749 // from the parts.
750 assert(NumParts % NumIntermediates == 0 &&
751 "Must expand into a divisible number of parts!");
752 unsigned Factor = NumParts / NumIntermediates;
753 for (unsigned i = 0; i != NumIntermediates; ++i)
754 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
755 PartVT, IntermediateVT);
756 }
757
758 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
759 // operands.
760 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
761 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
762 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000763 }
Dan Gohman6183f782007-07-05 20:12:34 +0000764 }
765
Duncan Sands014e04a2008-02-12 20:46:31 +0000766 // There is now one part, held in Val. Correct it to match ValueVT.
767 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000768
Duncan Sands014e04a2008-02-12 20:46:31 +0000769 if (PartVT == ValueVT)
770 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000771
Duncan Sands014e04a2008-02-12 20:46:31 +0000772 if (MVT::isVector(PartVT)) {
773 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
774 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000775 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000776
777 if (MVT::isVector(ValueVT)) {
778 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
779 MVT::getVectorNumElements(ValueVT) == 1 &&
780 "Only trivial scalar-to-vector conversions should get here!");
781 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
782 }
783
784 if (MVT::isInteger(PartVT) &&
785 MVT::isInteger(ValueVT)) {
786 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
787 // For a truncate, see if we have any information to
788 // indicate whether the truncated bits will always be
789 // zero or sign-extension.
790 if (AssertOp != ISD::DELETED_NODE)
791 Val = DAG.getNode(AssertOp, PartVT, Val,
792 DAG.getValueType(ValueVT));
793 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
794 } else {
795 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
796 }
797 }
798
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000799 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
800 if (ValueVT < Val.getValueType())
Chris Lattner4468c1f2008-03-09 09:38:46 +0000801 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000802 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000803 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000804 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
805 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000806
807 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
808 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
809
810 assert(0 && "Unknown mismatch!");
Dan Gohman6183f782007-07-05 20:12:34 +0000811}
812
Duncan Sandsb988bac2008-02-11 20:58:28 +0000813/// getCopyToParts - Create a series of nodes that contain the specified value
814/// split into legal parts. If the parts contain more bits than Val, then, for
815/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000816static void getCopyToParts(SelectionDAG &DAG,
817 SDOperand Val,
818 SDOperand *Parts,
819 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000820 MVT::ValueType PartVT,
821 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000822 TargetLowering &TLI = DAG.getTargetLoweringInfo();
823 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000824 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000825 unsigned PartBits = MVT::getSizeInBits(PartVT);
826 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000827
Duncan Sands014e04a2008-02-12 20:46:31 +0000828 if (!NumParts)
829 return;
830
831 if (!MVT::isVector(ValueVT)) {
832 if (PartVT == ValueVT) {
833 assert(NumParts == 1 && "No-op copy with multiple parts!");
834 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000835 return;
836 }
837
Duncan Sands014e04a2008-02-12 20:46:31 +0000838 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
839 // If the parts cover more bits than the value has, promote the value.
840 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
841 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000842 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000843 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
844 ValueVT = MVT::getIntegerType(NumParts * PartBits);
845 Val = DAG.getNode(ExtendKind, ValueVT, Val);
846 } else {
847 assert(0 && "Unknown mismatch!");
848 }
849 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
850 // Different types of the same size.
851 assert(NumParts == 1 && PartVT != ValueVT);
852 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
853 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
854 // If the parts cover less bits than value has, truncate the value.
855 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
856 ValueVT = MVT::getIntegerType(NumParts * PartBits);
857 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000858 } else {
859 assert(0 && "Unknown mismatch!");
860 }
861 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000862
863 // The value may have changed - recompute ValueVT.
864 ValueVT = Val.getValueType();
865 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
866 "Failed to tile the value with PartVT!");
867
868 if (NumParts == 1) {
869 assert(PartVT == ValueVT && "Type conversion failed!");
870 Parts[0] = Val;
871 return;
872 }
873
874 // Expand the value into multiple parts.
875 if (NumParts & (NumParts - 1)) {
876 // The number of parts is not a power of 2. Split off and copy the tail.
877 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
878 "Do not know what to expand to!");
879 unsigned RoundParts = 1 << Log2_32(NumParts);
880 unsigned RoundBits = RoundParts * PartBits;
881 unsigned OddParts = NumParts - RoundParts;
882 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
883 DAG.getConstant(RoundBits,
884 TLI.getShiftAmountTy()));
885 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
886 if (TLI.isBigEndian())
887 // The odd parts were reversed by getCopyToParts - unreverse them.
888 std::reverse(Parts + RoundParts, Parts + NumParts);
889 NumParts = RoundParts;
890 ValueVT = MVT::getIntegerType(NumParts * PartBits);
891 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
892 }
893
894 // The number of parts is a power of 2. Repeatedly bisect the value using
895 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +0000896 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
897 MVT::getIntegerType(MVT::getSizeInBits(ValueVT)),
898 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000899 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
900 for (unsigned i = 0; i < NumParts; i += StepSize) {
901 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands25eb0432008-03-12 20:30:08 +0000902 MVT::ValueType ThisVT = MVT::getIntegerType (ThisBits);
903 SDOperand &Part0 = Parts[i];
904 SDOperand &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +0000905
Duncan Sands25eb0432008-03-12 20:30:08 +0000906 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
907 DAG.getConstant(1, PtrVT));
908 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
909 DAG.getConstant(0, PtrVT));
910
911 if (ThisBits == PartBits && ThisVT != PartVT) {
912 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
913 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
914 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000915 }
916 }
917
918 if (TLI.isBigEndian())
919 std::reverse(Parts, Parts + NumParts);
920
921 return;
922 }
923
924 // Vector ValueVT.
925 if (NumParts == 1) {
926 if (PartVT != ValueVT) {
927 if (MVT::isVector(PartVT)) {
928 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
929 } else {
930 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
931 MVT::getVectorNumElements(ValueVT) == 1 &&
932 "Only trivial vector-to-scalar conversions should get here!");
933 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
934 DAG.getConstant(0, PtrVT));
935 }
936 }
937
Dan Gohman6183f782007-07-05 20:12:34 +0000938 Parts[0] = Val;
939 return;
940 }
941
942 // Handle a multi-element vector.
943 MVT::ValueType IntermediateVT, RegisterVT;
944 unsigned NumIntermediates;
945 unsigned NumRegs =
946 DAG.getTargetLoweringInfo()
947 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
948 RegisterVT);
949 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
950
951 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
952 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
953
954 // Split the vector into intermediate operands.
955 SmallVector<SDOperand, 8> Ops(NumIntermediates);
956 for (unsigned i = 0; i != NumIntermediates; ++i)
957 if (MVT::isVector(IntermediateVT))
958 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
959 IntermediateVT, Val,
960 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000961 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000962 else
963 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
964 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000965 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000966
967 // Split the intermediate operands into legal parts.
968 if (NumParts == NumIntermediates) {
969 // If the register was not expanded, promote or copy the value,
970 // as appropriate.
971 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000972 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000973 } else if (NumParts > 0) {
974 // If the intermediate type was expanded, split each the value into
975 // legal parts.
976 assert(NumParts % NumIntermediates == 0 &&
977 "Must expand into a divisible number of parts!");
978 unsigned Factor = NumParts / NumIntermediates;
979 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000980 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000981 }
982}
983
984
Chris Lattner199862b2006-03-16 19:57:50 +0000985SDOperand SelectionDAGLowering::getValue(const Value *V) {
986 SDOperand &N = NodeMap[V];
987 if (N.Val) return N;
988
989 const Type *VTy = V->getType();
990 MVT::ValueType VT = TLI.getValueType(VTy);
991 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
992 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
993 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000994 SDOperand N1 = NodeMap[V];
995 assert(N1.Val && "visit didn't populate the ValueMap!");
996 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000997 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
998 return N = DAG.getGlobalAddress(GV, VT);
999 } else if (isa<ConstantPointerNull>(C)) {
1000 return N = DAG.getConstant(0, TLI.getPointerTy());
1001 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00001002 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +00001003 return N = DAG.getNode(ISD::UNDEF, VT);
1004
Dan Gohman7f321562007-06-25 16:23:39 +00001005 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +00001006 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +00001007 unsigned NumElements = PTy->getNumElements();
1008 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
1009
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001010 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +00001011 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
1012
1013 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +00001014 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1015 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001016 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001017 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +00001018 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +00001019 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +00001020 unsigned NumElements = PTy->getNumElements();
1021 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +00001022
1023 // Now that we know the number and type of the elements, push a
1024 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +00001025 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001026 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +00001027 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +00001028 for (unsigned i = 0; i != NumElements; ++i)
1029 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +00001030 } else {
Dan Gohman07a96762007-07-16 14:29:03 +00001031 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +00001032 SDOperand Op;
1033 if (MVT::isFloatingPoint(PVT))
1034 Op = DAG.getConstantFP(0, PVT);
1035 else
1036 Op = DAG.getConstant(0, PVT);
1037 Ops.assign(NumElements, Op);
1038 }
1039
Dan Gohman7f321562007-06-25 16:23:39 +00001040 // Create a BUILD_VECTOR node.
1041 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1042 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +00001043 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001044 } else {
1045 // Canonicalize all constant ints to be unsigned.
Dan Gohmanc6f9a062008-02-29 01:41:59 +00001046 return N = DAG.getConstant(cast<ConstantInt>(C)->getValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001047 }
1048 }
1049
1050 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1051 std::map<const AllocaInst*, int>::iterator SI =
1052 FuncInfo.StaticAllocaMap.find(AI);
1053 if (SI != FuncInfo.StaticAllocaMap.end())
1054 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1055 }
1056
Chris Lattner251db182007-02-25 18:40:32 +00001057 unsigned InReg = FuncInfo.ValueMap[V];
1058 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001059
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001060 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1061 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001062
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001063 std::vector<unsigned> Regs(NumRegs);
1064 for (unsigned i = 0; i != NumRegs; ++i)
1065 Regs[i] = InReg + i;
1066
1067 RegsForValue RFV(Regs, RegisterVT, VT);
1068 SDOperand Chain = DAG.getEntryNode();
1069
1070 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001071}
1072
1073
Chris Lattner1c08c712005-01-07 07:47:53 +00001074void SelectionDAGLowering::visitRet(ReturnInst &I) {
1075 if (I.getNumOperands() == 0) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001076 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001077 return;
1078 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001079 SmallVector<SDOperand, 8> NewValues;
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001080 NewValues.push_back(getControlRoot());
1081 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Nate Begemanee625572006-01-27 21:09:22 +00001082 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001083 MVT::ValueType VT = RetOp.getValueType();
1084
Evan Cheng8e7d0562006-05-26 23:09:09 +00001085 // FIXME: C calling convention requires the return type to be promoted to
1086 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001087 if (MVT::isInteger(VT)) {
1088 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1089 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1090 VT = MinVT;
1091 }
1092
1093 unsigned NumParts = TLI.getNumRegisters(VT);
1094 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1095 SmallVector<SDOperand, 4> Parts(NumParts);
1096 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1097
1098 const Function *F = I.getParent()->getParent();
1099 if (F->paramHasAttr(0, ParamAttr::SExt))
1100 ExtendKind = ISD::SIGN_EXTEND;
1101 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1102 ExtendKind = ISD::ZERO_EXTEND;
1103
1104 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1105
1106 for (unsigned i = 0; i < NumParts; ++i) {
1107 NewValues.push_back(Parts[i]);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001108 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
Nate Begemanee625572006-01-27 21:09:22 +00001109 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001110 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001111 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1112 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001113}
1114
Chris Lattner571e4342006-10-27 21:36:01 +00001115/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1116/// the current basic block, add it to ValueMap now so that we'll get a
1117/// CopyTo/FromReg.
1118void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1119 // No need to export constants.
1120 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1121
1122 // Already exported?
1123 if (FuncInfo.isExportedInst(V)) return;
1124
1125 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001126 CopyValueToVirtualRegister(V, Reg);
Chris Lattner571e4342006-10-27 21:36:01 +00001127}
1128
Chris Lattner8c494ab2006-10-27 23:50:33 +00001129bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1130 const BasicBlock *FromBB) {
1131 // The operands of the setcc have to be in this block. We don't know
1132 // how to export them from some other block.
1133 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1134 // Can export from current BB.
1135 if (VI->getParent() == FromBB)
1136 return true;
1137
1138 // Is already exported, noop.
1139 return FuncInfo.isExportedInst(V);
1140 }
1141
1142 // If this is an argument, we can export it if the BB is the entry block or
1143 // if it is already exported.
1144 if (isa<Argument>(V)) {
1145 if (FromBB == &FromBB->getParent()->getEntryBlock())
1146 return true;
1147
1148 // Otherwise, can only export this if it is already exported.
1149 return FuncInfo.isExportedInst(V);
1150 }
1151
1152 // Otherwise, constants can always be exported.
1153 return true;
1154}
1155
Chris Lattner6a586c82006-10-29 21:01:20 +00001156static bool InBlock(const Value *V, const BasicBlock *BB) {
1157 if (const Instruction *I = dyn_cast<Instruction>(V))
1158 return I->getParent() == BB;
1159 return true;
1160}
1161
Chris Lattner571e4342006-10-27 21:36:01 +00001162/// FindMergedConditions - If Cond is an expression like
1163void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1164 MachineBasicBlock *TBB,
1165 MachineBasicBlock *FBB,
1166 MachineBasicBlock *CurBB,
1167 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001168 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001169 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001170
Reid Spencere4d87aa2006-12-23 06:05:41 +00001171 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1172 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001173 BOp->getParent() != CurBB->getBasicBlock() ||
1174 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1175 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001176 const BasicBlock *BB = CurBB->getBasicBlock();
1177
Reid Spencere4d87aa2006-12-23 06:05:41 +00001178 // If the leaf of the tree is a comparison, merge the condition into
1179 // the caseblock.
1180 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1181 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001182 // how to export them from some other block. If this is the first block
1183 // of the sequence, no exporting is needed.
1184 (CurBB == CurMBB ||
1185 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1186 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001187 BOp = cast<Instruction>(Cond);
1188 ISD::CondCode Condition;
1189 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1190 switch (IC->getPredicate()) {
1191 default: assert(0 && "Unknown icmp predicate opcode!");
1192 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1193 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1194 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1195 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1196 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1197 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1198 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1199 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1200 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1201 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1202 }
1203 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1204 ISD::CondCode FPC, FOC;
1205 switch (FC->getPredicate()) {
1206 default: assert(0 && "Unknown fcmp predicate opcode!");
1207 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1208 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1209 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1210 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1211 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1212 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1213 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1214 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1215 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1216 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1217 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1218 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1219 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1220 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1221 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1222 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1223 }
1224 if (FiniteOnlyFPMath())
1225 Condition = FOC;
1226 else
1227 Condition = FPC;
1228 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001229 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001230 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001231 }
1232
Chris Lattner571e4342006-10-27 21:36:01 +00001233 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001234 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001235 SwitchCases.push_back(CB);
1236 return;
1237 }
1238
1239 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001240 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001241 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001242 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001243 return;
1244 }
1245
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001246
1247 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001248 MachineFunction::iterator BBI = CurBB;
1249 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1250 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1251
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001252 if (Opc == Instruction::Or) {
1253 // Codegen X | Y as:
1254 // jmp_if_X TBB
1255 // jmp TmpBB
1256 // TmpBB:
1257 // jmp_if_Y TBB
1258 // jmp FBB
1259 //
Chris Lattner571e4342006-10-27 21:36:01 +00001260
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001261 // Emit the LHS condition.
1262 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1263
1264 // Emit the RHS condition into TmpBB.
1265 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1266 } else {
1267 assert(Opc == Instruction::And && "Unknown merge op!");
1268 // Codegen X & Y as:
1269 // jmp_if_X TmpBB
1270 // jmp FBB
1271 // TmpBB:
1272 // jmp_if_Y TBB
1273 // jmp FBB
1274 //
1275 // This requires creation of TmpBB after CurBB.
1276
1277 // Emit the LHS condition.
1278 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1279
1280 // Emit the RHS condition into TmpBB.
1281 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1282 }
Chris Lattner571e4342006-10-27 21:36:01 +00001283}
1284
Chris Lattnerdf19f272006-10-31 22:37:42 +00001285/// If the set of cases should be emitted as a series of branches, return true.
1286/// If we should emit this as a bunch of and/or'd together conditions, return
1287/// false.
1288static bool
1289ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1290 if (Cases.size() != 2) return true;
1291
Chris Lattner0ccb5002006-10-31 23:06:00 +00001292 // If this is two comparisons of the same values or'd or and'd together, they
1293 // will get folded into a single comparison, so don't emit two blocks.
1294 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1295 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1296 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1297 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1298 return false;
1299 }
1300
Chris Lattnerdf19f272006-10-31 22:37:42 +00001301 return true;
1302}
1303
Chris Lattner1c08c712005-01-07 07:47:53 +00001304void SelectionDAGLowering::visitBr(BranchInst &I) {
1305 // Update machine-CFG edges.
1306 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001307
1308 // Figure out which block is immediately after the current one.
1309 MachineBasicBlock *NextBlock = 0;
1310 MachineFunction::iterator BBI = CurMBB;
1311 if (++BBI != CurMBB->getParent()->end())
1312 NextBlock = BBI;
1313
1314 if (I.isUnconditional()) {
1315 // If this is not a fall-through branch, emit the branch.
1316 if (Succ0MBB != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001317 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001318 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001319
Chris Lattner57ab6592006-10-24 17:57:59 +00001320 // Update machine-CFG edges.
1321 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001322 return;
1323 }
1324
1325 // If this condition is one of the special cases we handle, do special stuff
1326 // now.
1327 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001328 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001329
1330 // If this is a series of conditions that are or'd or and'd together, emit
1331 // this as a sequence of branches instead of setcc's with and/or operations.
1332 // For example, instead of something like:
1333 // cmp A, B
1334 // C = seteq
1335 // cmp D, E
1336 // F = setle
1337 // or C, F
1338 // jnz foo
1339 // Emit:
1340 // cmp A, B
1341 // je foo
1342 // cmp D, E
1343 // jle foo
1344 //
1345 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1346 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001347 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001348 BOp->getOpcode() == Instruction::Or)) {
1349 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001350 // If the compares in later blocks need to use values not currently
1351 // exported from this block, export them now. This block should always
1352 // be the first entry.
1353 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1354
Chris Lattnerdf19f272006-10-31 22:37:42 +00001355 // Allow some cases to be rejected.
1356 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001357 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1358 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1359 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1360 }
1361
1362 // Emit the branch for this block.
1363 visitSwitchCase(SwitchCases[0]);
1364 SwitchCases.erase(SwitchCases.begin());
1365 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001366 }
1367
Chris Lattner0ccb5002006-10-31 23:06:00 +00001368 // Okay, we decided not to do this, remove any inserted MBB's and clear
1369 // SwitchCases.
1370 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1371 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1372
Chris Lattnerdf19f272006-10-31 22:37:42 +00001373 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001374 }
1375 }
Chris Lattner24525952006-10-24 18:07:37 +00001376
1377 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001378 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001379 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001380 // Use visitSwitchCase to actually insert the fast branch sequence for this
1381 // cond branch.
1382 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001383}
1384
Nate Begemanf15485a2006-03-27 01:32:24 +00001385/// visitSwitchCase - Emits the necessary code to represent a single node in
1386/// the binary search tree resulting from lowering a switch instruction.
1387void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001388 SDOperand Cond;
1389 SDOperand CondLHS = getValue(CB.CmpLHS);
1390
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001391 // Build the setcc now.
1392 if (CB.CmpMHS == NULL) {
1393 // Fold "(X == true)" to X and "(X == false)" to !X to
1394 // handle common cases produced by branch lowering.
1395 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1396 Cond = CondLHS;
1397 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1398 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1399 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1400 } else
1401 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1402 } else {
1403 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001404
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001405 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1406 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1407
1408 SDOperand CmpOp = getValue(CB.CmpMHS);
1409 MVT::ValueType VT = CmpOp.getValueType();
1410
1411 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1412 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1413 } else {
1414 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1415 Cond = DAG.getSetCC(MVT::i1, SUB,
1416 DAG.getConstant(High-Low, VT), ISD::SETULE);
1417 }
1418
1419 }
1420
Nate Begemanf15485a2006-03-27 01:32:24 +00001421 // Set NextBlock to be the MBB immediately after the current one, if any.
1422 // This is used to avoid emitting unnecessary branches to the next block.
1423 MachineBasicBlock *NextBlock = 0;
1424 MachineFunction::iterator BBI = CurMBB;
1425 if (++BBI != CurMBB->getParent()->end())
1426 NextBlock = BBI;
1427
1428 // If the lhs block is the next block, invert the condition so that we can
1429 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001430 if (CB.TrueBB == NextBlock) {
1431 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001432 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1433 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1434 }
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001435 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001436 DAG.getBasicBlock(CB.TrueBB));
1437 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001438 DAG.setRoot(BrCond);
1439 else
1440 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001441 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001442 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001443 CurMBB->addSuccessor(CB.TrueBB);
1444 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001445}
1446
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001447/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001448void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001449 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001450 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001451 MVT::ValueType PTy = TLI.getPointerTy();
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001452 SDOperand Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
Evan Cheng3d4ce112006-10-30 08:00:44 +00001453 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1454 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1455 Table, Index));
1456 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001457}
1458
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001459/// visitJumpTableHeader - This function emits necessary code to produce index
1460/// in the JumpTable from switch case.
1461void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1462 SelectionDAGISel::JumpTableHeader &JTH) {
1463 // Subtract the lowest switch case value from the value being switched on
1464 // and conditional branch to default mbb if the result is greater than the
1465 // difference between smallest and largest cases.
1466 SDOperand SwitchOp = getValue(JTH.SValue);
1467 MVT::ValueType VT = SwitchOp.getValueType();
1468 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1469 DAG.getConstant(JTH.First, VT));
1470
1471 // The SDNode we just created, which holds the value being switched on
1472 // minus the the smallest case value, needs to be copied to a virtual
1473 // register so it can be used as an index into the jump table in a
1474 // subsequent basic block. This value may be smaller or larger than the
1475 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001476 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001477 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1478 else
1479 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1480
1481 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001482 SDOperand CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001483 JT.Reg = JumpTableReg;
1484
1485 // Emit the range check for the jump table, and branch to the default
1486 // block for the switch statement if the value being switched on exceeds
1487 // the largest case in the switch.
Scott Michel5b8f82e2008-03-10 15:42:14 +00001488 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001489 DAG.getConstant(JTH.Last-JTH.First,VT),
1490 ISD::SETUGT);
1491
1492 // Set NextBlock to be the MBB immediately after the current one, if any.
1493 // This is used to avoid emitting unnecessary branches to the next block.
1494 MachineBasicBlock *NextBlock = 0;
1495 MachineFunction::iterator BBI = CurMBB;
1496 if (++BBI != CurMBB->getParent()->end())
1497 NextBlock = BBI;
1498
1499 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1500 DAG.getBasicBlock(JT.Default));
1501
1502 if (JT.MBB == NextBlock)
1503 DAG.setRoot(BrCond);
1504 else
1505 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001506 DAG.getBasicBlock(JT.MBB)));
1507
1508 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001509}
1510
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001511/// visitBitTestHeader - This function emits necessary code to produce value
1512/// suitable for "bit tests"
1513void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1514 // Subtract the minimum value
1515 SDOperand SwitchOp = getValue(B.SValue);
1516 MVT::ValueType VT = SwitchOp.getValueType();
1517 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1518 DAG.getConstant(B.First, VT));
1519
1520 // Check range
Scott Michel5b8f82e2008-03-10 15:42:14 +00001521 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001522 DAG.getConstant(B.Range, VT),
1523 ISD::SETUGT);
1524
1525 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001526 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001527 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1528 else
1529 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1530
1531 // Make desired shift
1532 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1533 DAG.getConstant(1, TLI.getPointerTy()),
1534 ShiftOp);
1535
1536 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001537 SDOperand CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001538 B.Reg = SwitchReg;
1539
1540 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1541 DAG.getBasicBlock(B.Default));
1542
1543 // Set NextBlock to be the MBB immediately after the current one, if any.
1544 // This is used to avoid emitting unnecessary branches to the next block.
1545 MachineBasicBlock *NextBlock = 0;
1546 MachineFunction::iterator BBI = CurMBB;
1547 if (++BBI != CurMBB->getParent()->end())
1548 NextBlock = BBI;
1549
1550 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1551 if (MBB == NextBlock)
1552 DAG.setRoot(BrRange);
1553 else
1554 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1555 DAG.getBasicBlock(MBB)));
1556
1557 CurMBB->addSuccessor(B.Default);
1558 CurMBB->addSuccessor(MBB);
1559
1560 return;
1561}
1562
1563/// visitBitTestCase - this function produces one "bit test"
1564void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1565 unsigned Reg,
1566 SelectionDAGISel::BitTestCase &B) {
1567 // Emit bit tests and jumps
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001568 SDOperand SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg, TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001569
1570 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1571 SwitchVal,
1572 DAG.getConstant(B.Mask,
1573 TLI.getPointerTy()));
Scott Michel5b8f82e2008-03-10 15:42:14 +00001574 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001575 DAG.getConstant(0, TLI.getPointerTy()),
1576 ISD::SETNE);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001577 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001578 AndCmp, DAG.getBasicBlock(B.TargetBB));
1579
1580 // Set NextBlock to be the MBB immediately after the current one, if any.
1581 // This is used to avoid emitting unnecessary branches to the next block.
1582 MachineBasicBlock *NextBlock = 0;
1583 MachineFunction::iterator BBI = CurMBB;
1584 if (++BBI != CurMBB->getParent()->end())
1585 NextBlock = BBI;
1586
1587 if (NextMBB == NextBlock)
1588 DAG.setRoot(BrAnd);
1589 else
1590 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1591 DAG.getBasicBlock(NextMBB)));
1592
1593 CurMBB->addSuccessor(B.TargetBB);
1594 CurMBB->addSuccessor(NextMBB);
1595
1596 return;
1597}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001598
Jim Laskeyb180aa12007-02-21 22:53:45 +00001599void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1600 // Retrieve successors.
1601 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001602 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001603
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001604 if (isa<InlineAsm>(I.getCalledValue()))
1605 visitInlineAsm(&I);
1606 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001607 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001608
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001609 // If the value of the invoke is used outside of its defining block, make it
1610 // available as a virtual register.
1611 if (!I.use_empty()) {
1612 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1613 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001614 CopyValueToVirtualRegister(&I, VMI->second);
Jim Laskey183f47f2007-02-25 21:43:59 +00001615 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001616
1617 // Drop into normal successor.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001618 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001619 DAG.getBasicBlock(Return)));
1620
1621 // Update successor info
1622 CurMBB->addSuccessor(Return);
1623 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001624}
1625
1626void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1627}
1628
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001629/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001630/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001631bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001632 CaseRecVector& WorkList,
1633 Value* SV,
1634 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001635 Case& BackCase = *(CR.Range.second-1);
1636
1637 // Size is the number of Cases represented by this range.
1638 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001639 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001640 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001641
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001642 // Get the MachineFunction which holds the current MBB. This is used when
1643 // inserting any additional MBBs necessary to represent the switch.
1644 MachineFunction *CurMF = CurMBB->getParent();
1645
1646 // Figure out which block is immediately after the current one.
1647 MachineBasicBlock *NextBlock = 0;
1648 MachineFunction::iterator BBI = CR.CaseBB;
1649
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001650 if (++BBI != CurMBB->getParent()->end())
1651 NextBlock = BBI;
1652
1653 // TODO: If any two of the cases has the same destination, and if one value
1654 // is the same as the other, but has one bit unset that the other has set,
1655 // use bit manipulation to do two compares at once. For example:
1656 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1657
1658 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001659 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001660 // The last case block won't fall through into 'NextBlock' if we emit the
1661 // branches in this order. See if rearranging a case value would help.
1662 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001663 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001664 std::swap(*I, BackCase);
1665 break;
1666 }
1667 }
1668 }
1669
1670 // Create a CaseBlock record representing a conditional branch to
1671 // the Case's target mbb if the value being switched on SV is equal
1672 // to C.
1673 MachineBasicBlock *CurBlock = CR.CaseBB;
1674 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1675 MachineBasicBlock *FallThrough;
1676 if (I != E-1) {
1677 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1678 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1679 } else {
1680 // If the last case doesn't match, go to the default block.
1681 FallThrough = Default;
1682 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001683
1684 Value *RHS, *LHS, *MHS;
1685 ISD::CondCode CC;
1686 if (I->High == I->Low) {
1687 // This is just small small case range :) containing exactly 1 case
1688 CC = ISD::SETEQ;
1689 LHS = SV; RHS = I->High; MHS = NULL;
1690 } else {
1691 CC = ISD::SETLE;
1692 LHS = I->Low; MHS = SV; RHS = I->High;
1693 }
1694 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1695 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001696
1697 // If emitting the first comparison, just call visitSwitchCase to emit the
1698 // code into the current block. Otherwise, push the CaseBlock onto the
1699 // vector to be later processed by SDISel, and insert the node's MBB
1700 // before the next MBB.
1701 if (CurBlock == CurMBB)
1702 visitSwitchCase(CB);
1703 else
1704 SwitchCases.push_back(CB);
1705
1706 CurBlock = FallThrough;
1707 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001708
1709 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001710}
1711
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001712static inline bool areJTsAllowed(const TargetLowering &TLI) {
1713 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1714 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1715}
1716
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001717/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001718bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001719 CaseRecVector& WorkList,
1720 Value* SV,
1721 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001722 Case& FrontCase = *CR.Range.first;
1723 Case& BackCase = *(CR.Range.second-1);
1724
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001725 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1726 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1727
1728 uint64_t TSize = 0;
1729 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1730 I!=E; ++I)
1731 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001732
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001733 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001734 return false;
1735
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001736 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1737 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001738 return false;
1739
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001740 DOUT << "Lowering jump table\n"
1741 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001742 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001743
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001744 // Get the MachineFunction which holds the current MBB. This is used when
1745 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001746 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001747
1748 // Figure out which block is immediately after the current one.
1749 MachineBasicBlock *NextBlock = 0;
1750 MachineFunction::iterator BBI = CR.CaseBB;
1751
1752 if (++BBI != CurMBB->getParent()->end())
1753 NextBlock = BBI;
1754
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001755 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1756
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001757 // Create a new basic block to hold the code for loading the address
1758 // of the jump table, and jumping to it. Update successor information;
1759 // we will either branch to the default case for the switch, or the jump
1760 // table.
1761 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1762 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1763 CR.CaseBB->addSuccessor(Default);
1764 CR.CaseBB->addSuccessor(JumpTableBB);
1765
1766 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001767 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001768 // a case statement, push the case's BB onto the vector, otherwise, push
1769 // the default BB.
1770 std::vector<MachineBasicBlock*> DestBBs;
1771 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001772 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1773 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1774 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1775
1776 if ((Low <= TEI) && (TEI <= High)) {
1777 DestBBs.push_back(I->BB);
1778 if (TEI==High)
1779 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001780 } else {
1781 DestBBs.push_back(Default);
1782 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001783 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001784
1785 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001786 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001787 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1788 E = DestBBs.end(); I != E; ++I) {
1789 if (!SuccsHandled[(*I)->getNumber()]) {
1790 SuccsHandled[(*I)->getNumber()] = true;
1791 JumpTableBB->addSuccessor(*I);
1792 }
1793 }
1794
1795 // Create a jump table index for this jump table, or return an existing
1796 // one.
1797 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1798
1799 // Set the jump table information so that we can codegen it as a second
1800 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001801 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001802 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1803 (CR.CaseBB == CurMBB));
1804 if (CR.CaseBB == CurMBB)
1805 visitJumpTableHeader(JT, JTH);
1806
1807 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001808
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001809 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001810}
1811
1812/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1813/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001814bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001815 CaseRecVector& WorkList,
1816 Value* SV,
1817 MachineBasicBlock* Default) {
1818 // Get the MachineFunction which holds the current MBB. This is used when
1819 // inserting any additional MBBs necessary to represent the switch.
1820 MachineFunction *CurMF = CurMBB->getParent();
1821
1822 // Figure out which block is immediately after the current one.
1823 MachineBasicBlock *NextBlock = 0;
1824 MachineFunction::iterator BBI = CR.CaseBB;
1825
1826 if (++BBI != CurMBB->getParent()->end())
1827 NextBlock = BBI;
1828
1829 Case& FrontCase = *CR.Range.first;
1830 Case& BackCase = *(CR.Range.second-1);
1831 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1832
1833 // Size is the number of Cases represented by this range.
1834 unsigned Size = CR.Range.second - CR.Range.first;
1835
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001836 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1837 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001838 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001839 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001840
1841 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1842 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001843 uint64_t TSize = 0;
1844 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1845 I!=E; ++I)
1846 TSize += I->size();
1847
1848 uint64_t LSize = FrontCase.size();
1849 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001850 DOUT << "Selecting best pivot: \n"
1851 << "First: " << First << ", Last: " << Last <<"\n"
1852 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001853 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001854 J!=E; ++I, ++J) {
1855 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1856 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001857 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001858 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1859 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001860 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001861 // Should always split in some non-trivial place
1862 DOUT <<"=>Step\n"
1863 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1864 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1865 << "Metric: " << Metric << "\n";
1866 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001867 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001868 FMetric = Metric;
1869 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001870 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001871
1872 LSize += J->size();
1873 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001874 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001875 if (areJTsAllowed(TLI)) {
1876 // If our case is dense we *really* should handle it earlier!
1877 assert((FMetric > 0) && "Should handle dense range earlier!");
1878 } else {
1879 Pivot = CR.Range.first + Size/2;
1880 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001881
1882 CaseRange LHSR(CR.Range.first, Pivot);
1883 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001884 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001885 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1886
1887 // We know that we branch to the LHS if the Value being switched on is
1888 // less than the Pivot value, C. We use this to optimize our binary
1889 // tree a bit, by recognizing that if SV is greater than or equal to the
1890 // LHS's Case Value, and that Case Value is exactly one less than the
1891 // Pivot's Value, then we can branch directly to the LHS's Target,
1892 // rather than creating a leaf node for it.
1893 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001894 LHSR.first->High == CR.GE &&
1895 cast<ConstantInt>(C)->getSExtValue() ==
1896 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1897 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001898 } else {
1899 TrueBB = new MachineBasicBlock(LLVMBB);
1900 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1901 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1902 }
1903
1904 // Similar to the optimization above, if the Value being switched on is
1905 // known to be less than the Constant CR.LT, and the current Case Value
1906 // is CR.LT - 1, then we can branch directly to the target block for
1907 // the current Case Value, rather than emitting a RHS leaf node for it.
1908 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001909 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1910 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1911 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001912 } else {
1913 FalseBB = new MachineBasicBlock(LLVMBB);
1914 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1915 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1916 }
1917
1918 // Create a CaseBlock record representing a conditional branch to
1919 // the LHS node if the value being switched on SV is less than C.
1920 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001921 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1922 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001923
1924 if (CR.CaseBB == CurMBB)
1925 visitSwitchCase(CB);
1926 else
1927 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001928
1929 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001930}
1931
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001932/// handleBitTestsSwitchCase - if current case range has few destination and
1933/// range span less, than machine word bitwidth, encode case range into series
1934/// of masks and emit bit tests with these masks.
1935bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1936 CaseRecVector& WorkList,
1937 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001938 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001939 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001940
1941 Case& FrontCase = *CR.Range.first;
1942 Case& BackCase = *(CR.Range.second-1);
1943
1944 // Get the MachineFunction which holds the current MBB. This is used when
1945 // inserting any additional MBBs necessary to represent the switch.
1946 MachineFunction *CurMF = CurMBB->getParent();
1947
1948 unsigned numCmps = 0;
1949 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1950 I!=E; ++I) {
1951 // Single case counts one, case range - two.
1952 if (I->Low == I->High)
1953 numCmps +=1;
1954 else
1955 numCmps +=2;
1956 }
1957
1958 // Count unique destinations
1959 SmallSet<MachineBasicBlock*, 4> Dests;
1960 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1961 Dests.insert(I->BB);
1962 if (Dests.size() > 3)
1963 // Don't bother the code below, if there are too much unique destinations
1964 return false;
1965 }
1966 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1967 << "Total number of comparisons: " << numCmps << "\n";
1968
1969 // Compute span of values.
1970 Constant* minValue = FrontCase.Low;
1971 Constant* maxValue = BackCase.High;
1972 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1973 cast<ConstantInt>(minValue)->getSExtValue();
1974 DOUT << "Compare range: " << range << "\n"
1975 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1976 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1977
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001978 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001979 (!(Dests.size() == 1 && numCmps >= 3) &&
1980 !(Dests.size() == 2 && numCmps >= 5) &&
1981 !(Dests.size() >= 3 && numCmps >= 6)))
1982 return false;
1983
1984 DOUT << "Emitting bit tests\n";
1985 int64_t lowBound = 0;
1986
1987 // Optimize the case where all the case values fit in a
1988 // word without having to subtract minValue. In this case,
1989 // we can optimize away the subtraction.
1990 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001991 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001992 range = cast<ConstantInt>(maxValue)->getSExtValue();
1993 } else {
1994 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1995 }
1996
1997 CaseBitsVector CasesBits;
1998 unsigned i, count = 0;
1999
2000 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2001 MachineBasicBlock* Dest = I->BB;
2002 for (i = 0; i < count; ++i)
2003 if (Dest == CasesBits[i].BB)
2004 break;
2005
2006 if (i == count) {
2007 assert((count < 3) && "Too much destinations to test!");
2008 CasesBits.push_back(CaseBits(0, Dest, 0));
2009 count++;
2010 }
2011
2012 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2013 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2014
2015 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002016 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002017 CasesBits[i].Bits++;
2018 }
2019
2020 }
2021 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2022
2023 SelectionDAGISel::BitTestInfo BTC;
2024
2025 // Figure out which block is immediately after the current one.
2026 MachineFunction::iterator BBI = CR.CaseBB;
2027 ++BBI;
2028
2029 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2030
2031 DOUT << "Cases:\n";
2032 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2033 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2034 << ", BB: " << CasesBits[i].BB << "\n";
2035
2036 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
2037 CurMF->getBasicBlockList().insert(BBI, CaseBB);
2038 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2039 CaseBB,
2040 CasesBits[i].BB));
2041 }
2042
2043 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002044 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002045 CR.CaseBB, Default, BTC);
2046
2047 if (CR.CaseBB == CurMBB)
2048 visitBitTestHeader(BTB);
2049
2050 BitTestCases.push_back(BTB);
2051
2052 return true;
2053}
2054
2055
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002056/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002057unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2058 const SwitchInst& SI) {
2059 unsigned numCmps = 0;
2060
2061 // Start with "simple" cases
2062 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2063 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2064 Cases.push_back(Case(SI.getSuccessorValue(i),
2065 SI.getSuccessorValue(i),
2066 SMBB));
2067 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002068 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002069
2070 // Merge case into clusters
2071 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002072 // Must recompute end() each iteration because it may be
2073 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002074 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002075 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2076 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2077 MachineBasicBlock* nextBB = J->BB;
2078 MachineBasicBlock* currentBB = I->BB;
2079
2080 // If the two neighboring cases go to the same destination, merge them
2081 // into a single case.
2082 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2083 I->High = J->High;
2084 J = Cases.erase(J);
2085 } else {
2086 I = J++;
2087 }
2088 }
2089
2090 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2091 if (I->Low != I->High)
2092 // A range counts double, since it requires two compares.
2093 ++numCmps;
2094 }
2095
2096 return numCmps;
2097}
2098
2099void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002100 // Figure out which block is immediately after the current one.
2101 MachineBasicBlock *NextBlock = 0;
2102 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002103
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002104 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002105
Nate Begemanf15485a2006-03-27 01:32:24 +00002106 // If there is only the default destination, branch to it if it is not the
2107 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002108 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002109 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002110
Nate Begemanf15485a2006-03-27 01:32:24 +00002111 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002112 if (Default != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002113 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002114 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002115
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002116 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002117 return;
2118 }
2119
2120 // If there are any non-default case statements, create a vector of Cases
2121 // representing each one, and sort the vector so that we can efficiently
2122 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002123 CaseVector Cases;
2124 unsigned numCmps = Clusterify(Cases, SI);
2125 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2126 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002127
Nate Begemanf15485a2006-03-27 01:32:24 +00002128 // Get the Value to be switched on and default basic blocks, which will be
2129 // inserted into CaseBlock records, representing basic blocks in the binary
2130 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002131 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002132
Nate Begemanf15485a2006-03-27 01:32:24 +00002133 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002134 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002135 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2136
2137 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002138 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002139 CaseRec CR = WorkList.back();
2140 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002141
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002142 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2143 continue;
2144
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002145 // If the range has few cases (two or less) emit a series of specific
2146 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002147 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2148 continue;
2149
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002150 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002151 // target supports indirect branches, then emit a jump table rather than
2152 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002153 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2154 continue;
2155
2156 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2157 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2158 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002159 }
2160}
2161
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002162
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002163void SelectionDAGLowering::visitSub(User &I) {
2164 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002165 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002166 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002167 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2168 const VectorType *DestTy = cast<VectorType>(I.getType());
2169 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002170 if (ElTy->isFloatingPoint()) {
2171 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002172 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002173 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2174 if (CV == CNZ) {
2175 SDOperand Op2 = getValue(I.getOperand(1));
2176 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2177 return;
2178 }
Dan Gohman7f321562007-06-25 16:23:39 +00002179 }
2180 }
2181 }
2182 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002183 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002184 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002185 SDOperand Op2 = getValue(I.getOperand(1));
2186 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2187 return;
2188 }
Dan Gohman7f321562007-06-25 16:23:39 +00002189 }
2190
2191 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002192}
2193
Dan Gohman7f321562007-06-25 16:23:39 +00002194void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002195 SDOperand Op1 = getValue(I.getOperand(0));
2196 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002197
2198 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002199}
2200
Nate Begemane21ea612005-11-18 07:42:56 +00002201void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2202 SDOperand Op1 = getValue(I.getOperand(0));
2203 SDOperand Op2 = getValue(I.getOperand(1));
2204
Dan Gohman7f321562007-06-25 16:23:39 +00002205 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2206 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002207 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2208 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2209 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002210
Chris Lattner1c08c712005-01-07 07:47:53 +00002211 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2212}
2213
Reid Spencer45fb3f32006-11-20 01:22:35 +00002214void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002215 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2216 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2217 predicate = IC->getPredicate();
2218 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2219 predicate = ICmpInst::Predicate(IC->getPredicate());
2220 SDOperand Op1 = getValue(I.getOperand(0));
2221 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002222 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002223 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002224 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2225 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2226 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2227 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2228 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2229 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2230 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2231 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2232 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2233 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2234 default:
2235 assert(!"Invalid ICmp predicate value");
2236 Opcode = ISD::SETEQ;
2237 break;
2238 }
2239 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2240}
2241
2242void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002243 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2244 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2245 predicate = FC->getPredicate();
2246 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2247 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002248 SDOperand Op1 = getValue(I.getOperand(0));
2249 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002250 ISD::CondCode Condition, FOC, FPC;
2251 switch (predicate) {
2252 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2253 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2254 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2255 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2256 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2257 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2258 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2259 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2260 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2261 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2262 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2263 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2264 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2265 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2266 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2267 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2268 default:
2269 assert(!"Invalid FCmp predicate value");
2270 FOC = FPC = ISD::SETFALSE;
2271 break;
2272 }
2273 if (FiniteOnlyFPMath())
2274 Condition = FOC;
2275 else
2276 Condition = FPC;
2277 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002278}
2279
2280void SelectionDAGLowering::visitSelect(User &I) {
2281 SDOperand Cond = getValue(I.getOperand(0));
2282 SDOperand TrueVal = getValue(I.getOperand(1));
2283 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002284 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2285 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002286}
2287
Reid Spencer3da59db2006-11-27 01:05:10 +00002288
2289void SelectionDAGLowering::visitTrunc(User &I) {
2290 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2291 SDOperand N = getValue(I.getOperand(0));
2292 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2293 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2294}
2295
2296void SelectionDAGLowering::visitZExt(User &I) {
2297 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2298 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2299 SDOperand N = getValue(I.getOperand(0));
2300 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2301 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2302}
2303
2304void SelectionDAGLowering::visitSExt(User &I) {
2305 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2306 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2307 SDOperand N = getValue(I.getOperand(0));
2308 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2309 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2310}
2311
2312void SelectionDAGLowering::visitFPTrunc(User &I) {
2313 // FPTrunc is never a no-op cast, no need to check
2314 SDOperand N = getValue(I.getOperand(0));
2315 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002316 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002317}
2318
2319void SelectionDAGLowering::visitFPExt(User &I){
2320 // FPTrunc is never a no-op cast, no need to check
2321 SDOperand N = getValue(I.getOperand(0));
2322 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2323 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2324}
2325
2326void SelectionDAGLowering::visitFPToUI(User &I) {
2327 // FPToUI is never a no-op cast, no need to check
2328 SDOperand N = getValue(I.getOperand(0));
2329 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2330 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2331}
2332
2333void SelectionDAGLowering::visitFPToSI(User &I) {
2334 // FPToSI is never a no-op cast, no need to check
2335 SDOperand N = getValue(I.getOperand(0));
2336 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2337 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2338}
2339
2340void SelectionDAGLowering::visitUIToFP(User &I) {
2341 // UIToFP is never a no-op cast, no need to check
2342 SDOperand N = getValue(I.getOperand(0));
2343 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2344 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2345}
2346
2347void SelectionDAGLowering::visitSIToFP(User &I){
2348 // UIToFP is never a no-op cast, no need to check
2349 SDOperand N = getValue(I.getOperand(0));
2350 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2351 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2352}
2353
2354void SelectionDAGLowering::visitPtrToInt(User &I) {
2355 // What to do depends on the size of the integer and the size of the pointer.
2356 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002357 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002358 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002359 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002360 SDOperand Result;
2361 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2362 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2363 else
2364 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2365 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2366 setValue(&I, Result);
2367}
Chris Lattner1c08c712005-01-07 07:47:53 +00002368
Reid Spencer3da59db2006-11-27 01:05:10 +00002369void SelectionDAGLowering::visitIntToPtr(User &I) {
2370 // What to do depends on the size of the integer and the size of the pointer.
2371 // We can either truncate, zero extend, or no-op, accordingly.
2372 SDOperand N = getValue(I.getOperand(0));
2373 MVT::ValueType SrcVT = N.getValueType();
2374 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2375 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2376 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2377 else
2378 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2379 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2380}
2381
2382void SelectionDAGLowering::visitBitCast(User &I) {
2383 SDOperand N = getValue(I.getOperand(0));
2384 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002385
2386 // BitCast assures us that source and destination are the same size so this
2387 // is either a BIT_CONVERT or a no-op.
2388 if (DestVT != N.getValueType())
2389 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2390 else
2391 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002392}
2393
Chris Lattner2bbd8102006-03-29 00:11:43 +00002394void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002395 SDOperand InVec = getValue(I.getOperand(0));
2396 SDOperand InVal = getValue(I.getOperand(1));
2397 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2398 getValue(I.getOperand(2)));
2399
Dan Gohman7f321562007-06-25 16:23:39 +00002400 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2401 TLI.getValueType(I.getType()),
2402 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002403}
2404
Chris Lattner2bbd8102006-03-29 00:11:43 +00002405void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002406 SDOperand InVec = getValue(I.getOperand(0));
2407 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2408 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002409 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002410 TLI.getValueType(I.getType()), InVec, InIdx));
2411}
Chris Lattnerc7029802006-03-18 01:44:44 +00002412
Chris Lattner3e104b12006-04-08 04:15:24 +00002413void SelectionDAGLowering::visitShuffleVector(User &I) {
2414 SDOperand V1 = getValue(I.getOperand(0));
2415 SDOperand V2 = getValue(I.getOperand(1));
2416 SDOperand Mask = getValue(I.getOperand(2));
2417
Dan Gohman7f321562007-06-25 16:23:39 +00002418 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2419 TLI.getValueType(I.getType()),
2420 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002421}
2422
2423
Chris Lattner1c08c712005-01-07 07:47:53 +00002424void SelectionDAGLowering::visitGetElementPtr(User &I) {
2425 SDOperand N = getValue(I.getOperand(0));
2426 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002427
2428 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2429 OI != E; ++OI) {
2430 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002431 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002432 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002433 if (Field) {
2434 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002435 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002436 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002437 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002438 }
2439 Ty = StTy->getElementType(Field);
2440 } else {
2441 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002442
Chris Lattner7c0104b2005-11-09 04:45:33 +00002443 // If this is a constant subscript, handle it quickly.
2444 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002445 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002446 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002447 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002448 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2449 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002450 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002451 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002452
2453 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002454 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002455 SDOperand IdxN = getValue(Idx);
2456
2457 // If the index is smaller or larger than intptr_t, truncate or extend
2458 // it.
2459 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002460 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002461 } else if (IdxN.getValueType() > N.getValueType())
2462 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2463
2464 // If this is a multiply by a power of two, turn it into a shl
2465 // immediately. This is a very common case.
2466 if (isPowerOf2_64(ElementSize)) {
2467 unsigned Amt = Log2_64(ElementSize);
2468 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002469 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002470 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2471 continue;
2472 }
2473
Chris Lattner0bd48932008-01-17 07:00:52 +00002474 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002475 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2476 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002477 }
2478 }
2479 setValue(&I, N);
2480}
2481
2482void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2483 // If this is a fixed sized alloca in the entry block of the function,
2484 // allocate it statically on the stack.
2485 if (FuncInfo.StaticAllocaMap.count(&I))
2486 return; // getValue will auto-populate this.
2487
2488 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002489 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002490 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002491 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002492 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002493
2494 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002495 MVT::ValueType IntPtr = TLI.getPointerTy();
2496 if (IntPtr < AllocSize.getValueType())
2497 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2498 else if (IntPtr > AllocSize.getValueType())
2499 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002500
Chris Lattner68cd65e2005-01-22 23:04:37 +00002501 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002502 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002503
Evan Cheng45157792007-08-16 23:46:29 +00002504 // Handle alignment. If the requested alignment is less than or equal to
2505 // the stack alignment, ignore it. If the size is greater than or equal to
2506 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002507 unsigned StackAlign =
2508 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002509 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002510 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002511
2512 // Round the size of the allocation up to the stack alignment size
2513 // by add SA-1 to the size.
2514 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002515 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002516 // Mask out the low bits for alignment purposes.
2517 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002518 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002519
Chris Lattner0bd48932008-01-17 07:00:52 +00002520 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002521 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2522 MVT::Other);
2523 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002524 setValue(&I, DSA);
2525 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002526
2527 // Inform the Frame Information that we have just allocated a variable-sized
2528 // object.
2529 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2530}
2531
Chris Lattner1c08c712005-01-07 07:47:53 +00002532void SelectionDAGLowering::visitLoad(LoadInst &I) {
2533 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002534
Chris Lattnerd3948112005-01-17 22:19:26 +00002535 SDOperand Root;
2536 if (I.isVolatile())
2537 Root = getRoot();
2538 else {
2539 // Do not serialize non-volatile loads against each other.
2540 Root = DAG.getRoot();
2541 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002542
Evan Cheng466685d2006-10-09 20:57:25 +00002543 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002544 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002545}
2546
2547SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002548 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002549 bool isVolatile,
2550 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002551 SDOperand L =
2552 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2553 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002554
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002555 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002556 DAG.setRoot(L.getValue(1));
2557 else
2558 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002559
2560 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002561}
2562
2563
2564void SelectionDAGLowering::visitStore(StoreInst &I) {
2565 Value *SrcV = I.getOperand(0);
2566 SDOperand Src = getValue(SrcV);
2567 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002568 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002569 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002570}
2571
Chris Lattner0eade312006-03-24 02:22:33 +00002572/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2573/// node.
2574void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2575 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002576 bool HasChain = !I.doesNotAccessMemory();
2577 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2578
Chris Lattner0eade312006-03-24 02:22:33 +00002579 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002580 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002581 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2582 if (OnlyLoad) {
2583 // We don't need to serialize loads against other loads.
2584 Ops.push_back(DAG.getRoot());
2585 } else {
2586 Ops.push_back(getRoot());
2587 }
2588 }
Chris Lattner0eade312006-03-24 02:22:33 +00002589
2590 // Add the intrinsic ID as an integer operand.
2591 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2592
2593 // Add all operands of the call to the operand list.
2594 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2595 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002596 assert(TLI.isTypeLegal(Op.getValueType()) &&
2597 "Intrinsic uses a non-legal type?");
2598 Ops.push_back(Op);
2599 }
2600
2601 std::vector<MVT::ValueType> VTs;
2602 if (I.getType() != Type::VoidTy) {
2603 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002604 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002605 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002606 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2607
2608 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2609 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2610 }
2611
2612 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2613 VTs.push_back(VT);
2614 }
2615 if (HasChain)
2616 VTs.push_back(MVT::Other);
2617
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002618 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2619
Chris Lattner0eade312006-03-24 02:22:33 +00002620 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002621 SDOperand Result;
2622 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002623 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2624 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002625 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002626 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2627 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002628 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002629 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2630 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002631
Chris Lattnere58a7802006-04-02 03:41:14 +00002632 if (HasChain) {
2633 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2634 if (OnlyLoad)
2635 PendingLoads.push_back(Chain);
2636 else
2637 DAG.setRoot(Chain);
2638 }
Chris Lattner0eade312006-03-24 02:22:33 +00002639 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002640 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002641 MVT::ValueType VT = TLI.getValueType(PTy);
2642 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002643 }
2644 setValue(&I, Result);
2645 }
2646}
2647
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002648/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002649static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002650 V = IntrinsicInst::StripPointerCasts(V);
2651 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00002652 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002653 "TypeInfo must be a global variable or NULL");
2654 return GV;
2655}
2656
Duncan Sandsf4070822007-06-15 19:04:19 +00002657/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002658/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002659static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2660 MachineBasicBlock *MBB) {
2661 // Inform the MachineModuleInfo of the personality for this landing pad.
2662 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2663 assert(CE->getOpcode() == Instruction::BitCast &&
2664 isa<Function>(CE->getOperand(0)) &&
2665 "Personality should be a function");
2666 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2667
2668 // Gather all the type infos for this landing pad and pass them along to
2669 // MachineModuleInfo.
2670 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002671 unsigned N = I.getNumOperands();
2672
2673 for (unsigned i = N - 1; i > 2; --i) {
2674 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2675 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002676 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002677 assert (FirstCatch <= N && "Invalid filter length");
2678
2679 if (FirstCatch < N) {
2680 TyInfo.reserve(N - FirstCatch);
2681 for (unsigned j = FirstCatch; j < N; ++j)
2682 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2683 MMI->addCatchTypeInfo(MBB, TyInfo);
2684 TyInfo.clear();
2685 }
2686
Duncan Sands6590b042007-08-27 15:47:50 +00002687 if (!FilterLength) {
2688 // Cleanup.
2689 MMI->addCleanup(MBB);
2690 } else {
2691 // Filter.
2692 TyInfo.reserve(FilterLength - 1);
2693 for (unsigned j = i + 1; j < FirstCatch; ++j)
2694 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2695 MMI->addFilterTypeInfo(MBB, TyInfo);
2696 TyInfo.clear();
2697 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002698
2699 N = i;
2700 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002701 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002702
2703 if (N > 3) {
2704 TyInfo.reserve(N - 3);
2705 for (unsigned j = 3; j < N; ++j)
2706 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002707 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002708 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002709}
2710
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002711/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2712/// we want to emit this as a call to a named external function, return the name
2713/// otherwise lower it and return null.
2714const char *
2715SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2716 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002717 default:
2718 // By default, turn this into a target intrinsic node.
2719 visitTargetIntrinsic(I, Intrinsic);
2720 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002721 case Intrinsic::vastart: visitVAStart(I); return 0;
2722 case Intrinsic::vaend: visitVAEnd(I); return 0;
2723 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002724 case Intrinsic::returnaddress:
2725 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2726 getValue(I.getOperand(1))));
2727 return 0;
2728 case Intrinsic::frameaddress:
2729 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2730 getValue(I.getOperand(1))));
2731 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002732 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002733 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002734 break;
2735 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002736 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002737 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002738 case Intrinsic::memcpy_i32:
2739 case Intrinsic::memcpy_i64:
2740 visitMemIntrinsic(I, ISD::MEMCPY);
2741 return 0;
2742 case Intrinsic::memset_i32:
2743 case Intrinsic::memset_i64:
2744 visitMemIntrinsic(I, ISD::MEMSET);
2745 return 0;
2746 case Intrinsic::memmove_i32:
2747 case Intrinsic::memmove_i64:
2748 visitMemIntrinsic(I, ISD::MEMMOVE);
2749 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002750
Chris Lattner86cb6432005-12-13 17:40:33 +00002751 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002752 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002753 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002754 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002755 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002756
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002757 Ops[0] = getRoot();
2758 Ops[1] = getValue(SPI.getLineValue());
2759 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002760
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002761 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002762 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002763 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2764
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002765 Ops[3] = DAG.getString(CompileUnit->getFileName());
2766 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002767
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002768 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002769 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002770
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002771 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002772 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002773 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002774 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002775 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002776 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2777 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002778 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002779 DAG.getConstant(LabelID, MVT::i32),
2780 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002781 }
2782
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002783 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002784 }
2785 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002786 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002787 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002788 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2789 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002790 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2791 DAG.getConstant(LabelID, MVT::i32),
2792 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002793 }
2794
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002795 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002796 }
2797 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002798 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002799 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002800 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002801 Value *SP = FSI.getSubprogram();
2802 if (SP && MMI->Verify(SP)) {
2803 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2804 // what (most?) gdb expects.
2805 DebugInfoDesc *DD = MMI->getDescFor(SP);
2806 assert(DD && "Not a debug information descriptor");
2807 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2808 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2809 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2810 CompileUnit->getFileName());
2811 // Record the source line but does create a label. It will be emitted
2812 // at asm emission time.
2813 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002814 }
2815
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002816 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002817 }
2818 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002819 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002820 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002821 Value *Variable = DI.getVariable();
2822 if (MMI && Variable && MMI->Verify(Variable))
2823 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2824 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002825 return 0;
2826 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002827
Jim Laskeyb180aa12007-02-21 22:53:45 +00002828 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002829 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002830 if (!CurMBB->isLandingPad()) {
2831 // FIXME: Mark exception register as live in. Hack for PR1508.
2832 unsigned Reg = TLI.getExceptionAddressRegister();
2833 if (Reg) CurMBB->addLiveIn(Reg);
2834 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002835 // Insert the EXCEPTIONADDR instruction.
2836 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2837 SDOperand Ops[1];
2838 Ops[0] = DAG.getRoot();
2839 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2840 setValue(&I, Op);
2841 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002842 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002843 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002844 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002845 return 0;
2846 }
2847
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002848 case Intrinsic::eh_selector_i32:
2849 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002850 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002851 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2852 MVT::i32 : MVT::i64);
2853
Duncan Sandsf4070822007-06-15 19:04:19 +00002854 if (ExceptionHandling && MMI) {
2855 if (CurMBB->isLandingPad())
2856 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002857 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002858#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002859 FuncInfo.CatchInfoLost.insert(&I);
2860#endif
Duncan Sands90291952007-07-06 09:18:59 +00002861 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2862 unsigned Reg = TLI.getExceptionSelectorRegister();
2863 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002864 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002865
2866 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002867 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002868 SDOperand Ops[2];
2869 Ops[0] = getValue(I.getOperand(1));
2870 Ops[1] = getRoot();
2871 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2872 setValue(&I, Op);
2873 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002874 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002875 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002876 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002877
2878 return 0;
2879 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002880
2881 case Intrinsic::eh_typeid_for_i32:
2882 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002883 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002884 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2885 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002886
Jim Laskey735b6f82007-02-22 15:38:06 +00002887 if (MMI) {
2888 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002889 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002890
Jim Laskey735b6f82007-02-22 15:38:06 +00002891 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002892 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002893 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002894 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002895 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002896 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002897
2898 return 0;
2899 }
2900
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002901 case Intrinsic::eh_return: {
2902 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2903
2904 if (MMI && ExceptionHandling) {
2905 MMI->setCallsEHReturn(true);
2906 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2907 MVT::Other,
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002908 getControlRoot(),
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002909 getValue(I.getOperand(1)),
2910 getValue(I.getOperand(2))));
2911 } else {
2912 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2913 }
2914
2915 return 0;
2916 }
2917
2918 case Intrinsic::eh_unwind_init: {
2919 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2920 MMI->setCallsUnwindInit(true);
2921 }
2922
2923 return 0;
2924 }
2925
2926 case Intrinsic::eh_dwarf_cfa: {
2927 if (ExceptionHandling) {
2928 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002929 SDOperand CfaArg;
2930 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2931 CfaArg = DAG.getNode(ISD::TRUNCATE,
2932 TLI.getPointerTy(), getValue(I.getOperand(1)));
2933 else
2934 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2935 TLI.getPointerTy(), getValue(I.getOperand(1)));
2936
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002937 SDOperand Offset = DAG.getNode(ISD::ADD,
2938 TLI.getPointerTy(),
2939 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002940 TLI.getPointerTy()),
2941 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002942 setValue(&I, DAG.getNode(ISD::ADD,
2943 TLI.getPointerTy(),
2944 DAG.getNode(ISD::FRAMEADDR,
2945 TLI.getPointerTy(),
2946 DAG.getConstant(0,
2947 TLI.getPointerTy())),
2948 Offset));
2949 } else {
2950 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2951 }
2952
2953 return 0;
2954 }
2955
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002956 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002957 setValue(&I, DAG.getNode(ISD::FSQRT,
2958 getValue(I.getOperand(1)).getValueType(),
2959 getValue(I.getOperand(1))));
2960 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002961 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002962 setValue(&I, DAG.getNode(ISD::FPOWI,
2963 getValue(I.getOperand(1)).getValueType(),
2964 getValue(I.getOperand(1)),
2965 getValue(I.getOperand(2))));
2966 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002967 case Intrinsic::sin:
2968 setValue(&I, DAG.getNode(ISD::FSIN,
2969 getValue(I.getOperand(1)).getValueType(),
2970 getValue(I.getOperand(1))));
2971 return 0;
2972 case Intrinsic::cos:
2973 setValue(&I, DAG.getNode(ISD::FCOS,
2974 getValue(I.getOperand(1)).getValueType(),
2975 getValue(I.getOperand(1))));
2976 return 0;
2977 case Intrinsic::pow:
2978 setValue(&I, DAG.getNode(ISD::FPOW,
2979 getValue(I.getOperand(1)).getValueType(),
2980 getValue(I.getOperand(1)),
2981 getValue(I.getOperand(2))));
2982 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002983 case Intrinsic::pcmarker: {
2984 SDOperand Tmp = getValue(I.getOperand(1));
2985 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2986 return 0;
2987 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002988 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002989 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002990 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2991 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2992 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002993 setValue(&I, Tmp);
2994 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002995 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002996 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002997 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002998 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002999 assert(0 && "part_select intrinsic not implemented");
3000 abort();
3001 }
3002 case Intrinsic::part_set: {
3003 // Currently not implemented: just abort
3004 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00003005 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00003006 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003007 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00003008 setValue(&I, DAG.getNode(ISD::BSWAP,
3009 getValue(I.getOperand(1)).getValueType(),
3010 getValue(I.getOperand(1))));
3011 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003012 case Intrinsic::cttz: {
3013 SDOperand Arg = getValue(I.getOperand(1));
3014 MVT::ValueType Ty = Arg.getValueType();
3015 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003016 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003017 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003018 }
3019 case Intrinsic::ctlz: {
3020 SDOperand Arg = getValue(I.getOperand(1));
3021 MVT::ValueType Ty = Arg.getValueType();
3022 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003023 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003024 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003025 }
3026 case Intrinsic::ctpop: {
3027 SDOperand Arg = getValue(I.getOperand(1));
3028 MVT::ValueType Ty = Arg.getValueType();
3029 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003030 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003031 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003032 }
Chris Lattner140d53c2006-01-13 02:50:02 +00003033 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003034 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003035 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
3036 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00003037 setValue(&I, Tmp);
3038 DAG.setRoot(Tmp.getValue(1));
3039 return 0;
3040 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003041 case Intrinsic::stackrestore: {
3042 SDOperand Tmp = getValue(I.getOperand(1));
3043 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003044 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003045 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003046 case Intrinsic::var_annotation:
3047 // Discard annotate attributes
3048 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003049
Duncan Sands36397f52007-07-27 12:58:54 +00003050 case Intrinsic::init_trampoline: {
3051 const Function *F =
3052 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3053
3054 SDOperand Ops[6];
3055 Ops[0] = getRoot();
3056 Ops[1] = getValue(I.getOperand(1));
3057 Ops[2] = getValue(I.getOperand(2));
3058 Ops[3] = getValue(I.getOperand(3));
3059 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3060 Ops[5] = DAG.getSrcValue(F);
3061
Duncan Sandsf7331b32007-09-11 14:10:23 +00003062 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3063 DAG.getNodeValueTypes(TLI.getPointerTy(),
3064 MVT::Other), 2,
3065 Ops, 6);
3066
3067 setValue(&I, Tmp);
3068 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003069 return 0;
3070 }
Gordon Henriksence224772008-01-07 01:30:38 +00003071
3072 case Intrinsic::gcroot:
3073 if (GCI) {
3074 Value *Alloca = I.getOperand(1);
3075 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3076
3077 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3078 GCI->addStackRoot(FI->getIndex(), TypeMap);
3079 }
3080 return 0;
3081
3082 case Intrinsic::gcread:
3083 case Intrinsic::gcwrite:
3084 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3085 return 0;
3086
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003087 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003088 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003089 return 0;
3090 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003091
3092 case Intrinsic::trap: {
3093 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3094 return 0;
3095 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003096 case Intrinsic::prefetch: {
3097 SDOperand Ops[4];
3098 Ops[0] = getRoot();
3099 Ops[1] = getValue(I.getOperand(1));
3100 Ops[2] = getValue(I.getOperand(2));
3101 Ops[3] = getValue(I.getOperand(3));
3102 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3103 return 0;
3104 }
3105
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003106 case Intrinsic::memory_barrier: {
3107 SDOperand Ops[6];
3108 Ops[0] = getRoot();
3109 for (int x = 1; x < 6; ++x)
3110 Ops[x] = getValue(I.getOperand(x));
3111
3112 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3113 return 0;
3114 }
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003115 case Intrinsic::atomic_lcs: {
3116 SDOperand Root = getRoot();
3117 SDOperand O3 = getValue(I.getOperand(3));
3118 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LCS, Root,
3119 getValue(I.getOperand(1)),
3120 getValue(I.getOperand(2)),
3121 O3, O3.getValueType());
3122 setValue(&I, L);
3123 DAG.setRoot(L.getValue(1));
3124 return 0;
3125 }
3126 case Intrinsic::atomic_las: {
3127 SDOperand Root = getRoot();
3128 SDOperand O2 = getValue(I.getOperand(2));
3129 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LAS, Root,
3130 getValue(I.getOperand(1)),
3131 O2, O2.getValueType());
3132 setValue(&I, L);
3133 DAG.setRoot(L.getValue(1));
3134 return 0;
3135 }
3136 case Intrinsic::atomic_swap: {
3137 SDOperand Root = getRoot();
3138 SDOperand O2 = getValue(I.getOperand(2));
3139 SDOperand L = DAG.getAtomic(ISD::ATOMIC_SWAP, Root,
3140 getValue(I.getOperand(1)),
3141 O2, O2.getValueType());
3142 setValue(&I, L);
3143 DAG.setRoot(L.getValue(1));
3144 return 0;
3145 }
3146
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003147 }
3148}
3149
3150
Duncan Sands6f74b482007-12-19 09:48:52 +00003151void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003152 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003153 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003154 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003155 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003156 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3157 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003158
Jim Laskey735b6f82007-02-22 15:38:06 +00003159 TargetLowering::ArgListTy Args;
3160 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003161 Args.reserve(CS.arg_size());
3162 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3163 i != e; ++i) {
3164 SDOperand ArgNode = getValue(*i);
3165 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003166
Duncan Sands6f74b482007-12-19 09:48:52 +00003167 unsigned attrInd = i - CS.arg_begin() + 1;
3168 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3169 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3170 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3171 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3172 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3173 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003174 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003175 Args.push_back(Entry);
3176 }
3177
Duncan Sands23a1d0c2008-03-14 21:36:24 +00003178 if (LandingPad && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003179 // Insert a label before the invoke call to mark the try range. This can be
3180 // used to detect deletion of the invoke via the MachineModuleInfo.
3181 BeginLabel = MMI->NextLabelID();
3182 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003183 DAG.getConstant(BeginLabel, MVT::i32),
3184 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003185 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003186
Jim Laskey735b6f82007-02-22 15:38:06 +00003187 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003188 TLI.LowerCallTo(getRoot(), CS.getType(),
3189 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003190 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003191 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003192 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003193 if (CS.getType() != Type::VoidTy)
3194 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003195 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003196
Duncan Sands23a1d0c2008-03-14 21:36:24 +00003197 if (LandingPad && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003198 // Insert a label at the end of the invoke call to mark the try range. This
3199 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3200 EndLabel = MMI->NextLabelID();
3201 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003202 DAG.getConstant(EndLabel, MVT::i32),
3203 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003204
Duncan Sands6f74b482007-12-19 09:48:52 +00003205 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003206 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3207 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003208}
3209
3210
Chris Lattner1c08c712005-01-07 07:47:53 +00003211void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003212 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003213 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003214 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003215 if (unsigned IID = F->getIntrinsicID()) {
3216 RenameFn = visitIntrinsicCall(I, IID);
3217 if (!RenameFn)
3218 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003219 }
3220 }
3221
3222 // Check for well-known libc/libm calls. If the function is internal, it
3223 // can't be a library call.
3224 unsigned NameLen = F->getNameLen();
3225 if (!F->hasInternalLinkage() && NameLen) {
3226 const char *NameStr = F->getNameStart();
3227 if (NameStr[0] == 'c' &&
3228 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3229 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3230 if (I.getNumOperands() == 3 && // Basic sanity checks.
3231 I.getOperand(1)->getType()->isFloatingPoint() &&
3232 I.getType() == I.getOperand(1)->getType() &&
3233 I.getType() == I.getOperand(2)->getType()) {
3234 SDOperand LHS = getValue(I.getOperand(1));
3235 SDOperand RHS = getValue(I.getOperand(2));
3236 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3237 LHS, RHS));
3238 return;
3239 }
3240 } else if (NameStr[0] == 'f' &&
3241 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003242 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3243 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003244 if (I.getNumOperands() == 2 && // Basic sanity checks.
3245 I.getOperand(1)->getType()->isFloatingPoint() &&
3246 I.getType() == I.getOperand(1)->getType()) {
3247 SDOperand Tmp = getValue(I.getOperand(1));
3248 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3249 return;
3250 }
3251 } else if (NameStr[0] == 's' &&
3252 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003253 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3254 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003255 if (I.getNumOperands() == 2 && // Basic sanity checks.
3256 I.getOperand(1)->getType()->isFloatingPoint() &&
3257 I.getType() == I.getOperand(1)->getType()) {
3258 SDOperand Tmp = getValue(I.getOperand(1));
3259 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3260 return;
3261 }
3262 } else if (NameStr[0] == 'c' &&
3263 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003264 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3265 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003266 if (I.getNumOperands() == 2 && // Basic sanity checks.
3267 I.getOperand(1)->getType()->isFloatingPoint() &&
3268 I.getType() == I.getOperand(1)->getType()) {
3269 SDOperand Tmp = getValue(I.getOperand(1));
3270 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3271 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003272 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003273 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003274 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003275 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003276 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003277 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003278 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003279
Chris Lattner64e14b12005-01-08 22:48:57 +00003280 SDOperand Callee;
3281 if (!RenameFn)
3282 Callee = getValue(I.getOperand(0));
3283 else
3284 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003285
Duncan Sands6f74b482007-12-19 09:48:52 +00003286 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003287}
3288
Jim Laskey735b6f82007-02-22 15:38:06 +00003289
Dan Gohmanef5d1942008-03-11 21:11:25 +00003290void SelectionDAGLowering::visitGetResult(GetResultInst &I) {
3291 SDOperand Call = getValue(I.getOperand(0));
3292 setValue(&I, SDOperand(Call.Val, I.getIndex()));
3293}
3294
3295
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003296/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3297/// this value and returns the result as a ValueVT value. This uses
3298/// Chain/Flag as the input and updates them for the output Chain/Flag.
3299/// If the Flag pointer is NULL, no flag is used.
3300SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3301 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003302 // Copy the legal parts from the registers.
3303 unsigned NumParts = Regs.size();
3304 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003305 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003306 SDOperand Part = Flag ?
3307 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3308 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3309 Chain = Part.getValue(1);
3310 if (Flag)
3311 *Flag = Part.getValue(2);
3312 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003313 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003314
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003315 // Assemble the legal parts into the final value.
Chris Lattner4c55c632008-03-09 20:04:36 +00003316 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003317}
3318
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003319/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3320/// specified value into the registers specified by this object. This uses
3321/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003322/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003323void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003324 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003325 // Get the list of the values's legal parts.
3326 unsigned NumParts = Regs.size();
3327 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003328 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003329
3330 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003331 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003332 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003333 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3334 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003335 Chain = Part.getValue(0);
3336 if (Flag)
3337 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003338 }
3339}
Chris Lattner864635a2006-02-22 22:37:12 +00003340
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003341/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3342/// operand list. This adds the code marker and includes the number of
3343/// values added into it.
3344void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003345 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003346 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3347 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003348 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3349 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3350}
Chris Lattner864635a2006-02-22 22:37:12 +00003351
3352/// isAllocatableRegister - If the specified register is safe to allocate,
3353/// i.e. it isn't a stack pointer or some other special register, return the
3354/// register class for the register. Otherwise, return null.
3355static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003356isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003357 const TargetLowering &TLI,
3358 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003359 MVT::ValueType FoundVT = MVT::Other;
3360 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003361 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3362 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003363 MVT::ValueType ThisVT = MVT::Other;
3364
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003365 const TargetRegisterClass *RC = *RCI;
3366 // If none of the the value types for this register class are valid, we
3367 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003368 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3369 I != E; ++I) {
3370 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003371 // If we have already found this register in a different register class,
3372 // choose the one with the largest VT specified. For example, on
3373 // PowerPC, we favor f64 register classes over f32.
3374 if (FoundVT == MVT::Other ||
3375 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3376 ThisVT = *I;
3377 break;
3378 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003379 }
3380 }
3381
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003382 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003383
Chris Lattner864635a2006-02-22 22:37:12 +00003384 // NOTE: This isn't ideal. In particular, this might allocate the
3385 // frame pointer in functions that need it (due to them not being taken
3386 // out of allocation, because a variable sized allocation hasn't been seen
3387 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003388 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3389 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003390 if (*I == Reg) {
3391 // We found a matching register class. Keep looking at others in case
3392 // we find one with larger registers that this physreg is also in.
3393 FoundRC = RC;
3394 FoundVT = ThisVT;
3395 break;
3396 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003397 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003398 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003399}
3400
Chris Lattner4e4b5762006-02-01 18:59:47 +00003401
Chris Lattner0c583402007-04-28 20:49:53 +00003402namespace {
3403/// AsmOperandInfo - This contains information for each constraint that we are
3404/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003405struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3406 /// CallOperand - If this is the result output operand or a clobber
3407 /// this is null, otherwise it is the incoming operand to the CallInst.
3408 /// This gets modified as the asm is processed.
Chris Lattner0c583402007-04-28 20:49:53 +00003409 SDOperand CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003410
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003411 /// AssignedRegs - If this is a register or register class operand, this
3412 /// contains the set of register corresponding to the operand.
3413 RegsForValue AssignedRegs;
3414
Evan Cheng5c807602008-02-26 02:33:44 +00003415 SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
3416 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003417 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003418
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003419 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3420 /// busy in OutputRegs/InputRegs.
3421 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3422 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003423 std::set<unsigned> &InputRegs,
3424 const TargetRegisterInfo &TRI) const {
3425 if (isOutReg) {
3426 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3427 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3428 }
3429 if (isInReg) {
3430 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3431 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3432 }
3433 }
3434
3435private:
3436 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3437 /// specified set.
3438 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3439 const TargetRegisterInfo &TRI) {
3440 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3441 Regs.insert(Reg);
3442 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3443 for (; *Aliases; ++Aliases)
3444 Regs.insert(*Aliases);
3445 }
Chris Lattner0c583402007-04-28 20:49:53 +00003446};
3447} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003448
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003449
Chris Lattner0fe71e92008-02-21 19:43:13 +00003450/// GetRegistersForValue - Assign registers (virtual or physical) for the
3451/// specified operand. We prefer to assign virtual registers, to allow the
3452/// register allocator handle the assignment process. However, if the asm uses
3453/// features that we can't model on machineinstrs, we have SDISel do the
3454/// allocation. This produces generally horrible, but correct, code.
3455///
3456/// OpInfo describes the operand.
3457/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3458/// or any explicitly clobbered registers.
3459/// Input and OutputRegs are the set of already allocated physical registers.
3460///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003461void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003462GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003463 std::set<unsigned> &OutputRegs,
3464 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003465 // Compute whether this value requires an input register, an output register,
3466 // or both.
3467 bool isOutReg = false;
3468 bool isInReg = false;
3469 switch (OpInfo.Type) {
3470 case InlineAsm::isOutput:
3471 isOutReg = true;
3472
3473 // If this is an early-clobber output, or if there is an input
3474 // constraint that matches this, we need to reserve the input register
3475 // so no other inputs allocate to it.
3476 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3477 break;
3478 case InlineAsm::isInput:
3479 isInReg = true;
3480 isOutReg = false;
3481 break;
3482 case InlineAsm::isClobber:
3483 isOutReg = true;
3484 isInReg = true;
3485 break;
3486 }
3487
3488
3489 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003490 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003491
3492 // If this is a constraint for a single physreg, or a constraint for a
3493 // register class, find it.
3494 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3495 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3496 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003497
3498 unsigned NumRegs = 1;
3499 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003500 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003501 MVT::ValueType RegVT;
3502 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3503
Chris Lattnerbf996f12007-04-30 17:29:31 +00003504
3505 // If this is a constraint for a specific physical register, like {r17},
3506 // assign it now.
3507 if (PhysReg.first) {
3508 if (OpInfo.ConstraintVT == MVT::Other)
3509 ValueVT = *PhysReg.second->vt_begin();
3510
3511 // Get the actual register value type. This is important, because the user
3512 // may have asked for (e.g.) the AX register in i32 type. We need to
3513 // remember that AX is actually i16 to get the right extension.
3514 RegVT = *PhysReg.second->vt_begin();
3515
3516 // This is a explicit reference to a physical register.
3517 Regs.push_back(PhysReg.first);
3518
3519 // If this is an expanded reference, add the rest of the regs to Regs.
3520 if (NumRegs != 1) {
3521 TargetRegisterClass::iterator I = PhysReg.second->begin();
3522 TargetRegisterClass::iterator E = PhysReg.second->end();
3523 for (; *I != PhysReg.first; ++I)
3524 assert(I != E && "Didn't find reg!");
3525
3526 // Already added the first reg.
3527 --NumRegs; ++I;
3528 for (; NumRegs; --NumRegs, ++I) {
3529 assert(I != E && "Ran out of registers to allocate!");
3530 Regs.push_back(*I);
3531 }
3532 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003533 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003534 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3535 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003536 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003537 }
3538
3539 // Otherwise, if this was a reference to an LLVM register class, create vregs
3540 // for this reference.
3541 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003542 const TargetRegisterClass *RC = PhysReg.second;
3543 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003544 // If this is an early clobber or tied register, our regalloc doesn't know
3545 // how to maintain the constraint. If it isn't, go ahead and create vreg
3546 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003547 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3548 // If there is some other early clobber and this is an input register,
3549 // then we are forced to pre-allocate the input reg so it doesn't
3550 // conflict with the earlyclobber.
3551 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003552 RegVT = *PhysReg.second->vt_begin();
3553
3554 if (OpInfo.ConstraintVT == MVT::Other)
3555 ValueVT = RegVT;
3556
3557 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003558 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003559 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003560 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003561
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003562 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003563 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003564 }
3565
3566 // Otherwise, we can't allocate it. Let the code below figure out how to
3567 // maintain these constraints.
3568 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3569
3570 } else {
3571 // This is a reference to a register class that doesn't directly correspond
3572 // to an LLVM register class. Allocate NumRegs consecutive, available,
3573 // registers from the class.
3574 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3575 OpInfo.ConstraintVT);
3576 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003577
Dan Gohman6f0d0242008-02-10 18:45:23 +00003578 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003579 unsigned NumAllocated = 0;
3580 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3581 unsigned Reg = RegClassRegs[i];
3582 // See if this register is available.
3583 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3584 (isInReg && InputRegs.count(Reg))) { // Already used.
3585 // Make sure we find consecutive registers.
3586 NumAllocated = 0;
3587 continue;
3588 }
3589
3590 // Check to see if this register is allocatable (i.e. don't give out the
3591 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003592 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003593 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003594 if (!RC) { // Couldn't allocate this register.
3595 // Reset NumAllocated to make sure we return consecutive registers.
3596 NumAllocated = 0;
3597 continue;
3598 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003599 }
3600
3601 // Okay, this register is good, we can use it.
3602 ++NumAllocated;
3603
3604 // If we allocated enough consecutive registers, succeed.
3605 if (NumAllocated == NumRegs) {
3606 unsigned RegStart = (i-NumAllocated)+1;
3607 unsigned RegEnd = i+1;
3608 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003609 for (unsigned i = RegStart; i != RegEnd; ++i)
3610 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003611
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003612 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3613 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003614 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003615 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003616 }
3617 }
3618
3619 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003620 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003621}
3622
3623
Chris Lattnerce7518c2006-01-26 22:24:51 +00003624/// visitInlineAsm - Handle a call to an InlineAsm object.
3625///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003626void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3627 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003628
Chris Lattner0c583402007-04-28 20:49:53 +00003629 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00003630 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003631
3632 SDOperand Chain = getRoot();
3633 SDOperand Flag;
3634
Chris Lattner4e4b5762006-02-01 18:59:47 +00003635 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003636
Chris Lattner0c583402007-04-28 20:49:53 +00003637 // Do a prepass over the constraints, canonicalizing them, and building up the
3638 // ConstraintOperands list.
3639 std::vector<InlineAsm::ConstraintInfo>
3640 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003641
3642 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3643 // constraint. If so, we can't let the register allocator allocate any input
3644 // registers, because it will not know to avoid the earlyclobbered output reg.
3645 bool SawEarlyClobber = false;
3646
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003647 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003648 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003649 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
3650 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00003651
Chris Lattner0c583402007-04-28 20:49:53 +00003652 MVT::ValueType OpVT = MVT::Other;
3653
3654 // Compute the value type for each operand.
3655 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003656 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003657 if (!OpInfo.isIndirect) {
3658 // The return value of the call is this value. As such, there is no
3659 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003660 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3661 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003662 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003663 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003664 }
3665 break;
3666 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003667 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003668 break;
3669 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003670 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003671 break;
3672 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003673
Chris Lattner0c583402007-04-28 20:49:53 +00003674 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003675 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003676 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003677 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3678 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003679 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3680 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003681 else {
3682 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3683 const Type *OpTy = OpInfo.CallOperandVal->getType();
3684 // If this is an indirect operand, the operand is a pointer to the
3685 // accessed type.
3686 if (OpInfo.isIndirect)
3687 OpTy = cast<PointerType>(OpTy)->getElementType();
3688
3689 // If OpTy is not a first-class value, it may be a struct/union that we
3690 // can tile with integers.
3691 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3692 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3693 switch (BitSize) {
3694 default: break;
3695 case 1:
3696 case 8:
3697 case 16:
3698 case 32:
3699 case 64:
3700 OpTy = IntegerType::get(BitSize);
3701 break;
3702 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003703 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003704
3705 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003706 }
3707 }
3708
3709 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003710
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003711 // Compute the constraint code and ConstraintType to use.
3712 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003713
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003714 // Keep track of whether we see an earlyclobber.
3715 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003716
Chris Lattner0fe71e92008-02-21 19:43:13 +00003717 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00003718 if (!SawEarlyClobber &&
3719 OpInfo.Type == InlineAsm::isClobber &&
3720 OpInfo.ConstraintType == TargetLowering::C_Register) {
3721 // Note that we want to ignore things that we don't trick here, like
3722 // dirflag, fpsr, flags, etc.
3723 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3724 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3725 OpInfo.ConstraintVT);
3726 if (PhysReg.first || PhysReg.second) {
3727 // This is a register we know of.
3728 SawEarlyClobber = true;
3729 }
3730 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00003731
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003732 // If this is a memory input, and if the operand is not indirect, do what we
3733 // need to to provide an address for the memory input.
3734 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3735 !OpInfo.isIndirect) {
3736 assert(OpInfo.Type == InlineAsm::isInput &&
3737 "Can only indirectify direct input operands!");
3738
3739 // Memory operands really want the address of the value. If we don't have
3740 // an indirect input, put it in the constpool if we can, otherwise spill
3741 // it to a stack slot.
3742
3743 // If the operand is a float, integer, or vector constant, spill to a
3744 // constant pool entry to get its address.
3745 Value *OpVal = OpInfo.CallOperandVal;
3746 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3747 isa<ConstantVector>(OpVal)) {
3748 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3749 TLI.getPointerTy());
3750 } else {
3751 // Otherwise, create a stack slot and emit a store to it before the
3752 // asm.
3753 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003754 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003755 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3756 MachineFunction &MF = DAG.getMachineFunction();
3757 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3758 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3759 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3760 OpInfo.CallOperand = StackSlot;
3761 }
3762
3763 // There is no longer a Value* corresponding to this operand.
3764 OpInfo.CallOperandVal = 0;
3765 // It is now an indirect operand.
3766 OpInfo.isIndirect = true;
3767 }
3768
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003769 // If this constraint is for a specific register, allocate it before
3770 // anything else.
3771 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3772 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003773 }
Chris Lattner0c583402007-04-28 20:49:53 +00003774 ConstraintInfos.clear();
3775
3776
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003777 // Second pass - Loop over all of the operands, assigning virtual or physregs
3778 // to registerclass operands.
3779 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003780 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003781
3782 // C_Register operands have already been allocated, Other/Memory don't need
3783 // to be.
3784 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3785 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3786 }
3787
Chris Lattner0c583402007-04-28 20:49:53 +00003788 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3789 std::vector<SDOperand> AsmNodeOperands;
3790 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3791 AsmNodeOperands.push_back(
3792 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3793
Chris Lattner2cc2f662006-02-01 01:28:23 +00003794
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003795 // Loop over all of the inputs, copying the operand values into the
3796 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003797 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003798
Chris Lattner0c583402007-04-28 20:49:53 +00003799 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3800 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3801
3802 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003803 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003804
Chris Lattner0c583402007-04-28 20:49:53 +00003805 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003806 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003807 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3808 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003809 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003810 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003811
Chris Lattner22873462006-02-27 23:45:39 +00003812 // Add information to the INLINEASM node to know about this output.
3813 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003814 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3815 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003816 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003817 break;
3818 }
3819
Chris Lattner2a600be2007-04-28 21:01:43 +00003820 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003821
Chris Lattner864635a2006-02-22 22:37:12 +00003822 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003823 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003824 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003825 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003826 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003827 exit(1);
3828 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003829
Chris Lattner0c583402007-04-28 20:49:53 +00003830 if (!OpInfo.isIndirect) {
3831 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003832 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003833 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003834 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003835 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003836 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003837 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003838 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003839 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003840
3841 // Add information to the INLINEASM node to know that this register is
3842 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003843 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3844 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003845 break;
3846 }
3847 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003848 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003849
Chris Lattner0c583402007-04-28 20:49:53 +00003850 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003851 // If this is required to match an output register we have already set,
3852 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003853 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003854
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003855 // Scan until we find the definition we already emitted of this operand.
3856 // When we find it, create a RegsForValue operand.
3857 unsigned CurOp = 2; // The first operand.
3858 for (; OperandNo; --OperandNo) {
3859 // Advance to the next operand.
3860 unsigned NumOps =
3861 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003862 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3863 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003864 "Skipped past definitions?");
3865 CurOp += (NumOps>>3)+1;
3866 }
3867
3868 unsigned NumOps =
3869 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003870 if ((NumOps & 7) == 2 /*REGDEF*/) {
3871 // Add NumOps>>3 registers to MatchedRegs.
3872 RegsForValue MatchedRegs;
3873 MatchedRegs.ValueVT = InOperandVal.getValueType();
3874 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3875 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3876 unsigned Reg =
3877 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3878 MatchedRegs.Regs.push_back(Reg);
3879 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003880
Chris Lattner527fae12007-02-01 01:21:12 +00003881 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003882 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003883 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3884 break;
3885 } else {
3886 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00003887 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
3888 // Add information to the INLINEASM node to know about this input.
3889 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3890 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3891 TLI.getPointerTy()));
3892 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
3893 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003894 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003895 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003896
Chris Lattner2a600be2007-04-28 21:01:43 +00003897 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003898 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003899 "Don't know how to handle indirect other inputs yet!");
3900
Chris Lattner48884cd2007-08-25 00:47:38 +00003901 std::vector<SDOperand> Ops;
3902 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3903 Ops, DAG);
3904 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003905 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003906 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003907 exit(1);
3908 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003909
3910 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003911 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003912 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3913 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003914 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003915 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003916 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003917 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003918 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3919 "Memory operands expect pointer values");
3920
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003921 // Add information to the INLINEASM node to know about this input.
3922 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003923 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3924 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003925 AsmNodeOperands.push_back(InOperandVal);
3926 break;
3927 }
3928
Chris Lattner2a600be2007-04-28 21:01:43 +00003929 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3930 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3931 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003932 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003933 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003934
3935 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003936 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3937 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003938
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003939 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003940
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003941 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3942 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003943 break;
3944 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003945 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003946 // Add the clobbered value to the operand list, so that the register
3947 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003948 if (!OpInfo.AssignedRegs.Regs.empty())
3949 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3950 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003951 break;
3952 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003953 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003954 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003955
3956 // Finish up input operands.
3957 AsmNodeOperands[0] = Chain;
3958 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3959
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003960 Chain = DAG.getNode(ISD::INLINEASM,
3961 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003962 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003963 Flag = Chain.getValue(1);
3964
Chris Lattner6656dd12006-01-31 02:03:41 +00003965 // If this asm returns a register value, copy the result from that register
3966 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003967 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003968 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003969
3970 // If the result of the inline asm is a vector, it may have the wrong
3971 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003972 // bit_convert.
3973 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003974 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003975 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003976
Dan Gohman7f321562007-06-25 16:23:39 +00003977 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003978 }
3979
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003980 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003981 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003982
Chris Lattner6656dd12006-01-31 02:03:41 +00003983 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3984
3985 // Process indirect outputs, first output all of the flagged copies out of
3986 // physregs.
3987 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003988 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003989 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003990 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003991 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003992 }
3993
3994 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003995 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003996 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003997 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003998 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003999 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00004000 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004001 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4002 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004003 DAG.setRoot(Chain);
4004}
4005
4006
Chris Lattner1c08c712005-01-07 07:47:53 +00004007void SelectionDAGLowering::visitMalloc(MallocInst &I) {
4008 SDOperand Src = getValue(I.getOperand(0));
4009
4010 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00004011
4012 if (IntPtr < Src.getValueType())
4013 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
4014 else if (IntPtr > Src.getValueType())
4015 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00004016
4017 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00004018 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00004019 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00004020 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00004021
Reid Spencer47857812006-12-31 05:55:36 +00004022 TargetLowering::ArgListTy Args;
4023 TargetLowering::ArgListEntry Entry;
4024 Entry.Node = Src;
4025 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004026 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004027
4028 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004029 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4030 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004031 setValue(&I, Result.first); // Pointers always fit in registers
4032 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004033}
4034
4035void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00004036 TargetLowering::ArgListTy Args;
4037 TargetLowering::ArgListEntry Entry;
4038 Entry.Node = getValue(I.getOperand(0));
4039 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004040 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00004041 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00004042 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004043 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4044 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004045 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4046 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004047}
4048
Evan Chengff9b3732008-01-30 18:18:23 +00004049// EmitInstrWithCustomInserter - This method should be implemented by targets
4050// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004051// instructions are special in various ways, which require special support to
4052// insert. The specified MachineInstr is created but not inserted into any
4053// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004054MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004055 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004056 cerr << "If a target marks an instruction with "
4057 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004058 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004059 abort();
4060 return 0;
4061}
4062
Chris Lattner39ae3622005-01-09 00:00:49 +00004063void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004064 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4065 getValue(I.getOperand(1)),
4066 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004067}
4068
4069void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004070 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4071 getValue(I.getOperand(0)),
4072 DAG.getSrcValue(I.getOperand(0)));
4073 setValue(&I, V);
4074 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004075}
4076
4077void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004078 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4079 getValue(I.getOperand(1)),
4080 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004081}
4082
4083void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004084 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4085 getValue(I.getOperand(1)),
4086 getValue(I.getOperand(2)),
4087 DAG.getSrcValue(I.getOperand(1)),
4088 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004089}
4090
Chris Lattnerfdfded52006-04-12 16:20:43 +00004091/// TargetLowering::LowerArguments - This is the default LowerArguments
4092/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004093/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4094/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004095std::vector<SDOperand>
4096TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4097 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4098 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004099 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004100 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4101 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4102
4103 // Add one result value for each formal argument.
4104 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004105 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004106 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4107 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004108 MVT::ValueType VT = getValueType(I->getType());
Duncan Sands276dcbd2008-03-21 09:14:45 +00004109 ISD::ArgFlagsTy Flags;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004110 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004111 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004112
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004113 if (F.paramHasAttr(j, ParamAttr::ZExt))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004114 Flags.setZExt();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004115 if (F.paramHasAttr(j, ParamAttr::SExt))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004116 Flags.setSExt();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004117 if (F.paramHasAttr(j, ParamAttr::InReg))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004118 Flags.setInReg();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004119 if (F.paramHasAttr(j, ParamAttr::StructRet))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004120 Flags.setSRet();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004121 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004122 Flags.setByVal();
Rafael Espindola594d37e2007-08-10 14:44:42 +00004123 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004124 const Type *ElementTy = Ty->getElementType();
Duncan Sands276dcbd2008-03-21 09:14:45 +00004125 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004126 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004127 // For ByVal, alignment should be passed from FE. BE will guess if
4128 // this info is not there but there are cases it cannot get right.
4129 if (F.getParamAlignment(j))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004130 FrameAlign = F.getParamAlignment(j);
4131 Flags.setByValAlign(FrameAlign);
4132 Flags.setByValSize(FrameSize);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004133 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004134 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004135 Flags.setNest();
4136 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004137
4138 MVT::ValueType RegisterVT = getRegisterType(VT);
4139 unsigned NumRegs = getNumRegisters(VT);
4140 for (unsigned i = 0; i != NumRegs; ++i) {
4141 RetVals.push_back(RegisterVT);
4142 // if it isn't first piece, alignment must be 1
4143 if (i > 0)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004144 Flags.setOrigAlign(1);
4145 Ops.push_back(DAG.getArgFlags(Flags));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004146 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004147 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004148
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004149 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004150
4151 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004152 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004153 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004154 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004155
4156 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4157 // allows exposing the loads that may be part of the argument access to the
4158 // first DAGCombiner pass.
4159 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4160
4161 // The number of results should match up, except that the lowered one may have
4162 // an extra flag result.
4163 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4164 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4165 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4166 && "Lowering produced unexpected number of results!");
4167 Result = TmpRes.Val;
4168
Dan Gohman27a70be2007-07-02 16:18:06 +00004169 unsigned NumArgRegs = Result->getNumValues() - 1;
4170 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004171
4172 // Set up the return result vector.
4173 Ops.clear();
4174 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004175 unsigned Idx = 1;
4176 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4177 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004178 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004179 MVT::ValueType PartVT = getRegisterType(VT);
4180
4181 unsigned NumParts = getNumRegisters(VT);
4182 SmallVector<SDOperand, 4> Parts(NumParts);
4183 for (unsigned j = 0; j != NumParts; ++j)
4184 Parts[j] = SDOperand(Result, i++);
4185
4186 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4187 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4188 AssertOp = ISD::AssertSext;
4189 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4190 AssertOp = ISD::AssertZext;
4191
4192 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
Chris Lattner4468c1f2008-03-09 09:38:46 +00004193 AssertOp));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004194 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004195 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004196 return Ops;
4197}
4198
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004199
4200/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4201/// implementation, which just inserts an ISD::CALL node, which is later custom
4202/// lowered by the target to something concrete. FIXME: When all targets are
4203/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4204std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004205TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4206 bool RetSExt, bool RetZExt, bool isVarArg,
4207 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004208 SDOperand Callee,
4209 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004210 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004211 Ops.push_back(Chain); // Op#0 - Chain
4212 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4213 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4214 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4215 Ops.push_back(Callee);
4216
4217 // Handle all of the outgoing arguments.
4218 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004219 MVT::ValueType VT = getValueType(Args[i].Ty);
4220 SDOperand Op = Args[i].Node;
Duncan Sands276dcbd2008-03-21 09:14:45 +00004221 ISD::ArgFlagsTy Flags;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004222 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004223 getTargetData()->getABITypeAlignment(Args[i].Ty);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004224
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004225 if (Args[i].isZExt)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004226 Flags.setZExt();
4227 if (Args[i].isSExt)
4228 Flags.setSExt();
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004229 if (Args[i].isInReg)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004230 Flags.setInReg();
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004231 if (Args[i].isSRet)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004232 Flags.setSRet();
Rafael Espindola21485be2007-08-20 15:18:24 +00004233 if (Args[i].isByVal) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004234 Flags.setByVal();
Rafael Espindola21485be2007-08-20 15:18:24 +00004235 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004236 const Type *ElementTy = Ty->getElementType();
Duncan Sands276dcbd2008-03-21 09:14:45 +00004237 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004238 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004239 // For ByVal, alignment should come from FE. BE will guess if this
4240 // info is not there but there are cases it cannot get right.
4241 if (Args[i].Alignment)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004242 FrameAlign = Args[i].Alignment;
4243 Flags.setByValAlign(FrameAlign);
4244 Flags.setByValSize(FrameSize);
Rafael Espindola21485be2007-08-20 15:18:24 +00004245 }
Duncan Sands36397f52007-07-27 12:58:54 +00004246 if (Args[i].isNest)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004247 Flags.setNest();
4248 Flags.setOrigAlign(OriginalAlignment);
Dan Gohman27a70be2007-07-02 16:18:06 +00004249
Duncan Sandsb988bac2008-02-11 20:58:28 +00004250 MVT::ValueType PartVT = getRegisterType(VT);
4251 unsigned NumParts = getNumRegisters(VT);
4252 SmallVector<SDOperand, 4> Parts(NumParts);
4253 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4254
4255 if (Args[i].isSExt)
4256 ExtendKind = ISD::SIGN_EXTEND;
4257 else if (Args[i].isZExt)
4258 ExtendKind = ISD::ZERO_EXTEND;
4259
4260 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4261
4262 for (unsigned i = 0; i != NumParts; ++i) {
4263 // if it isn't first piece, alignment must be 1
Duncan Sands276dcbd2008-03-21 09:14:45 +00004264 ISD::ArgFlagsTy MyFlags = Flags;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004265 if (i != 0)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004266 MyFlags.setOrigAlign(1);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004267
4268 Ops.push_back(Parts[i]);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004269 Ops.push_back(DAG.getArgFlags(MyFlags));
Dan Gohman27a70be2007-07-02 16:18:06 +00004270 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004271 }
4272
Dan Gohmanef5d1942008-03-11 21:11:25 +00004273 // Figure out the result value types. We start by making a list of
4274 // the high-level LLVM return types.
4275 SmallVector<const Type *, 4> LLVMRetTys;
4276 if (const StructType *ST = dyn_cast<StructType>(RetTy))
4277 // A struct return type in the LLVM IR means we have multiple return values.
4278 LLVMRetTys.insert(LLVMRetTys.end(), ST->element_begin(), ST->element_end());
4279 else
4280 LLVMRetTys.push_back(RetTy);
4281
4282 // Then we translate that to a list of lowered codegen result types.
4283 SmallVector<MVT::ValueType, 4> LoweredRetTys;
4284 SmallVector<MVT::ValueType, 4> RetTys;
4285 for (unsigned I = 0, E = LLVMRetTys.size(); I != E; ++I) {
4286 MVT::ValueType VT = getValueType(LLVMRetTys[I]);
4287 RetTys.push_back(VT);
4288
4289 MVT::ValueType RegisterVT = getRegisterType(VT);
4290 unsigned NumRegs = getNumRegisters(VT);
4291 for (unsigned i = 0; i != NumRegs; ++i)
4292 LoweredRetTys.push_back(RegisterVT);
4293 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004294
Dan Gohmanef5d1942008-03-11 21:11:25 +00004295 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004296
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004297 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004298 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004299 DAG.getVTList(&LoweredRetTys[0],
4300 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004301 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004302 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004303
4304 // Gather up the call result into a single value.
4305 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004306 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4307
4308 if (RetSExt)
4309 AssertOp = ISD::AssertSext;
4310 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004311 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004312
Dan Gohmanef5d1942008-03-11 21:11:25 +00004313 SmallVector<SDOperand, 4> ReturnValues;
4314 unsigned RegNo = 0;
4315 for (unsigned I = 0, E = LLVMRetTys.size(); I != E; ++I) {
4316 MVT::ValueType VT = getValueType(LLVMRetTys[I]);
4317 MVT::ValueType RegisterVT = getRegisterType(VT);
4318 unsigned NumRegs = getNumRegisters(VT);
4319 unsigned RegNoEnd = NumRegs + RegNo;
4320 SmallVector<SDOperand, 4> Results;
4321 for (; RegNo != RegNoEnd; ++RegNo)
4322 Results.push_back(Res.getValue(RegNo));
4323 SDOperand ReturnValue =
4324 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4325 AssertOp);
4326 ReturnValues.push_back(ReturnValue);
4327 }
4328 Res = ReturnValues.size() == 1 ? ReturnValues.front() :
4329 DAG.getNode(ISD::MERGE_VALUES,
4330 DAG.getVTList(&RetTys[0], RetTys.size()),
4331 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004332 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004333
4334 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004335}
4336
Chris Lattner50381b62005-05-14 05:50:48 +00004337SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004338 assert(0 && "LowerOperation not implemented for this target!");
4339 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004340 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004341}
4342
Nate Begeman0aed7842006-01-28 03:14:31 +00004343SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4344 SelectionDAG &DAG) {
4345 assert(0 && "CustomPromoteOperation not implemented for this target!");
4346 abort();
4347 return SDOperand();
4348}
4349
Evan Cheng74d0aa92006-02-15 21:59:04 +00004350/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004351/// operand.
4352static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004353 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004354 MVT::ValueType CurVT = VT;
4355 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4356 uint64_t Val = C->getValue() & 255;
4357 unsigned Shift = 8;
4358 while (CurVT != MVT::i8) {
4359 Val = (Val << Shift) | Val;
4360 Shift <<= 1;
4361 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004362 }
4363 return DAG.getConstant(Val, VT);
4364 } else {
4365 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4366 unsigned Shift = 8;
4367 while (CurVT != MVT::i8) {
4368 Value =
4369 DAG.getNode(ISD::OR, VT,
4370 DAG.getNode(ISD::SHL, VT, Value,
4371 DAG.getConstant(Shift, MVT::i8)), Value);
4372 Shift <<= 1;
4373 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004374 }
4375
4376 return Value;
4377 }
4378}
4379
Evan Cheng74d0aa92006-02-15 21:59:04 +00004380/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4381/// used when a memcpy is turned into a memset when the source is a constant
4382/// string ptr.
4383static SDOperand getMemsetStringVal(MVT::ValueType VT,
4384 SelectionDAG &DAG, TargetLowering &TLI,
4385 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004386 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004387 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004388 if (TLI.isLittleEndian())
4389 Offset = Offset + MSB - 1;
4390 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004391 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004392 Offset += TLI.isLittleEndian() ? -1 : 1;
4393 }
4394 return DAG.getConstant(Val, VT);
4395}
4396
Evan Cheng1db92f92006-02-14 08:22:34 +00004397/// getMemBasePlusOffset - Returns base and offset node for the
4398static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4399 SelectionDAG &DAG, TargetLowering &TLI) {
4400 MVT::ValueType VT = Base.getValueType();
4401 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4402}
4403
Evan Chengc4f8eee2006-02-14 20:12:38 +00004404/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004405/// to replace the memset / memcpy is below the threshold. It also returns the
4406/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004407static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4408 unsigned Limit, uint64_t Size,
4409 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004410 MVT::ValueType VT;
4411
4412 if (TLI.allowsUnalignedMemoryAccesses()) {
4413 VT = MVT::i64;
4414 } else {
4415 switch (Align & 7) {
4416 case 0:
4417 VT = MVT::i64;
4418 break;
4419 case 4:
4420 VT = MVT::i32;
4421 break;
4422 case 2:
4423 VT = MVT::i16;
4424 break;
4425 default:
4426 VT = MVT::i8;
4427 break;
4428 }
4429 }
4430
Evan Cheng80e89d72006-02-14 09:11:59 +00004431 MVT::ValueType LVT = MVT::i64;
4432 while (!TLI.isTypeLegal(LVT))
4433 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4434 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004435
Evan Cheng80e89d72006-02-14 09:11:59 +00004436 if (VT > LVT)
4437 VT = LVT;
4438
Evan Chengdea72452006-02-14 23:05:54 +00004439 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004440 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004441 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004442 while (VTSize > Size) {
4443 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004444 VTSize >>= 1;
4445 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004446 assert(MVT::isInteger(VT));
4447
4448 if (++NumMemOps > Limit)
4449 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004450 MemOps.push_back(VT);
4451 Size -= VTSize;
4452 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004453
4454 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004455}
4456
Chris Lattner7041ee32005-01-11 05:56:49 +00004457void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004458 SDOperand Op1 = getValue(I.getOperand(1));
4459 SDOperand Op2 = getValue(I.getOperand(2));
4460 SDOperand Op3 = getValue(I.getOperand(3));
4461 SDOperand Op4 = getValue(I.getOperand(4));
4462 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4463 if (Align == 0) Align = 1;
4464
Dan Gohman5f43f922007-08-27 16:26:13 +00004465 // If the source and destination are known to not be aliases, we can
4466 // lower memmove as memcpy.
4467 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004468 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004469 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4470 Size = C->getValue();
4471 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4472 AliasAnalysis::NoAlias)
4473 Op = ISD::MEMCPY;
4474 }
4475
Evan Cheng1db92f92006-02-14 08:22:34 +00004476 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4477 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004478
4479 // Expand memset / memcpy to a series of load / store ops
4480 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004481 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004482 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004483 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004484 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004485 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4486 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004487 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004488 unsigned Offset = 0;
4489 for (unsigned i = 0; i < NumMemOps; i++) {
4490 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004491 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004492 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004493 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004494 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004495 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004496 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004497 Offset += VTSize;
4498 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004499 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004500 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004501 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004502 case ISD::MEMCPY: {
4503 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4504 Size->getValue(), Align, TLI)) {
4505 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004506 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004507 GlobalAddressSDNode *G = NULL;
4508 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004509 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004510
4511 if (Op2.getOpcode() == ISD::GlobalAddress)
4512 G = cast<GlobalAddressSDNode>(Op2);
4513 else if (Op2.getOpcode() == ISD::ADD &&
4514 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4515 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4516 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004517 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004518 }
4519 if (G) {
4520 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004521 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004522 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004523 if (!Str.empty()) {
4524 CopyFromStr = true;
4525 SrcOff += SrcDelta;
4526 }
4527 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004528 }
4529
Evan Chengc080d6f2006-02-15 01:54:51 +00004530 for (unsigned i = 0; i < NumMemOps; i++) {
4531 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004532 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004533 SDOperand Value, Chain, Store;
4534
Evan Chengcffbb512006-02-16 23:11:42 +00004535 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004536 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4537 Chain = getRoot();
4538 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004539 DAG.getStore(Chain, Value,
4540 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004541 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004542 } else {
4543 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004544 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4545 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004546 Chain = Value.getValue(1);
4547 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004548 DAG.getStore(Chain, Value,
4549 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004550 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004551 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004552 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004553 SrcOff += VTSize;
4554 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004555 }
4556 }
4557 break;
4558 }
4559 }
4560
4561 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004562 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4563 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004564 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004565 }
4566 }
4567
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004568 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4569 SDOperand Node;
4570 switch(Op) {
4571 default:
4572 assert(0 && "Unknown Op");
4573 case ISD::MEMCPY:
4574 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4575 break;
4576 case ISD::MEMMOVE:
4577 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4578 break;
4579 case ISD::MEMSET:
4580 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4581 break;
4582 }
4583 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004584}
4585
Chris Lattner7041ee32005-01-11 05:56:49 +00004586//===----------------------------------------------------------------------===//
4587// SelectionDAGISel code
4588//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004589
4590unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004591 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004592}
4593
Chris Lattner495a0b52005-08-17 06:37:43 +00004594void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004595 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004596 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004597 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004598}
Chris Lattner1c08c712005-01-07 07:47:53 +00004599
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004600
Chris Lattnerbad7f482006-10-28 19:22:10 +00004601
Chris Lattner1c08c712005-01-07 07:47:53 +00004602bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004603 // Get alias analysis for load/store combining.
4604 AA = &getAnalysis<AliasAnalysis>();
4605
Chris Lattner1c08c712005-01-07 07:47:53 +00004606 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004607 if (MF.getFunction()->hasCollector())
4608 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4609 else
4610 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004611 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004612 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004613
4614 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4615
Duncan Sandsea632432007-06-13 16:53:21 +00004616 if (ExceptionHandling)
4617 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4618 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4619 // Mark landing pad.
4620 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004621
4622 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004623 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004624
Evan Chengad2070c2007-02-10 02:43:39 +00004625 // Add function live-ins to entry block live-in set.
4626 BasicBlock *EntryBB = &Fn.getEntryBlock();
4627 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004628 if (!RegInfo->livein_empty())
4629 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4630 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004631 BB->addLiveIn(I->first);
4632
Duncan Sandsf4070822007-06-15 19:04:19 +00004633#ifndef NDEBUG
4634 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4635 "Not all catch info was assigned to a landing pad!");
4636#endif
4637
Chris Lattner1c08c712005-01-07 07:47:53 +00004638 return true;
4639}
4640
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004641void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4642 unsigned Reg) {
Chris Lattner571e4342006-10-27 21:36:01 +00004643 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004644 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004645 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004646 "Copy from a reg to the same reg!");
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004647 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004648
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004649 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004650 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4651 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4652 SmallVector<SDOperand, 8> Regs(NumRegs);
4653 SmallVector<SDOperand, 8> Chains(NumRegs);
4654
4655 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004656 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004657 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004658 Chains[i] = DAG.getCopyToReg(DAG.getEntryNode(), Reg + i, Regs[i]);
4659 SDOperand Ch = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
4660 PendingExports.push_back(Ch);
Chris Lattner1c08c712005-01-07 07:47:53 +00004661}
4662
Chris Lattner068a81e2005-01-17 17:15:02 +00004663void SelectionDAGISel::
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004664LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Chris Lattner068a81e2005-01-17 17:15:02 +00004665 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004666 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004667 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004668 SDOperand OldRoot = SDL.DAG.getRoot();
4669 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004670
Chris Lattnerbf209482005-10-30 19:42:35 +00004671 unsigned a = 0;
4672 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4673 AI != E; ++AI, ++a)
4674 if (!AI->use_empty()) {
4675 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004676
Chris Lattnerbf209482005-10-30 19:42:35 +00004677 // If this argument is live outside of the entry block, insert a copy from
4678 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004679 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4680 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004681 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004682 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004683 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004684
Chris Lattnerbf209482005-10-30 19:42:35 +00004685 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004686 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004687 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004688}
4689
Duncan Sandsf4070822007-06-15 19:04:19 +00004690static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4691 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004692 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004693 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004694 // Apply the catch info to DestBB.
4695 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4696#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004697 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4698 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004699#endif
4700 }
4701}
4702
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004703/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004704/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004705static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4706 TargetLowering& TLI) {
4707 SDNode * Ret = NULL;
4708 SDOperand Terminator = DAG.getRoot();
4709
4710 // Find RET node.
4711 if (Terminator.getOpcode() == ISD::RET) {
4712 Ret = Terminator.Val;
4713 }
4714
4715 // Fix tail call attribute of CALL nodes.
4716 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4717 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4718 if (BI->getOpcode() == ISD::CALL) {
4719 SDOperand OpRet(Ret, 0);
4720 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4721 bool isMarkedTailCall =
4722 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4723 // If CALL node has tail call attribute set to true and the call is not
4724 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004725 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004726 // must correctly identify tail call optimizable calls.
4727 if (isMarkedTailCall &&
4728 (Ret==NULL ||
4729 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4730 SmallVector<SDOperand, 32> Ops;
4731 unsigned idx=0;
4732 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4733 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4734 if (idx!=3)
4735 Ops.push_back(*I);
4736 else
4737 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4738 }
4739 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4740 }
4741 }
4742 }
4743}
4744
Chris Lattner1c08c712005-01-07 07:47:53 +00004745void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4746 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004747 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004748 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004749
Chris Lattnerbf209482005-10-30 19:42:35 +00004750 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004751 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004752 LowerArguments(LLVMBB, SDL);
Chris Lattner1c08c712005-01-07 07:47:53 +00004753
4754 BB = FuncInfo.MBBMap[LLVMBB];
4755 SDL.setCurrentBasicBlock(BB);
4756
Duncan Sandsf4070822007-06-15 19:04:19 +00004757 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004758
Duncan Sandsf4070822007-06-15 19:04:19 +00004759 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4760 // Add a label to mark the beginning of the landing pad. Deletion of the
4761 // landing pad can thus be detected via the MachineModuleInfo.
4762 unsigned LabelID = MMI->addLandingPad(BB);
4763 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004764 DAG.getConstant(LabelID, MVT::i32),
4765 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004766
Evan Chenge47c3332007-06-27 18:45:32 +00004767 // Mark exception register as live in.
4768 unsigned Reg = TLI.getExceptionAddressRegister();
4769 if (Reg) BB->addLiveIn(Reg);
4770
4771 // Mark exception selector register as live in.
4772 Reg = TLI.getExceptionSelectorRegister();
4773 if (Reg) BB->addLiveIn(Reg);
4774
Duncan Sandsf4070822007-06-15 19:04:19 +00004775 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4776 // function and list of typeids logically belong to the invoke (or, if you
4777 // like, the basic block containing the invoke), and need to be associated
4778 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004779 // information is provided by an intrinsic (eh.selector) that can be moved
4780 // to unexpected places by the optimizers: if the unwind edge is critical,
4781 // then breaking it can result in the intrinsics being in the successor of
4782 // the landing pad, not the landing pad itself. This results in exceptions
4783 // not being caught because no typeids are associated with the invoke.
4784 // This may not be the only way things can go wrong, but it is the only way
4785 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004786 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4787
4788 if (Br && Br->isUnconditional()) { // Critical edge?
4789 BasicBlock::iterator I, E;
4790 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004791 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004792 break;
4793
4794 if (I == E)
4795 // No catch info found - try to extract some from the successor.
4796 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004797 }
4798 }
4799
Chris Lattner1c08c712005-01-07 07:47:53 +00004800 // Lower all of the non-terminator instructions.
4801 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4802 I != E; ++I)
4803 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004804
Chris Lattner1c08c712005-01-07 07:47:53 +00004805 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004806 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004807 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004808 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004809 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004810 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004811 SDL.CopyValueToVirtualRegister(I, VMI->second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004812 }
4813
4814 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4815 // ensure constants are generated when needed. Remember the virtual registers
4816 // that need to be added to the Machine PHI nodes as input. We cannot just
4817 // directly add them, because expansion might result in multiple MBB's for one
4818 // BB. As such, the start of the BB might correspond to a different MBB than
4819 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004820 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004821 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004822
4823 // Emit constants only once even if used by multiple PHI nodes.
4824 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004825
Chris Lattner8c494ab2006-10-27 23:50:33 +00004826 // Vector bool would be better, but vector<bool> is really slow.
4827 std::vector<unsigned char> SuccsHandled;
4828 if (TI->getNumSuccessors())
4829 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4830
Dan Gohman532dc2e2007-07-09 20:59:04 +00004831 // Check successor nodes' PHI nodes that expect a constant to be available
4832 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004833 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4834 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004835 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004836 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004837
Chris Lattner8c494ab2006-10-27 23:50:33 +00004838 // If this terminator has multiple identical successors (common for
4839 // switches), only handle each succ once.
4840 unsigned SuccMBBNo = SuccMBB->getNumber();
4841 if (SuccsHandled[SuccMBBNo]) continue;
4842 SuccsHandled[SuccMBBNo] = true;
4843
4844 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004845 PHINode *PN;
4846
4847 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4848 // nodes and Machine PHI nodes, but the incoming operands have not been
4849 // emitted yet.
4850 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004851 (PN = dyn_cast<PHINode>(I)); ++I) {
4852 // Ignore dead phi's.
4853 if (PN->use_empty()) continue;
4854
4855 unsigned Reg;
4856 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004857
Chris Lattner8c494ab2006-10-27 23:50:33 +00004858 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4859 unsigned &RegOut = ConstantsOut[C];
4860 if (RegOut == 0) {
4861 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004862 SDL.CopyValueToVirtualRegister(C, RegOut);
Chris Lattner1c08c712005-01-07 07:47:53 +00004863 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004864 Reg = RegOut;
4865 } else {
4866 Reg = FuncInfo.ValueMap[PHIOp];
4867 if (Reg == 0) {
4868 assert(isa<AllocaInst>(PHIOp) &&
4869 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4870 "Didn't codegen value into a register!??");
4871 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004872 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Chris Lattner7e021512006-03-31 02:12:18 +00004873 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004874 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004875
4876 // Remember that this register needs to added to the machine PHI node as
4877 // the input for this MBB.
4878 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004879 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004880 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004881 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4882 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004883 }
4884 ConstantsOut.clear();
4885
4886 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004887 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004888
Nate Begemanf15485a2006-03-27 01:32:24 +00004889 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004890 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004891 SwitchCases.clear();
4892 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004893 JTCases.clear();
4894 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004895 BitTestCases.clear();
4896 BitTestCases = SDL.BitTestCases;
4897
Chris Lattnera651cf62005-01-17 19:43:36 +00004898 // Make sure the root of the DAG is up-to-date.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004899 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004900
4901 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4902 // with correct tailcall attribute so that the target can rely on the tailcall
4903 // attribute indicating whether the call is really eligible for tail call
4904 // optimization.
4905 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004906}
4907
Nate Begemanf15485a2006-03-27 01:32:24 +00004908void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004909 DOUT << "Lowered selection DAG:\n";
4910 DEBUG(DAG.dump());
4911
Chris Lattneraf21d552005-10-10 16:47:10 +00004912 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004913 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004914
Dan Gohman417e11b2007-10-08 15:12:17 +00004915 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004916 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004917
Chris Lattner1c08c712005-01-07 07:47:53 +00004918 // Second step, hack on the DAG until it only uses operations and types that
4919 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004920#if 0 // Enable this some day.
4921 DAG.LegalizeTypes();
4922 // Someday even later, enable a dag combine pass here.
4923#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004924 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004925
Bill Wendling832171c2006-12-07 20:04:42 +00004926 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004927 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004928
Chris Lattneraf21d552005-10-10 16:47:10 +00004929 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004930 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004931
Dan Gohman417e11b2007-10-08 15:12:17 +00004932 DOUT << "Optimized legalized selection DAG:\n";
4933 DEBUG(DAG.dump());
4934
Evan Chenga9c20912006-01-21 02:32:06 +00004935 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004936
Chris Lattnera33ef482005-03-30 01:10:47 +00004937 // Third, instruction select all of the operations to machine code, adding the
4938 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004939 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004940
Bill Wendling832171c2006-12-07 20:04:42 +00004941 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004942 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004943}
Chris Lattner1c08c712005-01-07 07:47:53 +00004944
Nate Begemanf15485a2006-03-27 01:32:24 +00004945void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4946 FunctionLoweringInfo &FuncInfo) {
4947 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4948 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004949 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004950 CurDAG = &DAG;
4951
4952 // First step, lower LLVM code to some DAG. This DAG may use operations and
4953 // types that are not supported by the target.
4954 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4955
4956 // Second step, emit the lowered DAG as machine code.
4957 CodeGenAndEmitDAG(DAG);
4958 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004959
4960 DOUT << "Total amount of phi nodes to update: "
4961 << PHINodesToUpdate.size() << "\n";
4962 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4963 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4964 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004965
Chris Lattnera33ef482005-03-30 01:10:47 +00004966 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004967 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004968 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004969 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4970 MachineInstr *PHI = PHINodesToUpdate[i].first;
4971 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4972 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004973 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4974 false));
4975 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004976 }
4977 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004978 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004979
4980 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4981 // Lower header first, if it wasn't already lowered
4982 if (!BitTestCases[i].Emitted) {
4983 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4984 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004985 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004986 // Set the current basic block to the mbb we wish to insert the code into
4987 BB = BitTestCases[i].Parent;
4988 HSDL.setCurrentBasicBlock(BB);
4989 // Emit the code
4990 HSDL.visitBitTestHeader(BitTestCases[i]);
4991 HSDAG.setRoot(HSDL.getRoot());
4992 CodeGenAndEmitDAG(HSDAG);
4993 }
4994
4995 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4996 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4997 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004998 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004999 // Set the current basic block to the mbb we wish to insert the code into
5000 BB = BitTestCases[i].Cases[j].ThisBB;
5001 BSDL.setCurrentBasicBlock(BB);
5002 // Emit the code
5003 if (j+1 != ej)
5004 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
5005 BitTestCases[i].Reg,
5006 BitTestCases[i].Cases[j]);
5007 else
5008 BSDL.visitBitTestCase(BitTestCases[i].Default,
5009 BitTestCases[i].Reg,
5010 BitTestCases[i].Cases[j]);
5011
5012
5013 BSDAG.setRoot(BSDL.getRoot());
5014 CodeGenAndEmitDAG(BSDAG);
5015 }
5016
5017 // Update PHI Nodes
5018 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5019 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5020 MachineBasicBlock *PHIBB = PHI->getParent();
5021 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5022 "This is not a machine PHI node that we are updating!");
5023 // This is "default" BB. We have two jumps to it. From "header" BB and
5024 // from last "case" BB.
5025 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005026 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5027 false));
5028 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5029 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5030 false));
5031 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5032 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005033 }
5034 // One of "cases" BB.
5035 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5036 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5037 if (cBB->succ_end() !=
5038 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005039 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5040 false));
5041 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005042 }
5043 }
5044 }
5045 }
5046
Nate Begeman9453eea2006-04-23 06:26:20 +00005047 // If the JumpTable record is filled in, then we need to emit a jump table.
5048 // Updating the PHI nodes is tricky in this case, since we need to determine
5049 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005050 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5051 // Lower header first, if it wasn't already lowered
5052 if (!JTCases[i].first.Emitted) {
5053 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5054 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005055 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005056 // Set the current basic block to the mbb we wish to insert the code into
5057 BB = JTCases[i].first.HeaderBB;
5058 HSDL.setCurrentBasicBlock(BB);
5059 // Emit the code
5060 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5061 HSDAG.setRoot(HSDL.getRoot());
5062 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005063 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005064
5065 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5066 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005067 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005068 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005069 BB = JTCases[i].second.MBB;
5070 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005071 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005072 JSDL.visitJumpTable(JTCases[i].second);
5073 JSDAG.setRoot(JSDL.getRoot());
5074 CodeGenAndEmitDAG(JSDAG);
5075
Nate Begeman37efe672006-04-22 18:53:45 +00005076 // Update PHI Nodes
5077 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5078 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5079 MachineBasicBlock *PHIBB = PHI->getParent();
5080 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5081 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005082 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005083 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005084 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5085 false));
5086 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005087 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005088 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005089 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005090 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5091 false));
5092 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005093 }
5094 }
Nate Begeman37efe672006-04-22 18:53:45 +00005095 }
5096
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005097 // If the switch block involved a branch to one of the actual successors, we
5098 // need to update PHI nodes in that block.
5099 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5100 MachineInstr *PHI = PHINodesToUpdate[i].first;
5101 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5102 "This is not a machine PHI node that we are updating!");
5103 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005104 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5105 false));
5106 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005107 }
5108 }
5109
Nate Begemanf15485a2006-03-27 01:32:24 +00005110 // If we generated any switch lowering information, build and codegen any
5111 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005112 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005113 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005114 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005115 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005116
Nate Begemanf15485a2006-03-27 01:32:24 +00005117 // Set the current basic block to the mbb we wish to insert the code into
5118 BB = SwitchCases[i].ThisBB;
5119 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005120
Nate Begemanf15485a2006-03-27 01:32:24 +00005121 // Emit the code
5122 SDL.visitSwitchCase(SwitchCases[i]);
5123 SDAG.setRoot(SDL.getRoot());
5124 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005125
5126 // Handle any PHI nodes in successors of this chunk, as if we were coming
5127 // from the original BB before switch expansion. Note that PHI nodes can
5128 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5129 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005130 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005131 for (MachineBasicBlock::iterator Phi = BB->begin();
5132 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5133 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5134 for (unsigned pn = 0; ; ++pn) {
5135 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5136 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005137 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5138 second, false));
5139 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005140 break;
5141 }
5142 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005143 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005144
5145 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005146 if (BB == SwitchCases[i].FalseBB)
5147 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005148
5149 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005150 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005151 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005152 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005153 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005154 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005155}
Evan Chenga9c20912006-01-21 02:32:06 +00005156
Jim Laskey13ec7022006-08-01 14:21:23 +00005157
Evan Chenga9c20912006-01-21 02:32:06 +00005158//===----------------------------------------------------------------------===//
5159/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5160/// target node in the graph.
5161void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5162 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005163
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005164 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005165
5166 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005167 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005168 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005169 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005170
Jim Laskey9ff542f2006-08-01 18:29:48 +00005171 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005172 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005173
5174 if (ViewSUnitDAGs) SL->viewGraph();
5175
Evan Chengcccf1232006-02-04 06:49:00 +00005176 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005177}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005178
Chris Lattner03fc53c2006-03-06 00:22:00 +00005179
Jim Laskey9ff542f2006-08-01 18:29:48 +00005180HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5181 return new HazardRecognizer();
5182}
5183
Chris Lattner75548062006-10-11 03:58:02 +00005184//===----------------------------------------------------------------------===//
5185// Helper functions used by the generated instruction selector.
5186//===----------------------------------------------------------------------===//
5187// Calls to these methods are generated by tblgen.
5188
5189/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5190/// the dag combiner simplified the 255, we still want to match. RHS is the
5191/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5192/// specified in the .td file (e.g. 255).
5193bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005194 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005195 const APInt &ActualMask = RHS->getAPIntValue();
5196 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005197
5198 // If the actual mask exactly matches, success!
5199 if (ActualMask == DesiredMask)
5200 return true;
5201
5202 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005203 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005204 return false;
5205
5206 // Otherwise, the DAG Combiner may have proven that the value coming in is
5207 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005208 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005209 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005210 return true;
5211
5212 // TODO: check to see if missing bits are just not demanded.
5213
5214 // Otherwise, this pattern doesn't match.
5215 return false;
5216}
5217
5218/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5219/// the dag combiner simplified the 255, we still want to match. RHS is the
5220/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5221/// specified in the .td file (e.g. 255).
5222bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005223 int64_t DesiredMaskS) const {
5224 const APInt &ActualMask = RHS->getAPIntValue();
5225 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005226
5227 // If the actual mask exactly matches, success!
5228 if (ActualMask == DesiredMask)
5229 return true;
5230
5231 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005232 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005233 return false;
5234
5235 // Otherwise, the DAG Combiner may have proven that the value coming in is
5236 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005237 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005238
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005239 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005240 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005241
5242 // If all the missing bits in the or are already known to be set, match!
5243 if ((NeededMask & KnownOne) == NeededMask)
5244 return true;
5245
5246 // TODO: check to see if missing bits are just not demanded.
5247
5248 // Otherwise, this pattern doesn't match.
5249 return false;
5250}
5251
Jim Laskey9ff542f2006-08-01 18:29:48 +00005252
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005253/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5254/// by tblgen. Others should not call it.
5255void SelectionDAGISel::
5256SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5257 std::vector<SDOperand> InOps;
5258 std::swap(InOps, Ops);
5259
5260 Ops.push_back(InOps[0]); // input chain.
5261 Ops.push_back(InOps[1]); // input asm string.
5262
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005263 unsigned i = 2, e = InOps.size();
5264 if (InOps[e-1].getValueType() == MVT::Flag)
5265 --e; // Don't process a flag operand if it is here.
5266
5267 while (i != e) {
5268 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5269 if ((Flags & 7) != 4 /*MEM*/) {
5270 // Just skip over this operand, copying the operands verbatim.
5271 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5272 i += (Flags >> 3) + 1;
5273 } else {
5274 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5275 // Otherwise, this is a memory operand. Ask the target to select it.
5276 std::vector<SDOperand> SelOps;
5277 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005278 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005279 exit(1);
5280 }
5281
5282 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005283 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005284 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005285 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005286 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5287 i += 2;
5288 }
5289 }
5290
5291 // Add the flag input back if present.
5292 if (e != InOps.size())
5293 Ops.push_back(InOps.back());
5294}
Devang Patel794fd752007-05-01 21:15:47 +00005295
Devang Patel19974732007-05-03 01:11:54 +00005296char SelectionDAGISel::ID = 0;