blob: d7b132cfb78bcc013fbc4efd5e93b8a83c65756d [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
116/* TODO: Take advantage of vldm.
117let mayLoad = 1 in {
118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137}
138*/
139
140// Use vldmia to load a Q register as a D register pair.
141def VLDRQ : NI<(outs QPR:$dst), (ins GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000142 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000143 "vldmia $addr, ${dst:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000144 [(set QPR:$dst, (v2f64 (load GPR:$addr)))]> {
145 let Inst{27-25} = 0b110;
146 let Inst{24} = 0; // P bit
147 let Inst{23} = 1; // U bit
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilsone60fee02009-06-22 23:27:02 +0000151
152// Use vstmia to store a Q register as a D register pair.
153def VSTRQ : NI<(outs), (ins QPR:$src, GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000155 "vstmia $addr, ${src:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000156 [(store (v2f64 QPR:$src), GPR:$addr)]> {
157 let Inst{27-25} = 0b110;
158 let Inst{24} = 0; // P bit
159 let Inst{23} = 1; // U bit
160 let Inst{20} = 0;
161 let Inst{11-9} = 0b101;
162}
Bob Wilsone60fee02009-06-22 23:27:02 +0000163
164
Bob Wilsoned592c02009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
166class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
167 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000168 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000169 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000170 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000171class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000173 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000174 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000175 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000176
Bob Wilsond3902f72009-07-29 16:39:22 +0000177def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1i>;
178def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1i>;
179def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1i>;
180def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1f>;
181def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000182
Bob Wilsond3902f72009-07-29 16:39:22 +0000183def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1i>;
184def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1i>;
185def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1i>;
186def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1f>;
187def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000188
Bob Wilson055a90d2009-08-05 00:49:09 +0000189// VLD2 : Vector Load (multiple 2-element structures)
190class VLD2D<string OpcodeStr>
191 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000192 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000193 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
194
195def VLD2d8 : VLD2D<"vld2.8">;
196def VLD2d16 : VLD2D<"vld2.16">;
197def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000198
199// VLD3 : Vector Load (multiple 3-element structures)
200class VLD3D<string OpcodeStr>
201 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000202 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000203 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
204
205def VLD3d8 : VLD3D<"vld3.8">;
206def VLD3d16 : VLD3D<"vld3.16">;
207def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000208
209// VLD4 : Vector Load (multiple 4-element structures)
210class VLD4D<string OpcodeStr>
211 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
212 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000213 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000214 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
215
216def VLD4d8 : VLD4D<"vld4.8">;
217def VLD4d16 : VLD4D<"vld4.16">;
218def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000219
Bob Wilson6a209cd2009-08-06 18:47:44 +0000220// VST1 : Vector Store (multiple single elements)
221class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
222 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
223 NoItinerary,
224 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
225 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
226class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
227 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
228 NoItinerary,
229 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
230 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
231
232def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1i>;
233def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1i>;
234def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1i>;
235def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1f>;
236def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1i>;
237
238def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1i>;
239def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1i>;
240def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1i>;
241def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1f>;
242def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1i>;
243
244// VST2 : Vector Store (multiple 2-element structures)
245class VST2D<string OpcodeStr>
246 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
247 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
248
249def VST2d8 : VST2D<"vst2.8">;
250def VST2d16 : VST2D<"vst2.16">;
251def VST2d32 : VST2D<"vst2.32">;
252
253// VST3 : Vector Store (multiple 3-element structures)
254class VST3D<string OpcodeStr>
255 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
256 NoItinerary,
257 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
258
259def VST3d8 : VST3D<"vst3.8">;
260def VST3d16 : VST3D<"vst3.16">;
261def VST3d32 : VST3D<"vst3.32">;
262
263// VST4 : Vector Store (multiple 4-element structures)
264class VST4D<string OpcodeStr>
265 : NLdSt<(outs), (ins addrmode6:$addr,
266 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
267 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
268
269def VST4d8 : VST4D<"vst4.8">;
270def VST4d16 : VST4D<"vst4.16">;
271def VST4d32 : VST4D<"vst4.32">;
272
Bob Wilsoned592c02009-07-08 18:11:30 +0000273
Bob Wilsone60fee02009-06-22 23:27:02 +0000274//===----------------------------------------------------------------------===//
275// NEON pattern fragments
276//===----------------------------------------------------------------------===//
277
278// Extract D sub-registers of Q registers.
279// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
280def SubReg_i8_reg : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
282}]>;
283def SubReg_i16_reg : SDNodeXForm<imm, [{
284 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
285}]>;
286def SubReg_i32_reg : SDNodeXForm<imm, [{
287 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
288}]>;
289def SubReg_f64_reg : SDNodeXForm<imm, [{
290 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
291}]>;
292
293// Translate lane numbers from Q registers to D subregs.
294def SubReg_i8_lane : SDNodeXForm<imm, [{
295 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
296}]>;
297def SubReg_i16_lane : SDNodeXForm<imm, [{
298 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
299}]>;
300def SubReg_i32_lane : SDNodeXForm<imm, [{
301 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
302}]>;
303
304//===----------------------------------------------------------------------===//
305// Instruction Classes
306//===----------------------------------------------------------------------===//
307
308// Basic 2-register operations, both double- and quad-register.
309class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
310 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
311 ValueType ResTy, ValueType OpTy, SDNode OpNode>
312 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000313 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000314 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
315class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
316 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
317 ValueType ResTy, ValueType OpTy, SDNode OpNode>
318 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000319 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000320 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
321
322// Basic 2-register intrinsics, both double- and quad-register.
323class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
324 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
325 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
326 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000327 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000328 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
329class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
330 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
331 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
332 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000333 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000334 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
335
David Goodwinbc7c05e2009-08-04 20:39:05 +0000336// Basic 2-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000337class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
338 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
339 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
340 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
341 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
342 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
343
344class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000345 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000346 (EXTRACT_SUBREG
347 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
348 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000349
Bob Wilsone60fee02009-06-22 23:27:02 +0000350// Narrow 2-register intrinsics.
351class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
352 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
353 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
354 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000355 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000356 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
357
358// Long 2-register intrinsics. (This is currently only used for VMOVL and is
359// derived from N2VImm instead of N2V because of the way the size is encoded.)
360class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
361 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
362 Intrinsic IntOp>
363 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000364 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000365 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
366
367// Basic 3-register operations, both double- and quad-register.
368class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
369 string OpcodeStr, ValueType ResTy, ValueType OpTy,
370 SDNode OpNode, bit Commutable>
371 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000372 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000373 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
374 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
375 let isCommutable = Commutable;
376}
377class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
378 string OpcodeStr, ValueType ResTy, ValueType OpTy,
379 SDNode OpNode, bit Commutable>
380 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000381 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000382 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
383 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
384 let isCommutable = Commutable;
385}
386
David Goodwindd19ce42009-08-04 17:53:06 +0000387// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000388class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
389 string OpcodeStr, ValueType ResTy, ValueType OpTy,
390 SDNode OpNode, bit Commutable>
391 : N3V<op24, op23, op21_20, op11_8, 0, op4,
392 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
393 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
394 let isCommutable = Commutable;
395}
396class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000397 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000398 (EXTRACT_SUBREG
399 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
400 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
401 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000402
Bob Wilsone60fee02009-06-22 23:27:02 +0000403// Basic 3-register intrinsics, both double- and quad-register.
404class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
405 string OpcodeStr, ValueType ResTy, ValueType OpTy,
406 Intrinsic IntOp, bit Commutable>
407 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000408 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000409 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
410 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
411 let isCommutable = Commutable;
412}
413class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
414 string OpcodeStr, ValueType ResTy, ValueType OpTy,
415 Intrinsic IntOp, bit Commutable>
416 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000417 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000418 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
419 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
420 let isCommutable = Commutable;
421}
422
423// Multiply-Add/Sub operations, both double- and quad-register.
424class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
425 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
426 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000427 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000428 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
429 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
430 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
431class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
432 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
433 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000434 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000435 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
436 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
437 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
438
David Goodwindd19ce42009-08-04 17:53:06 +0000439// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000440class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
441 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
442 : N3V<op24, op23, op21_20, op11_8, 0, op4,
443 (outs DPR_VFP2:$dst),
444 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
445 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
446
447class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
448 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
449 (EXTRACT_SUBREG
450 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
451 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
452 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
453 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000454
Bob Wilsone60fee02009-06-22 23:27:02 +0000455// Neon 3-argument intrinsics, both double- and quad-register.
456// The destination register is also used as the first source operand register.
457class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
458 string OpcodeStr, ValueType ResTy, ValueType OpTy,
459 Intrinsic IntOp>
460 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000461 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000462 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
463 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
464 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
465class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
466 string OpcodeStr, ValueType ResTy, ValueType OpTy,
467 Intrinsic IntOp>
468 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000469 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000470 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
471 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
472 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
473
474// Neon Long 3-argument intrinsic. The destination register is
475// a quad-register and is also used as the first source operand register.
476class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
477 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
478 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000479 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000480 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
481 [(set QPR:$dst,
482 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
483
484// Narrowing 3-register intrinsics.
485class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
486 string OpcodeStr, ValueType TyD, ValueType TyQ,
487 Intrinsic IntOp, bit Commutable>
488 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000489 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000490 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
491 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
492 let isCommutable = Commutable;
493}
494
495// Long 3-register intrinsics.
496class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
497 string OpcodeStr, ValueType TyQ, ValueType TyD,
498 Intrinsic IntOp, bit Commutable>
499 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000500 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000501 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
502 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
503 let isCommutable = Commutable;
504}
505
506// Wide 3-register intrinsics.
507class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
508 string OpcodeStr, ValueType TyQ, ValueType TyD,
509 Intrinsic IntOp, bit Commutable>
510 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000511 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000512 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
513 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
514 let isCommutable = Commutable;
515}
516
517// Pairwise long 2-register intrinsics, both double- and quad-register.
518class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
519 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
520 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
521 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000522 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000523 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
524class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
525 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
526 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
527 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000528 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000529 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
530
531// Pairwise long 2-register accumulate intrinsics,
532// both double- and quad-register.
533// The destination register is also used as the first source operand register.
534class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
535 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
536 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
537 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000538 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000539 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
540 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
541class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
542 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
543 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
544 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000545 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000546 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
547 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
548
549// Shift by immediate,
550// both double- and quad-register.
551class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
552 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
553 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000554 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000555 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
556 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
557class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
558 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
559 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000560 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000561 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
562 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
563
564// Long shift by immediate.
565class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
566 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
567 ValueType OpTy, SDNode OpNode>
568 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000569 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000570 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
571 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
572 (i32 imm:$SIMM))))]>;
573
574// Narrow shift by immediate.
575class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
576 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
577 ValueType OpTy, SDNode OpNode>
578 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000579 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000580 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
581 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
582 (i32 imm:$SIMM))))]>;
583
584// Shift right by immediate and accumulate,
585// both double- and quad-register.
586class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
587 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
588 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
589 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000590 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000591 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
592 [(set DPR:$dst, (Ty (add DPR:$src1,
593 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
594class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
595 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
596 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
597 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000598 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000599 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
600 [(set QPR:$dst, (Ty (add QPR:$src1,
601 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
602
603// Shift by immediate and insert,
604// both double- and quad-register.
605class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
606 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
607 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
608 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000609 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000610 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
611 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
612class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
613 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
614 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
615 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000616 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000617 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
618 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
619
620// Convert, with fractional bits immediate,
621// both double- and quad-register.
622class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
623 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
624 Intrinsic IntOp>
625 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000626 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000627 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
628 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
629class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
630 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
631 Intrinsic IntOp>
632 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000633 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000634 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
635 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
636
637//===----------------------------------------------------------------------===//
638// Multiclasses
639//===----------------------------------------------------------------------===//
640
641// Neon 3-register vector operations.
642
643// First with only element sizes of 8, 16 and 32 bits:
644multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
645 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
646 // 64-bit vector types.
647 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
648 v8i8, v8i8, OpNode, Commutable>;
649 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
650 v4i16, v4i16, OpNode, Commutable>;
651 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
652 v2i32, v2i32, OpNode, Commutable>;
653
654 // 128-bit vector types.
655 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
656 v16i8, v16i8, OpNode, Commutable>;
657 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
658 v8i16, v8i16, OpNode, Commutable>;
659 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
660 v4i32, v4i32, OpNode, Commutable>;
661}
662
663// ....then also with element size 64 bits:
664multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
665 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
666 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
667 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
668 v1i64, v1i64, OpNode, Commutable>;
669 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
670 v2i64, v2i64, OpNode, Commutable>;
671}
672
673
674// Neon Narrowing 2-register vector intrinsics,
675// source operand element sizes of 16, 32 and 64 bits:
676multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
677 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
678 Intrinsic IntOp> {
679 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
680 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
681 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
682 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
683 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
684 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
685}
686
687
688// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
689// source operand element sizes of 16, 32 and 64 bits:
690multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
691 bit op4, string OpcodeStr, Intrinsic IntOp> {
692 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
693 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
694 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
695 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
696 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
697 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
698}
699
700
701// Neon 3-register vector intrinsics.
702
703// First with only element sizes of 16 and 32 bits:
704multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
705 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
706 // 64-bit vector types.
707 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
708 v4i16, v4i16, IntOp, Commutable>;
709 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
710 v2i32, v2i32, IntOp, Commutable>;
711
712 // 128-bit vector types.
713 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
714 v8i16, v8i16, IntOp, Commutable>;
715 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
716 v4i32, v4i32, IntOp, Commutable>;
717}
718
719// ....then also with element size of 8 bits:
720multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
721 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
722 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
723 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
724 v8i8, v8i8, IntOp, Commutable>;
725 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
726 v16i8, v16i8, IntOp, Commutable>;
727}
728
729// ....then also with element size of 64 bits:
730multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
731 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
732 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
733 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
734 v1i64, v1i64, IntOp, Commutable>;
735 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
736 v2i64, v2i64, IntOp, Commutable>;
737}
738
739
740// Neon Narrowing 3-register vector intrinsics,
741// source operand element sizes of 16, 32 and 64 bits:
742multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
743 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
744 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
745 v8i8, v8i16, IntOp, Commutable>;
746 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
747 v4i16, v4i32, IntOp, Commutable>;
748 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
749 v2i32, v2i64, IntOp, Commutable>;
750}
751
752
753// Neon Long 3-register vector intrinsics.
754
755// First with only element sizes of 16 and 32 bits:
756multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
757 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
758 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
759 v4i32, v4i16, IntOp, Commutable>;
760 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
761 v2i64, v2i32, IntOp, Commutable>;
762}
763
764// ....then also with element size of 8 bits:
765multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
766 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
767 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
768 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
769 v8i16, v8i8, IntOp, Commutable>;
770}
771
772
773// Neon Wide 3-register vector intrinsics,
774// source operand element sizes of 8, 16 and 32 bits:
775multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
776 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
777 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
778 v8i16, v8i8, IntOp, Commutable>;
779 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
780 v4i32, v4i16, IntOp, Commutable>;
781 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
782 v2i64, v2i32, IntOp, Commutable>;
783}
784
785
786// Neon Multiply-Op vector operations,
787// element sizes of 8, 16 and 32 bits:
788multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
789 string OpcodeStr, SDNode OpNode> {
790 // 64-bit vector types.
791 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
792 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
793 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
794 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
795 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
796 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
797
798 // 128-bit vector types.
799 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
800 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
801 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
802 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
803 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
804 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
805}
806
807
808// Neon 3-argument intrinsics,
809// element sizes of 8, 16 and 32 bits:
810multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
811 string OpcodeStr, Intrinsic IntOp> {
812 // 64-bit vector types.
813 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
814 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
815 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
816 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
817 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
818 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
819
820 // 128-bit vector types.
821 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
822 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
823 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
824 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
825 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
826 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
827}
828
829
830// Neon Long 3-argument intrinsics.
831
832// First with only element sizes of 16 and 32 bits:
833multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
834 string OpcodeStr, Intrinsic IntOp> {
835 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
836 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
837 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
838 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
839}
840
841// ....then also with element size of 8 bits:
842multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
843 string OpcodeStr, Intrinsic IntOp>
844 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
845 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
846 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
847}
848
849
850// Neon 2-register vector intrinsics,
851// element sizes of 8, 16 and 32 bits:
852multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
853 bits<5> op11_7, bit op4, string OpcodeStr,
854 Intrinsic IntOp> {
855 // 64-bit vector types.
856 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
857 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
858 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
859 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
860 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
861 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
862
863 // 128-bit vector types.
864 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
865 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
866 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
867 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
868 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
869 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
870}
871
872
873// Neon Pairwise long 2-register intrinsics,
874// element sizes of 8, 16 and 32 bits:
875multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
876 bits<5> op11_7, bit op4,
877 string OpcodeStr, Intrinsic IntOp> {
878 // 64-bit vector types.
879 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
880 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
881 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
882 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
883 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
884 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
885
886 // 128-bit vector types.
887 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
888 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
889 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
890 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
891 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
892 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
893}
894
895
896// Neon Pairwise long 2-register accumulate intrinsics,
897// element sizes of 8, 16 and 32 bits:
898multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
899 bits<5> op11_7, bit op4,
900 string OpcodeStr, Intrinsic IntOp> {
901 // 64-bit vector types.
902 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
903 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
904 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
905 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
906 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
907 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
908
909 // 128-bit vector types.
910 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
911 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
912 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
913 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
914 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
915 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
916}
917
918
919// Neon 2-register vector shift by immediate,
920// element sizes of 8, 16, 32 and 64 bits:
921multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
922 string OpcodeStr, SDNode OpNode> {
923 // 64-bit vector types.
924 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
925 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
926 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
927 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
928 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
929 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
930 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
931 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
932
933 // 128-bit vector types.
934 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
935 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
936 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
937 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
938 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
939 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
940 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
941 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
942}
943
944
945// Neon Shift-Accumulate vector operations,
946// element sizes of 8, 16, 32 and 64 bits:
947multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
948 string OpcodeStr, SDNode ShOp> {
949 // 64-bit vector types.
950 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
951 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
952 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
953 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
954 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
955 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
956 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
957 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
958
959 // 128-bit vector types.
960 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
961 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
962 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
963 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
964 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
965 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
966 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
967 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
968}
969
970
971// Neon Shift-Insert vector operations,
972// element sizes of 8, 16, 32 and 64 bits:
973multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
974 string OpcodeStr, SDNode ShOp> {
975 // 64-bit vector types.
976 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
977 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
978 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
979 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
980 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
981 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
982 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
983 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
984
985 // 128-bit vector types.
986 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
987 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
988 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
989 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
990 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
991 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
992 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
993 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
994}
995
996//===----------------------------------------------------------------------===//
997// Instruction Definitions.
998//===----------------------------------------------------------------------===//
999
1000// Vector Add Operations.
1001
1002// VADD : Vector Add (integer and floating-point)
1003defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1004def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1005def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1006// VADDL : Vector Add Long (Q = D + D)
1007defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1008defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1009// VADDW : Vector Add Wide (Q = Q + D)
1010defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1011defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1012// VHADD : Vector Halving Add
1013defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1014defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1015// VRHADD : Vector Rounding Halving Add
1016defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1017defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1018// VQADD : Vector Saturating Add
1019defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1020defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1021// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1022defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1023// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1024defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1025
1026// Vector Multiply Operations.
1027
1028// VMUL : Vector Multiply (integer, polynomial and floating-point)
1029defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1030def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1031 int_arm_neon_vmulp, 1>;
1032def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1033 int_arm_neon_vmulp, 1>;
1034def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1035def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1036// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1037defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1038// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1039defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1040// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1041defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1042defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1043def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1044 int_arm_neon_vmullp, 1>;
1045// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1046defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1047
1048// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1049
1050// VMLA : Vector Multiply Accumulate (integer and floating-point)
1051defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1052def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1053def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1054// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1055defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1056defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1057// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1058defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1059// VMLS : Vector Multiply Subtract (integer and floating-point)
1060defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1061def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1062def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1063// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1064defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1065defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1066// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1067defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1068
1069// Vector Subtract Operations.
1070
1071// VSUB : Vector Subtract (integer and floating-point)
1072defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1073def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1074def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1075// VSUBL : Vector Subtract Long (Q = D - D)
1076defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1077defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1078// VSUBW : Vector Subtract Wide (Q = Q - D)
1079defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1080defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1081// VHSUB : Vector Halving Subtract
1082defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1083defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1084// VQSUB : Vector Saturing Subtract
1085defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1086defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1087// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1088defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1089// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1090defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1091
1092// Vector Comparisons.
1093
1094// VCEQ : Vector Compare Equal
1095defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1096def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1097def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1098// VCGE : Vector Compare Greater Than or Equal
1099defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1100defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1101def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1102def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1103// VCGT : Vector Compare Greater Than
1104defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1105defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1106def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1107def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1108// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1109def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1110 int_arm_neon_vacged, 0>;
1111def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1112 int_arm_neon_vacgeq, 0>;
1113// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1114def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1115 int_arm_neon_vacgtd, 0>;
1116def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1117 int_arm_neon_vacgtq, 0>;
1118// VTST : Vector Test Bits
1119defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1120
1121// Vector Bitwise Operations.
1122
1123// VAND : Vector Bitwise AND
1124def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1125def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1126
1127// VEOR : Vector Bitwise Exclusive OR
1128def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1129def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1130
1131// VORR : Vector Bitwise OR
1132def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1133def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1134
1135// VBIC : Vector Bitwise Bit Clear (AND NOT)
1136def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001137 (ins DPR:$src1, DPR:$src2), NoItinerary,
1138 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001139 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1140def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001141 (ins QPR:$src1, QPR:$src2), NoItinerary,
1142 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001143 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1144
1145// VORN : Vector Bitwise OR NOT
1146def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001147 (ins DPR:$src1, DPR:$src2), NoItinerary,
1148 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001149 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1150def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001151 (ins QPR:$src1, QPR:$src2), NoItinerary,
1152 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001153 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1154
1155// VMVN : Vector Bitwise NOT
1156def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001157 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1158 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001159 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1160def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001161 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1162 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001163 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1164def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1165def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1166
1167// VBSL : Vector Bitwise Select
1168def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001169 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001170 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1171 [(set DPR:$dst,
1172 (v2i32 (or (and DPR:$src2, DPR:$src1),
1173 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1174def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001175 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001176 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1177 [(set QPR:$dst,
1178 (v4i32 (or (and QPR:$src2, QPR:$src1),
1179 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1180
1181// VBIF : Vector Bitwise Insert if False
1182// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1183// VBIT : Vector Bitwise Insert if True
1184// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1185// These are not yet implemented. The TwoAddress pass will not go looking
1186// for equivalent operations with different register constraints; it just
1187// inserts copies.
1188
1189// Vector Absolute Differences.
1190
1191// VABD : Vector Absolute Difference
1192defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1193defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1194def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
1195 int_arm_neon_vabdf, 0>;
1196def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
1197 int_arm_neon_vabdf, 0>;
1198
1199// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1200defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1201defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1202
1203// VABA : Vector Absolute Difference and Accumulate
1204defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1205defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1206
1207// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1208defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1209defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1210
1211// Vector Maximum and Minimum.
1212
1213// VMAX : Vector Maximum
1214defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1215defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1216def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
1217 int_arm_neon_vmaxf, 1>;
1218def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
1219 int_arm_neon_vmaxf, 1>;
1220
1221// VMIN : Vector Minimum
1222defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1223defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1224def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
1225 int_arm_neon_vminf, 1>;
1226def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
1227 int_arm_neon_vminf, 1>;
1228
1229// Vector Pairwise Operations.
1230
1231// VPADD : Vector Pairwise Add
1232def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
1233 int_arm_neon_vpaddi, 0>;
1234def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
1235 int_arm_neon_vpaddi, 0>;
1236def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
1237 int_arm_neon_vpaddi, 0>;
1238def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
1239 int_arm_neon_vpaddf, 0>;
1240
1241// VPADDL : Vector Pairwise Add Long
1242defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1243 int_arm_neon_vpaddls>;
1244defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1245 int_arm_neon_vpaddlu>;
1246
1247// VPADAL : Vector Pairwise Add and Accumulate Long
1248defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1249 int_arm_neon_vpadals>;
1250defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1251 int_arm_neon_vpadalu>;
1252
1253// VPMAX : Vector Pairwise Maximum
1254def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1255 int_arm_neon_vpmaxs, 0>;
1256def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1257 int_arm_neon_vpmaxs, 0>;
1258def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1259 int_arm_neon_vpmaxs, 0>;
1260def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1261 int_arm_neon_vpmaxu, 0>;
1262def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1263 int_arm_neon_vpmaxu, 0>;
1264def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1265 int_arm_neon_vpmaxu, 0>;
1266def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
1267 int_arm_neon_vpmaxf, 0>;
1268
1269// VPMIN : Vector Pairwise Minimum
1270def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1271 int_arm_neon_vpmins, 0>;
1272def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1273 int_arm_neon_vpmins, 0>;
1274def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1275 int_arm_neon_vpmins, 0>;
1276def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1277 int_arm_neon_vpminu, 0>;
1278def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1279 int_arm_neon_vpminu, 0>;
1280def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1281 int_arm_neon_vpminu, 0>;
1282def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
1283 int_arm_neon_vpminf, 0>;
1284
1285// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1286
1287// VRECPE : Vector Reciprocal Estimate
1288def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1289 v2i32, v2i32, int_arm_neon_vrecpe>;
1290def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1291 v4i32, v4i32, int_arm_neon_vrecpe>;
1292def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1293 v2f32, v2f32, int_arm_neon_vrecpef>;
1294def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1295 v4f32, v4f32, int_arm_neon_vrecpef>;
1296
1297// VRECPS : Vector Reciprocal Step
1298def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1299 int_arm_neon_vrecps, 1>;
1300def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1301 int_arm_neon_vrecps, 1>;
1302
1303// VRSQRTE : Vector Reciprocal Square Root Estimate
1304def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1305 v2i32, v2i32, int_arm_neon_vrsqrte>;
1306def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1307 v4i32, v4i32, int_arm_neon_vrsqrte>;
1308def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1309 v2f32, v2f32, int_arm_neon_vrsqrtef>;
1310def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1311 v4f32, v4f32, int_arm_neon_vrsqrtef>;
1312
1313// VRSQRTS : Vector Reciprocal Square Root Step
1314def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1315 int_arm_neon_vrsqrts, 1>;
1316def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1317 int_arm_neon_vrsqrts, 1>;
1318
1319// Vector Shifts.
1320
1321// VSHL : Vector Shift
1322defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1323defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1324// VSHL : Vector Shift Left (Immediate)
1325defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1326// VSHR : Vector Shift Right (Immediate)
1327defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1328defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1329
1330// VSHLL : Vector Shift Left Long
1331def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1332 v8i16, v8i8, NEONvshlls>;
1333def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1334 v4i32, v4i16, NEONvshlls>;
1335def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1336 v2i64, v2i32, NEONvshlls>;
1337def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1338 v8i16, v8i8, NEONvshllu>;
1339def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1340 v4i32, v4i16, NEONvshllu>;
1341def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1342 v2i64, v2i32, NEONvshllu>;
1343
1344// VSHLL : Vector Shift Left Long (with maximum shift count)
1345def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1346 v8i16, v8i8, NEONvshlli>;
1347def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1348 v4i32, v4i16, NEONvshlli>;
1349def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1350 v2i64, v2i32, NEONvshlli>;
1351
1352// VSHRN : Vector Shift Right and Narrow
1353def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1354 v8i8, v8i16, NEONvshrn>;
1355def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1356 v4i16, v4i32, NEONvshrn>;
1357def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1358 v2i32, v2i64, NEONvshrn>;
1359
1360// VRSHL : Vector Rounding Shift
1361defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1362defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1363// VRSHR : Vector Rounding Shift Right
1364defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1365defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1366
1367// VRSHRN : Vector Rounding Shift Right and Narrow
1368def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1369 v8i8, v8i16, NEONvrshrn>;
1370def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1371 v4i16, v4i32, NEONvrshrn>;
1372def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1373 v2i32, v2i64, NEONvrshrn>;
1374
1375// VQSHL : Vector Saturating Shift
1376defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1377defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1378// VQSHL : Vector Saturating Shift Left (Immediate)
1379defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1380defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1381// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1382defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1383
1384// VQSHRN : Vector Saturating Shift Right and Narrow
1385def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1386 v8i8, v8i16, NEONvqshrns>;
1387def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1388 v4i16, v4i32, NEONvqshrns>;
1389def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1390 v2i32, v2i64, NEONvqshrns>;
1391def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1392 v8i8, v8i16, NEONvqshrnu>;
1393def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1394 v4i16, v4i32, NEONvqshrnu>;
1395def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1396 v2i32, v2i64, NEONvqshrnu>;
1397
1398// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1399def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1400 v8i8, v8i16, NEONvqshrnsu>;
1401def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1402 v4i16, v4i32, NEONvqshrnsu>;
1403def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1404 v2i32, v2i64, NEONvqshrnsu>;
1405
1406// VQRSHL : Vector Saturating Rounding Shift
1407defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1408 int_arm_neon_vqrshifts, 0>;
1409defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1410 int_arm_neon_vqrshiftu, 0>;
1411
1412// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1413def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1414 v8i8, v8i16, NEONvqrshrns>;
1415def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1416 v4i16, v4i32, NEONvqrshrns>;
1417def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1418 v2i32, v2i64, NEONvqrshrns>;
1419def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1420 v8i8, v8i16, NEONvqrshrnu>;
1421def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1422 v4i16, v4i32, NEONvqrshrnu>;
1423def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1424 v2i32, v2i64, NEONvqrshrnu>;
1425
1426// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1427def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1428 v8i8, v8i16, NEONvqrshrnsu>;
1429def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1430 v4i16, v4i32, NEONvqrshrnsu>;
1431def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1432 v2i32, v2i64, NEONvqrshrnsu>;
1433
1434// VSRA : Vector Shift Right and Accumulate
1435defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1436defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1437// VRSRA : Vector Rounding Shift Right and Accumulate
1438defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1439defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1440
1441// VSLI : Vector Shift Left and Insert
1442defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1443// VSRI : Vector Shift Right and Insert
1444defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1445
1446// Vector Absolute and Saturating Absolute.
1447
1448// VABS : Vector Absolute Value
1449defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1450 int_arm_neon_vabs>;
1451def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1452 v2f32, v2f32, int_arm_neon_vabsf>;
1453def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1454 v4f32, v4f32, int_arm_neon_vabsf>;
1455
1456// VQABS : Vector Saturating Absolute Value
1457defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1458 int_arm_neon_vqabs>;
1459
1460// Vector Negate.
1461
1462def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1463def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1464
1465class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1466 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001467 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001468 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1469 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1470class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1471 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001472 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001473 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1474 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1475
1476// VNEG : Vector Negate
1477def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1478def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1479def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1480def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1481def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1482def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1483
1484// VNEG : Vector Negate (floating-point)
1485def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001486 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1487 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001488 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1489def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001490 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1491 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001492 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1493
1494def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1495def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1496def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1497def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1498def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1499def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1500
1501// VQNEG : Vector Saturating Negate
1502defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1503 int_arm_neon_vqneg>;
1504
1505// Vector Bit Counting Operations.
1506
1507// VCLS : Vector Count Leading Sign Bits
1508defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1509 int_arm_neon_vcls>;
1510// VCLZ : Vector Count Leading Zeros
1511defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1512 int_arm_neon_vclz>;
1513// VCNT : Vector Count One Bits
1514def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1515 v8i8, v8i8, int_arm_neon_vcnt>;
1516def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1517 v16i8, v16i8, int_arm_neon_vcnt>;
1518
1519// Vector Move Operations.
1520
1521// VMOV : Vector Move (Register)
1522
1523def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001524 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001525def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001526 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001527
1528// VMOV : Vector Move (Immediate)
1529
1530// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1531def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1532 return ARM::getVMOVImm(N, 1, *CurDAG);
1533}]>;
1534def vmovImm8 : PatLeaf<(build_vector), [{
1535 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1536}], VMOV_get_imm8>;
1537
1538// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1539def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1540 return ARM::getVMOVImm(N, 2, *CurDAG);
1541}]>;
1542def vmovImm16 : PatLeaf<(build_vector), [{
1543 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1544}], VMOV_get_imm16>;
1545
1546// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1547def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1548 return ARM::getVMOVImm(N, 4, *CurDAG);
1549}]>;
1550def vmovImm32 : PatLeaf<(build_vector), [{
1551 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1552}], VMOV_get_imm32>;
1553
1554// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1555def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1556 return ARM::getVMOVImm(N, 8, *CurDAG);
1557}]>;
1558def vmovImm64 : PatLeaf<(build_vector), [{
1559 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1560}], VMOV_get_imm64>;
1561
1562// Note: Some of the cmode bits in the following VMOV instructions need to
1563// be encoded based on the immed values.
1564
1565def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001566 (ins i8imm:$SIMM), NoItinerary,
1567 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001568 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1569def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001570 (ins i8imm:$SIMM), NoItinerary,
1571 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001572 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1573
1574def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001575 (ins i16imm:$SIMM), NoItinerary,
1576 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001577 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1578def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001579 (ins i16imm:$SIMM), NoItinerary,
1580 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001581 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1582
1583def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001584 (ins i32imm:$SIMM), NoItinerary,
1585 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001586 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1587def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001588 (ins i32imm:$SIMM), NoItinerary,
1589 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001590 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1591
1592def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001593 (ins i64imm:$SIMM), NoItinerary,
1594 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001595 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1596def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001597 (ins i64imm:$SIMM), NoItinerary,
1598 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001599 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1600
1601// VMOV : Vector Get Lane (move scalar to ARM core register)
1602
1603def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
1604 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001605 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001606 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1607 imm:$lane))]>;
1608def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
1609 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001610 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001611 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1612 imm:$lane))]>;
1613def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
1614 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001615 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001616 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1617 imm:$lane))]>;
1618def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
1619 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001620 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001621 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1622 imm:$lane))]>;
1623def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
1624 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001625 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001626 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1627 imm:$lane))]>;
1628// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1629def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1630 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1631 (SubReg_i8_reg imm:$lane))),
1632 (SubReg_i8_lane imm:$lane))>;
1633def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1634 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1635 (SubReg_i16_reg imm:$lane))),
1636 (SubReg_i16_lane imm:$lane))>;
1637def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1638 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1639 (SubReg_i8_reg imm:$lane))),
1640 (SubReg_i8_lane imm:$lane))>;
1641def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1642 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1643 (SubReg_i16_reg imm:$lane))),
1644 (SubReg_i16_lane imm:$lane))>;
1645def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1646 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
1647 (SubReg_i32_reg imm:$lane))),
1648 (SubReg_i32_lane imm:$lane))>;
1649//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
1650// (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1651def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
1652 (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1653
1654
1655// VMOV : Vector Set Lane (move ARM core register to scalar)
1656
1657let Constraints = "$src1 = $dst" in {
1658def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
1659 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001660 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001661 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1662 GPR:$src2, imm:$lane))]>;
1663def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
1664 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001665 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001666 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1667 GPR:$src2, imm:$lane))]>;
1668def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
1669 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001670 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001671 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1672 GPR:$src2, imm:$lane))]>;
1673}
1674def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1675 (v16i8 (INSERT_SUBREG QPR:$src1,
1676 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
1677 (SubReg_i8_reg imm:$lane))),
1678 GPR:$src2, (SubReg_i8_lane imm:$lane)),
1679 (SubReg_i8_reg imm:$lane)))>;
1680def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1681 (v8i16 (INSERT_SUBREG QPR:$src1,
1682 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
1683 (SubReg_i16_reg imm:$lane))),
1684 GPR:$src2, (SubReg_i16_lane imm:$lane)),
1685 (SubReg_i16_reg imm:$lane)))>;
1686def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1687 (v4i32 (INSERT_SUBREG QPR:$src1,
1688 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
1689 (SubReg_i32_reg imm:$lane))),
1690 GPR:$src2, (SubReg_i32_lane imm:$lane)),
1691 (SubReg_i32_reg imm:$lane)))>;
1692
1693//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1694// (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1695def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1696 (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1697
1698// VDUP : Vector Duplicate (from ARM core register to all elements)
1699
1700def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1701 (vector_shuffle node:$lhs, node:$rhs), [{
1702 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1703 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1704}]>;
1705
1706class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1707 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001708 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001709 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1710class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1711 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001712 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001713 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1714
1715def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1716def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1717def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1718def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1719def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1720def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1721
1722def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001723 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001724 [(set DPR:$dst, (v2f32 (splat_lo
1725 (scalar_to_vector
1726 (f32 (bitconvert GPR:$src))),
1727 undef)))]>;
1728def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001729 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001730 [(set QPR:$dst, (v4f32 (splat_lo
1731 (scalar_to_vector
1732 (f32 (bitconvert GPR:$src))),
1733 undef)))]>;
1734
1735// VDUP : Vector Duplicate Lane (from scalar to all elements)
1736
1737def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1738 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1739 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
1740}]>;
1741
1742def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1743 (vector_shuffle node:$lhs, node:$rhs), [{
1744 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1745 return SVOp->isSplat();
1746}], SHUFFLE_get_splat_lane>;
1747
1748class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1749 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001750 (outs DPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001751 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1752 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1753
1754// vector_shuffle requires that the source and destination types match, so
1755// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1756class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1757 ValueType ResTy, ValueType OpTy>
1758 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001759 (outs QPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001760 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1761 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1762
1763def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1764def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1765def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1766def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1767def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1768def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1769def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1770def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1771
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001772def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1773 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001774 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001775 [(set DPR:$dst, (v2f32 (splat_lo
1776 (scalar_to_vector SPR:$src),
1777 undef)))]>;
1778
1779def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1780 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001781 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001782 [(set QPR:$dst, (v4f32 (splat_lo
1783 (scalar_to_vector SPR:$src),
1784 undef)))]>;
1785
Bob Wilsone60fee02009-06-22 23:27:02 +00001786// VMOVN : Vector Narrowing Move
1787defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1788 int_arm_neon_vmovn>;
1789// VQMOVN : Vector Saturating Narrowing Move
1790defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1791 int_arm_neon_vqmovns>;
1792defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1793 int_arm_neon_vqmovnu>;
1794defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1795 int_arm_neon_vqmovnsu>;
1796// VMOVL : Vector Lengthening Move
1797defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1798defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1799
1800// Vector Conversions.
1801
1802// VCVT : Vector Convert Between Floating-Point and Integers
1803def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1804 v2i32, v2f32, fp_to_sint>;
1805def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1806 v2i32, v2f32, fp_to_uint>;
1807def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1808 v2f32, v2i32, sint_to_fp>;
1809def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1810 v2f32, v2i32, uint_to_fp>;
1811
1812def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1813 v4i32, v4f32, fp_to_sint>;
1814def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1815 v4i32, v4f32, fp_to_uint>;
1816def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1817 v4f32, v4i32, sint_to_fp>;
1818def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1819 v4f32, v4i32, uint_to_fp>;
1820
1821// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1822// Note: Some of the opcode bits in the following VCVT instructions need to
1823// be encoded based on the immed values.
1824def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1825 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1826def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1827 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1828def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1829 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1830def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1831 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1832
1833def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1834 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1835def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1836 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1837def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1838 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1839def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1840 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1841
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001842// VREV : Vector Reverse
1843
1844def vrev64_shuffle : PatFrag<(ops node:$in),
1845 (vector_shuffle node:$in, undef), [{
1846 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1847 return ARM::isVREVMask(SVOp, 64);
1848}]>;
1849
1850def vrev32_shuffle : PatFrag<(ops node:$in),
1851 (vector_shuffle node:$in, undef), [{
1852 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1853 return ARM::isVREVMask(SVOp, 32);
1854}]>;
1855
1856def vrev16_shuffle : PatFrag<(ops node:$in),
1857 (vector_shuffle node:$in, undef), [{
1858 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1859 return ARM::isVREVMask(SVOp, 16);
1860}]>;
1861
1862// VREV64 : Vector Reverse elements within 64-bit doublewords
1863
1864class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1865 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001866 (ins DPR:$src), NoItinerary,
1867 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001868 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1869class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1870 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001871 (ins QPR:$src), NoItinerary,
1872 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001873 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1874
1875def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1876def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1877def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1878def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1879
1880def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1881def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1882def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1883def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1884
1885// VREV32 : Vector Reverse elements within 32-bit words
1886
1887class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1888 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001889 (ins DPR:$src), NoItinerary,
1890 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001891 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1892class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1893 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001894 (ins QPR:$src), NoItinerary,
1895 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001896 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1897
1898def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1899def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1900
1901def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1902def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1903
1904// VREV16 : Vector Reverse elements within 16-bit halfwords
1905
1906class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1907 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001908 (ins DPR:$src), NoItinerary,
1909 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001910 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1911class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1912 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001913 (ins QPR:$src), NoItinerary,
1914 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001915 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1916
1917def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1918def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1919
Bob Wilsone60fee02009-06-22 23:27:02 +00001920//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00001921// NEON instructions for single-precision FP math
1922//===----------------------------------------------------------------------===//
1923
1924// These need separate instructions because they must use DPR_VFP2 register
1925// class which have SPR sub-registers.
1926
1927// Vector Add Operations used for single-precision FP
1928let neverHasSideEffects = 1 in
1929def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
1930def : N3VDsPat<fadd, VADDfd_sfp>;
1931
1932// Vector Multiply Operations used for single-precision FP
1933let neverHasSideEffects = 1 in
1934def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
1935def : N3VDsPat<fmul, VMULfd_sfp>;
1936
1937// Vector Multiply-Accumulate/Subtract used for single-precision FP
1938let neverHasSideEffects = 1 in
1939def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
1940def : N3VDMulOpsPat<fmul, fadd, VMLAfd>;
1941
1942let neverHasSideEffects = 1 in
1943def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
1944def : N3VDMulOpsPat<fmul, fsub, VMLSfd>;
1945
1946// Vector Sub Operations used for single-precision FP
1947let neverHasSideEffects = 1 in
1948def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
1949def : N3VDsPat<fsub, VSUBfd_sfp>;
1950
1951// Vector Absolute for single-precision FP
1952let neverHasSideEffects = 1 in
1953def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1954 v2f32, v2f32, int_arm_neon_vabsf>;
1955def : N2VDIntsPat<fabs, VABSfd_sfp>;
1956
1957// Vector Negate for single-precision FP
1958
1959let neverHasSideEffects = 1 in
1960def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
1961 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
1962 "vneg.f32\t$dst, $src", "", []>;
1963def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
1964
1965//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00001966// Non-Instruction Patterns
1967//===----------------------------------------------------------------------===//
1968
1969// bit_convert
1970def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
1971def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
1972def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
1973def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
1974def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
1975def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
1976def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
1977def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
1978def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
1979def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
1980def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
1981def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
1982def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
1983def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
1984def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
1985def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
1986def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
1987def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
1988def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
1989def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
1990def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
1991def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
1992def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
1993def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
1994def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
1995def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
1996def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
1997def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
1998def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
1999def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2000
2001def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2002def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2003def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2004def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2005def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2006def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2007def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2008def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2009def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2010def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2011def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2012def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2013def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2014def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2015def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2016def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2017def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2018def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2019def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2020def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2021def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2022def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2023def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2024def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2025def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2026def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2027def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2028def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2029def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2030def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;