blob: e1d0d30458f8eae86055afcd8599ca6c4b5ea418 [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Chris Lattner1e313632004-07-21 23:17:57 +000032#include "llvm/Function.h"
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +000033#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000034#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000035#include "llvm/CodeGen/MachineFunctionPass.h"
36#include "llvm/CodeGen/MachineInstr.h"
Bob Wilson852a7e32010-06-15 05:56:31 +000037#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000039#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng2a4410d2011-11-14 19:48:55 +000040#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000042#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000044#include "llvm/Target/TargetOptions.h"
Evan Cheng875357d2008-03-13 06:37:55 +000045#include "llvm/Support/Debug.h"
Evan Cheng3d720fb2010-05-05 18:45:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Cheng7543e582008-06-18 07:49:14 +000047#include "llvm/ADT/BitVector.h"
48#include "llvm/ADT/DenseMap.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000049#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000050#include "llvm/ADT/Statistic.h"
51#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000052using namespace llvm;
53
Chris Lattnercd3245a2006-12-19 22:41:21 +000054STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
55STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
Evan Chengd498c8f2009-01-25 03:53:59 +000056STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted");
Chris Lattnercd3245a2006-12-19 22:41:21 +000057STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng875357d2008-03-13 06:37:55 +000058STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng2a4410d2011-11-14 19:48:55 +000059STATISTIC(NumReSchedUps, "Number of instructions re-scheduled up");
60STATISTIC(NumReSchedDowns, "Number of instructions re-scheduled down");
Evan Cheng875357d2008-03-13 06:37:55 +000061
62namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000063 class TwoAddressInstructionPass : public MachineFunctionPass {
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +000064 MachineFunction *MF;
Evan Cheng875357d2008-03-13 06:37:55 +000065 const TargetInstrInfo *TII;
66 const TargetRegisterInfo *TRI;
Evan Cheng2a4410d2011-11-14 19:48:55 +000067 const InstrItineraryData *InstrItins;
Evan Cheng875357d2008-03-13 06:37:55 +000068 MachineRegisterInfo *MRI;
69 LiveVariables *LV;
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +000070 SlotIndexes *Indexes;
71 LiveIntervals *LIS;
Dan Gohmana70dca12009-10-09 23:27:56 +000072 AliasAnalysis *AA;
Evan Chengc3aa7c52011-11-16 18:44:48 +000073 CodeGenOpt::Level OptLevel;
Evan Cheng875357d2008-03-13 06:37:55 +000074
Evan Cheng870b8072009-03-01 02:03:43 +000075 // DistanceMap - Keep track the distance of a MI from the start of the
76 // current basic block.
77 DenseMap<MachineInstr*, unsigned> DistanceMap;
78
79 // SrcRegMap - A map from virtual registers to physical registers which
80 // are likely targets to be coalesced to due to copies from physical
81 // registers to virtual registers. e.g. v1024 = move r0.
82 DenseMap<unsigned, unsigned> SrcRegMap;
83
84 // DstRegMap - A map from virtual registers to physical registers which
85 // are likely targets to be coalesced to due to copies to physical
86 // registers from virtual registers. e.g. r1 = move v1024.
87 DenseMap<unsigned, unsigned> DstRegMap;
88
Evan Cheng3d720fb2010-05-05 18:45:40 +000089 /// RegSequences - Keep track the list of REG_SEQUENCE instructions seen
90 /// during the initial walk of the machine function.
91 SmallVector<MachineInstr*, 16> RegSequences;
92
Bill Wendling637980e2008-05-10 00:12:52 +000093 bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI,
94 unsigned Reg,
95 MachineBasicBlock::iterator OldPos);
Evan Cheng7543e582008-06-18 07:49:14 +000096
Evan Chengd498c8f2009-01-25 03:53:59 +000097 bool NoUseAfterLastDef(unsigned Reg, MachineBasicBlock *MBB, unsigned Dist,
Evan Chengd498c8f2009-01-25 03:53:59 +000098 unsigned &LastDef);
99
Evan Chengd99d68b2012-05-03 01:45:13 +0000100 bool isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
Evan Chengd498c8f2009-01-25 03:53:59 +0000101 MachineInstr *MI, MachineBasicBlock *MBB,
Evan Cheng870b8072009-03-01 02:03:43 +0000102 unsigned Dist);
Evan Chengd498c8f2009-01-25 03:53:59 +0000103
Evan Cheng81913712009-01-23 23:27:33 +0000104 bool CommuteInstruction(MachineBasicBlock::iterator &mi,
105 MachineFunction::iterator &mbbi,
Evan Cheng870b8072009-03-01 02:03:43 +0000106 unsigned RegB, unsigned RegC, unsigned Dist);
107
Evan Chengf06e6c22011-03-02 01:08:17 +0000108 bool isProfitableToConv3Addr(unsigned RegA, unsigned RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000109
110 bool ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
111 MachineBasicBlock::iterator &nmi,
112 MachineFunction::iterator &mbbi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000113 unsigned RegA, unsigned RegB, unsigned Dist);
Evan Chenge6f350d2009-03-30 21:34:07 +0000114
Evan Cheng2a4410d2011-11-14 19:48:55 +0000115 bool isDefTooClose(unsigned Reg, unsigned Dist,
116 MachineInstr *MI, MachineBasicBlock *MBB);
117
118 bool RescheduleMIBelowKill(MachineBasicBlock *MBB,
119 MachineBasicBlock::iterator &mi,
120 MachineBasicBlock::iterator &nmi,
121 unsigned Reg);
122 bool RescheduleKillAboveMI(MachineBasicBlock *MBB,
123 MachineBasicBlock::iterator &mi,
124 MachineBasicBlock::iterator &nmi,
125 unsigned Reg);
126
Bob Wilsoncc80df92009-09-03 20:58:42 +0000127 bool TryInstructionTransform(MachineBasicBlock::iterator &mi,
128 MachineBasicBlock::iterator &nmi,
129 MachineFunction::iterator &mbbi,
130 unsigned SrcIdx, unsigned DstIdx,
Evan Chengf06e6c22011-03-02 01:08:17 +0000131 unsigned Dist,
132 SmallPtrSet<MachineInstr*, 8> &Processed);
133
134 void ScanUses(unsigned DstReg, MachineBasicBlock *MBB,
135 SmallPtrSet<MachineInstr*, 8> &Processed);
Bob Wilsoncc80df92009-09-03 20:58:42 +0000136
Evan Cheng870b8072009-03-01 02:03:43 +0000137 void ProcessCopy(MachineInstr *MI, MachineBasicBlock *MBB,
138 SmallPtrSet<MachineInstr*, 8> &Processed);
Evan Cheng3a3cce52009-08-07 00:28:58 +0000139
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +0000140 typedef SmallVector<std::pair<unsigned, unsigned>, 4> TiedPairList;
141 typedef SmallDenseMap<unsigned, TiedPairList> TiedOperandMap;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +0000142 bool collectTiedOperands(MachineInstr *MI, TiedOperandMap&);
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +0000143 void processTiedPairs(MachineInstr *MI, TiedPairList&, unsigned &Dist);
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +0000144
Evan Cheng53c779b2010-05-17 20:57:12 +0000145 void CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs, unsigned DstReg);
146
Evan Cheng3d720fb2010-05-05 18:45:40 +0000147 /// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
148 /// of the de-ssa process. This replaces sources of REG_SEQUENCE as
149 /// sub-register references of the register defined by REG_SEQUENCE.
150 bool EliminateRegSequences();
Evan Chengc6dcce32010-05-17 23:24:12 +0000151
Evan Cheng875357d2008-03-13 06:37:55 +0000152 public:
Nick Lewyckyecd94c82007-05-06 13:37:16 +0000153 static char ID; // Pass identification, replacement for typeid
Owen Anderson081c34b2010-10-19 17:21:58 +0000154 TwoAddressInstructionPass() : MachineFunctionPass(ID) {
155 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
156 }
Devang Patel794fd752007-05-01 21:15:47 +0000157
Bill Wendling637980e2008-05-10 00:12:52 +0000158 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000159 AU.setPreservesCFG();
Dan Gohmana70dca12009-10-09 23:27:56 +0000160 AU.addRequired<AliasAnalysis>();
Bill Wendling637980e2008-05-10 00:12:52 +0000161 AU.addPreserved<LiveVariables>();
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000162 AU.addPreserved<SlotIndexes>();
163 AU.addPreserved<LiveIntervals>();
Bill Wendling637980e2008-05-10 00:12:52 +0000164 AU.addPreservedID(MachineLoopInfoID);
165 AU.addPreservedID(MachineDominatorsID);
Bill Wendling637980e2008-05-10 00:12:52 +0000166 MachineFunctionPass::getAnalysisUsage(AU);
167 }
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000168
Bill Wendling637980e2008-05-10 00:12:52 +0000169 /// runOnMachineFunction - Pass entry point.
Misha Brukman75fa4e42004-07-22 15:26:23 +0000170 bool runOnMachineFunction(MachineFunction&);
171 };
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000172}
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000173
Dan Gohman844731a2008-05-13 00:00:25 +0000174char TwoAddressInstructionPass::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000175INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, "twoaddressinstruction",
176 "Two-Address instruction pass", false, false)
177INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
178INITIALIZE_PASS_END(TwoAddressInstructionPass, "twoaddressinstruction",
Owen Andersonce665bd2010-10-07 22:25:06 +0000179 "Two-Address instruction pass", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000180
Owen Anderson90c579d2010-08-06 18:33:48 +0000181char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID;
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000182
Evan Cheng875357d2008-03-13 06:37:55 +0000183/// Sink3AddrInstruction - A two-address instruction has been converted to a
184/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling637980e2008-05-10 00:12:52 +0000185/// past the instruction that would kill the above mentioned register to reduce
186/// register pressure.
Evan Cheng875357d2008-03-13 06:37:55 +0000187bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB,
188 MachineInstr *MI, unsigned SavedReg,
189 MachineBasicBlock::iterator OldPos) {
Eli Friedmanbde81d52011-09-23 22:41:57 +0000190 // FIXME: Shouldn't we be trying to do this before we three-addressify the
191 // instruction? After this transformation is done, we no longer need
192 // the instruction to be in three-address form.
193
Evan Cheng875357d2008-03-13 06:37:55 +0000194 // Check if it's safe to move this instruction.
195 bool SeenStore = true; // Be conservative.
Evan Chengac1abde2010-03-02 19:03:01 +0000196 if (!MI->isSafeToMove(TII, AA, SeenStore))
Evan Cheng875357d2008-03-13 06:37:55 +0000197 return false;
198
199 unsigned DefReg = 0;
200 SmallSet<unsigned, 4> UseRegs;
Bill Wendling637980e2008-05-10 00:12:52 +0000201
Evan Cheng875357d2008-03-13 06:37:55 +0000202 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
203 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000204 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000205 continue;
206 unsigned MOReg = MO.getReg();
207 if (!MOReg)
208 continue;
209 if (MO.isUse() && MOReg != SavedReg)
210 UseRegs.insert(MO.getReg());
211 if (!MO.isDef())
212 continue;
213 if (MO.isImplicit())
214 // Don't try to move it if it implicitly defines a register.
215 return false;
216 if (DefReg)
217 // For now, don't move any instructions that define multiple registers.
218 return false;
219 DefReg = MO.getReg();
220 }
221
222 // Find the instruction that kills SavedReg.
223 MachineInstr *KillMI = NULL;
Evan Chengf1250ee2010-03-23 20:36:12 +0000224 for (MachineRegisterInfo::use_nodbg_iterator
225 UI = MRI->use_nodbg_begin(SavedReg),
226 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng875357d2008-03-13 06:37:55 +0000227 MachineOperand &UseMO = UI.getOperand();
228 if (!UseMO.isKill())
229 continue;
230 KillMI = UseMO.getParent();
231 break;
232 }
Bill Wendling637980e2008-05-10 00:12:52 +0000233
Eli Friedmanbde81d52011-09-23 22:41:57 +0000234 // If we find the instruction that kills SavedReg, and it is in an
235 // appropriate location, we can try to sink the current instruction
236 // past it.
237 if (!KillMI || KillMI->getParent() != MBB || KillMI == MI ||
Jakob Stoklund Olesen988069e2012-08-09 22:08:26 +0000238 KillMI == OldPos || KillMI->isTerminator())
Evan Cheng875357d2008-03-13 06:37:55 +0000239 return false;
240
Bill Wendling637980e2008-05-10 00:12:52 +0000241 // If any of the definitions are used by another instruction between the
242 // position and the kill use, then it's not safe to sink it.
Andrew Trick8247e0d2012-02-03 05:12:30 +0000243 //
Bill Wendling637980e2008-05-10 00:12:52 +0000244 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng7543e582008-06-18 07:49:14 +0000245 // instruction is before or after another instruction. Then we can use
Bill Wendling637980e2008-05-10 00:12:52 +0000246 // MachineRegisterInfo def / use instead.
Evan Cheng875357d2008-03-13 06:37:55 +0000247 MachineOperand *KillMO = NULL;
248 MachineBasicBlock::iterator KillPos = KillMI;
249 ++KillPos;
Bill Wendling637980e2008-05-10 00:12:52 +0000250
Evan Cheng7543e582008-06-18 07:49:14 +0000251 unsigned NumVisited = 0;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000252 for (MachineBasicBlock::iterator I = llvm::next(OldPos); I != KillPos; ++I) {
Evan Cheng875357d2008-03-13 06:37:55 +0000253 MachineInstr *OtherMI = I;
Dale Johannesen3bfef032010-02-11 18:22:31 +0000254 // DBG_VALUE cannot be counted against the limit.
255 if (OtherMI->isDebugValue())
256 continue;
Evan Cheng7543e582008-06-18 07:49:14 +0000257 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
258 return false;
259 ++NumVisited;
Evan Cheng875357d2008-03-13 06:37:55 +0000260 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
261 MachineOperand &MO = OtherMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000262 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000263 continue;
264 unsigned MOReg = MO.getReg();
265 if (!MOReg)
266 continue;
267 if (DefReg == MOReg)
268 return false;
Bill Wendling637980e2008-05-10 00:12:52 +0000269
Evan Cheng875357d2008-03-13 06:37:55 +0000270 if (MO.isKill()) {
271 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng7543e582008-06-18 07:49:14 +0000272 // Save the operand that kills the register. We want to unset the kill
273 // marker if we can sink MI past it.
Evan Cheng875357d2008-03-13 06:37:55 +0000274 KillMO = &MO;
275 else if (UseRegs.count(MOReg))
276 // One of the uses is killed before the destination.
277 return false;
278 }
279 }
280 }
Jakob Stoklund Olesen988069e2012-08-09 22:08:26 +0000281 assert(KillMO && "Didn't find kill");
Evan Cheng875357d2008-03-13 06:37:55 +0000282
Evan Cheng875357d2008-03-13 06:37:55 +0000283 // Update kill and LV information.
284 KillMO->setIsKill(false);
285 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
286 KillMO->setIsKill(true);
Andrew Trick8247e0d2012-02-03 05:12:30 +0000287
Evan Cheng9f1c8312008-07-03 09:09:37 +0000288 if (LV)
289 LV->replaceKillInstruction(SavedReg, KillMI, MI);
Evan Cheng875357d2008-03-13 06:37:55 +0000290
291 // Move instruction to its destination.
292 MBB->remove(MI);
293 MBB->insert(KillPos, MI);
294
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000295 if (LIS)
296 LIS->handleMove(MI);
297
Evan Cheng875357d2008-03-13 06:37:55 +0000298 ++Num3AddrSunk;
299 return true;
300}
301
Evan Chengd498c8f2009-01-25 03:53:59 +0000302/// NoUseAfterLastDef - Return true if there are no intervening uses between the
303/// last instruction in the MBB that defines the specified register and the
304/// two-address instruction which is being processed. It also returns the last
305/// def location by reference
306bool TwoAddressInstructionPass::NoUseAfterLastDef(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000307 MachineBasicBlock *MBB, unsigned Dist,
308 unsigned &LastDef) {
Evan Chengd498c8f2009-01-25 03:53:59 +0000309 LastDef = 0;
310 unsigned LastUse = Dist;
311 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
312 E = MRI->reg_end(); I != E; ++I) {
313 MachineOperand &MO = I.getOperand();
314 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000315 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000316 continue;
Evan Chengd498c8f2009-01-25 03:53:59 +0000317 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
318 if (DI == DistanceMap.end())
319 continue;
320 if (MO.isUse() && DI->second < LastUse)
321 LastUse = DI->second;
322 if (MO.isDef() && DI->second > LastDef)
323 LastDef = DI->second;
324 }
325
326 return !(LastUse > LastDef && LastUse < Dist);
327}
328
Evan Cheng870b8072009-03-01 02:03:43 +0000329/// isCopyToReg - Return true if the specified MI is a copy instruction or
330/// a extract_subreg instruction. It also returns the source and destination
331/// registers and whether they are physical registers by reference.
332static bool isCopyToReg(MachineInstr &MI, const TargetInstrInfo *TII,
333 unsigned &SrcReg, unsigned &DstReg,
334 bool &IsSrcPhys, bool &IsDstPhys) {
335 SrcReg = 0;
336 DstReg = 0;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000337 if (MI.isCopy()) {
338 DstReg = MI.getOperand(0).getReg();
339 SrcReg = MI.getOperand(1).getReg();
340 } else if (MI.isInsertSubreg() || MI.isSubregToReg()) {
341 DstReg = MI.getOperand(0).getReg();
342 SrcReg = MI.getOperand(2).getReg();
343 } else
344 return false;
Evan Cheng870b8072009-03-01 02:03:43 +0000345
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000346 IsSrcPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
347 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
348 return true;
Evan Cheng870b8072009-03-01 02:03:43 +0000349}
350
Dan Gohman97121ba2009-04-08 00:15:30 +0000351/// isKilled - Test if the given register value, which is used by the given
352/// instruction, is killed by the given instruction. This looks through
353/// coalescable copies to see if the original value is potentially not killed.
354///
355/// For example, in this code:
356///
357/// %reg1034 = copy %reg1024
358/// %reg1035 = copy %reg1025<kill>
359/// %reg1036 = add %reg1034<kill>, %reg1035<kill>
360///
361/// %reg1034 is not considered to be killed, since it is copied from a
362/// register which is not killed. Treating it as not killed lets the
363/// normal heuristics commute the (two-address) add, which lets
364/// coalescing eliminate the extra copy.
365///
366static bool isKilled(MachineInstr &MI, unsigned Reg,
367 const MachineRegisterInfo *MRI,
368 const TargetInstrInfo *TII) {
369 MachineInstr *DefMI = &MI;
370 for (;;) {
371 if (!DefMI->killsRegister(Reg))
372 return false;
373 if (TargetRegisterInfo::isPhysicalRegister(Reg))
374 return true;
375 MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg);
376 // If there are multiple defs, we can't do a simple analysis, so just
377 // go with what the kill flag says.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000378 if (llvm::next(Begin) != MRI->def_end())
Dan Gohman97121ba2009-04-08 00:15:30 +0000379 return true;
380 DefMI = &*Begin;
381 bool IsSrcPhys, IsDstPhys;
382 unsigned SrcReg, DstReg;
383 // If the def is something other than a copy, then it isn't going to
384 // be coalesced, so follow the kill flag.
385 if (!isCopyToReg(*DefMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
386 return true;
387 Reg = SrcReg;
388 }
389}
390
Evan Cheng870b8072009-03-01 02:03:43 +0000391/// isTwoAddrUse - Return true if the specified MI uses the specified register
392/// as a two-address use. If so, return the destination register by reference.
393static bool isTwoAddrUse(MachineInstr &MI, unsigned Reg, unsigned &DstReg) {
Evan Chenge837dea2011-06-28 19:10:37 +0000394 const MCInstrDesc &MCID = MI.getDesc();
395 unsigned NumOps = MI.isInlineAsm()
396 ? MI.getNumOperands() : MCID.getNumOperands();
Evan Chenge6f350d2009-03-30 21:34:07 +0000397 for (unsigned i = 0; i != NumOps; ++i) {
Evan Cheng870b8072009-03-01 02:03:43 +0000398 const MachineOperand &MO = MI.getOperand(i);
399 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
400 continue;
Evan Chenga24752f2009-03-19 20:30:06 +0000401 unsigned ti;
402 if (MI.isRegTiedToDefOperand(i, &ti)) {
Evan Cheng870b8072009-03-01 02:03:43 +0000403 DstReg = MI.getOperand(ti).getReg();
404 return true;
405 }
406 }
407 return false;
408}
409
410/// findOnlyInterestingUse - Given a register, if has a single in-basic block
411/// use, return the use instruction if it's a copy or a two-address use.
412static
413MachineInstr *findOnlyInterestingUse(unsigned Reg, MachineBasicBlock *MBB,
414 MachineRegisterInfo *MRI,
415 const TargetInstrInfo *TII,
Evan Cheng87d696a2009-04-14 00:32:25 +0000416 bool &IsCopy,
Evan Cheng870b8072009-03-01 02:03:43 +0000417 unsigned &DstReg, bool &IsDstPhys) {
Evan Cheng1423c702010-03-03 21:18:38 +0000418 if (!MRI->hasOneNonDBGUse(Reg))
419 // None or more than one use.
Evan Cheng870b8072009-03-01 02:03:43 +0000420 return 0;
Evan Cheng1423c702010-03-03 21:18:38 +0000421 MachineInstr &UseMI = *MRI->use_nodbg_begin(Reg);
Evan Cheng870b8072009-03-01 02:03:43 +0000422 if (UseMI.getParent() != MBB)
423 return 0;
424 unsigned SrcReg;
425 bool IsSrcPhys;
Evan Cheng87d696a2009-04-14 00:32:25 +0000426 if (isCopyToReg(UseMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) {
427 IsCopy = true;
Evan Cheng870b8072009-03-01 02:03:43 +0000428 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000429 }
Evan Cheng870b8072009-03-01 02:03:43 +0000430 IsDstPhys = false;
Evan Cheng87d696a2009-04-14 00:32:25 +0000431 if (isTwoAddrUse(UseMI, Reg, DstReg)) {
432 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Cheng870b8072009-03-01 02:03:43 +0000433 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000434 }
Evan Cheng870b8072009-03-01 02:03:43 +0000435 return 0;
436}
437
438/// getMappedReg - Return the physical register the specified virtual register
439/// might be mapped to.
440static unsigned
441getMappedReg(unsigned Reg, DenseMap<unsigned, unsigned> &RegMap) {
442 while (TargetRegisterInfo::isVirtualRegister(Reg)) {
443 DenseMap<unsigned, unsigned>::iterator SI = RegMap.find(Reg);
444 if (SI == RegMap.end())
445 return 0;
446 Reg = SI->second;
447 }
448 if (TargetRegisterInfo::isPhysicalRegister(Reg))
449 return Reg;
450 return 0;
451}
452
453/// regsAreCompatible - Return true if the two registers are equal or aliased.
454///
455static bool
456regsAreCompatible(unsigned RegA, unsigned RegB, const TargetRegisterInfo *TRI) {
457 if (RegA == RegB)
458 return true;
459 if (!RegA || !RegB)
460 return false;
461 return TRI->regsOverlap(RegA, RegB);
462}
463
464
Manman Rend68e8cd2012-07-25 18:28:13 +0000465/// isProfitableToCommute - Return true if it's potentially profitable to commute
Evan Chengd498c8f2009-01-25 03:53:59 +0000466/// the two-address instruction that's being processed.
467bool
Evan Chengd99d68b2012-05-03 01:45:13 +0000468TwoAddressInstructionPass::isProfitableToCommute(unsigned regA, unsigned regB,
469 unsigned regC,
Evan Cheng870b8072009-03-01 02:03:43 +0000470 MachineInstr *MI, MachineBasicBlock *MBB,
471 unsigned Dist) {
Evan Chengc3aa7c52011-11-16 18:44:48 +0000472 if (OptLevel == CodeGenOpt::None)
473 return false;
474
Evan Chengd498c8f2009-01-25 03:53:59 +0000475 // Determine if it's profitable to commute this two address instruction. In
476 // general, we want no uses between this instruction and the definition of
477 // the two-address register.
478 // e.g.
479 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
480 // %reg1029<def> = MOV8rr %reg1028
481 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
482 // insert => %reg1030<def> = MOV8rr %reg1028
483 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
484 // In this case, it might not be possible to coalesce the second MOV8rr
485 // instruction if the first one is coalesced. So it would be profitable to
486 // commute it:
487 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
488 // %reg1029<def> = MOV8rr %reg1028
489 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
490 // insert => %reg1030<def> = MOV8rr %reg1029
Andrew Trick8247e0d2012-02-03 05:12:30 +0000491 // %reg1030<def> = ADD8rr %reg1029<kill>, %reg1028<kill>, %EFLAGS<imp-def,dead>
Evan Chengd498c8f2009-01-25 03:53:59 +0000492
493 if (!MI->killsRegister(regC))
494 return false;
495
496 // Ok, we have something like:
497 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
498 // let's see if it's worth commuting it.
499
Evan Cheng870b8072009-03-01 02:03:43 +0000500 // Look for situations like this:
501 // %reg1024<def> = MOV r1
502 // %reg1025<def> = MOV r0
503 // %reg1026<def> = ADD %reg1024, %reg1025
504 // r0 = MOV %reg1026
505 // Commute the ADD to hopefully eliminate an otherwise unavoidable copy.
Evan Chengd99d68b2012-05-03 01:45:13 +0000506 unsigned ToRegA = getMappedReg(regA, DstRegMap);
507 if (ToRegA) {
508 unsigned FromRegB = getMappedReg(regB, SrcRegMap);
509 unsigned FromRegC = getMappedReg(regC, SrcRegMap);
510 bool BComp = !FromRegB || regsAreCompatible(FromRegB, ToRegA, TRI);
511 bool CComp = !FromRegC || regsAreCompatible(FromRegC, ToRegA, TRI);
512 if (BComp != CComp)
513 return !BComp && CComp;
514 }
Evan Cheng870b8072009-03-01 02:03:43 +0000515
Evan Chengd498c8f2009-01-25 03:53:59 +0000516 // If there is a use of regC between its last def (could be livein) and this
517 // instruction, then bail.
518 unsigned LastDefC = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000519 if (!NoUseAfterLastDef(regC, MBB, Dist, LastDefC))
Evan Chengd498c8f2009-01-25 03:53:59 +0000520 return false;
521
522 // If there is a use of regB between its last def (could be livein) and this
523 // instruction, then go ahead and make this transformation.
524 unsigned LastDefB = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000525 if (!NoUseAfterLastDef(regB, MBB, Dist, LastDefB))
Evan Chengd498c8f2009-01-25 03:53:59 +0000526 return true;
527
528 // Since there are no intervening uses for both registers, then commute
529 // if the def of regC is closer. Its live interval is shorter.
530 return LastDefB && LastDefC && LastDefC > LastDefB;
531}
532
Evan Cheng81913712009-01-23 23:27:33 +0000533/// CommuteInstruction - Commute a two-address instruction and update the basic
534/// block, distance map, and live variables if needed. Return true if it is
535/// successful.
536bool
537TwoAddressInstructionPass::CommuteInstruction(MachineBasicBlock::iterator &mi,
Evan Cheng870b8072009-03-01 02:03:43 +0000538 MachineFunction::iterator &mbbi,
539 unsigned RegB, unsigned RegC, unsigned Dist) {
Evan Cheng81913712009-01-23 23:27:33 +0000540 MachineInstr *MI = mi;
David Greeneeb00b182010-01-05 01:24:21 +0000541 DEBUG(dbgs() << "2addr: COMMUTING : " << *MI);
Evan Cheng81913712009-01-23 23:27:33 +0000542 MachineInstr *NewMI = TII->commuteInstruction(MI);
543
544 if (NewMI == 0) {
David Greeneeb00b182010-01-05 01:24:21 +0000545 DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n");
Evan Cheng81913712009-01-23 23:27:33 +0000546 return false;
547 }
548
David Greeneeb00b182010-01-05 01:24:21 +0000549 DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000550 // If the instruction changed to commute it, update livevar.
551 if (NewMI != MI) {
552 if (LV)
553 // Update live variables
554 LV->replaceKillInstruction(RegC, MI, NewMI);
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000555 if (Indexes)
556 Indexes->replaceMachineInstrInMaps(MI, NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000557
558 mbbi->insert(mi, NewMI); // Insert the new inst
559 mbbi->erase(mi); // Nuke the old inst.
560 mi = NewMI;
561 DistanceMap.insert(std::make_pair(NewMI, Dist));
562 }
Evan Cheng870b8072009-03-01 02:03:43 +0000563
564 // Update source register map.
565 unsigned FromRegC = getMappedReg(RegC, SrcRegMap);
566 if (FromRegC) {
567 unsigned RegA = MI->getOperand(0).getReg();
568 SrcRegMap[RegA] = FromRegC;
569 }
570
Evan Cheng81913712009-01-23 23:27:33 +0000571 return true;
572}
573
Evan Chenge6f350d2009-03-30 21:34:07 +0000574/// isProfitableToConv3Addr - Return true if it is profitable to convert the
575/// given 2-address instruction to a 3-address one.
576bool
Evan Chengf06e6c22011-03-02 01:08:17 +0000577TwoAddressInstructionPass::isProfitableToConv3Addr(unsigned RegA,unsigned RegB){
Evan Chenge6f350d2009-03-30 21:34:07 +0000578 // Look for situations like this:
579 // %reg1024<def> = MOV r1
580 // %reg1025<def> = MOV r0
581 // %reg1026<def> = ADD %reg1024, %reg1025
582 // r2 = MOV %reg1026
583 // Turn ADD into a 3-address instruction to avoid a copy.
Evan Chengf06e6c22011-03-02 01:08:17 +0000584 unsigned FromRegB = getMappedReg(RegB, SrcRegMap);
585 if (!FromRegB)
586 return false;
Evan Chenge6f350d2009-03-30 21:34:07 +0000587 unsigned ToRegA = getMappedReg(RegA, DstRegMap);
Evan Chengf06e6c22011-03-02 01:08:17 +0000588 return (ToRegA && !regsAreCompatible(FromRegB, ToRegA, TRI));
Evan Chenge6f350d2009-03-30 21:34:07 +0000589}
590
591/// ConvertInstTo3Addr - Convert the specified two-address instruction into a
592/// three address one. Return true if this transformation was successful.
593bool
594TwoAddressInstructionPass::ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
595 MachineBasicBlock::iterator &nmi,
596 MachineFunction::iterator &mbbi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000597 unsigned RegA, unsigned RegB,
598 unsigned Dist) {
Evan Chenge6f350d2009-03-30 21:34:07 +0000599 MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, LV);
600 if (NewMI) {
David Greeneeb00b182010-01-05 01:24:21 +0000601 DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi);
602 DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI);
Evan Chenge6f350d2009-03-30 21:34:07 +0000603 bool Sunk = false;
604
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000605 if (Indexes)
606 Indexes->replaceMachineInstrInMaps(mi, NewMI);
607
Evan Chenge6f350d2009-03-30 21:34:07 +0000608 if (NewMI->findRegisterUseOperand(RegB, false, TRI))
609 // FIXME: Temporary workaround. If the new instruction doesn't
610 // uses RegB, convertToThreeAddress must have created more
611 // then one instruction.
612 Sunk = Sink3AddrInstruction(mbbi, NewMI, RegB, mi);
613
614 mbbi->erase(mi); // Nuke the old inst.
615
616 if (!Sunk) {
617 DistanceMap.insert(std::make_pair(NewMI, Dist));
618 mi = NewMI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000619 nmi = llvm::next(mi);
Evan Chenge6f350d2009-03-30 21:34:07 +0000620 }
Evan Cheng4d96c632011-02-10 02:20:55 +0000621
622 // Update source and destination register maps.
623 SrcRegMap.erase(RegA);
624 DstRegMap.erase(RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000625 return true;
626 }
627
628 return false;
629}
630
Evan Chengf06e6c22011-03-02 01:08:17 +0000631/// ScanUses - Scan forward recursively for only uses, update maps if the use
632/// is a copy or a two-address instruction.
633void
634TwoAddressInstructionPass::ScanUses(unsigned DstReg, MachineBasicBlock *MBB,
635 SmallPtrSet<MachineInstr*, 8> &Processed) {
636 SmallVector<unsigned, 4> VirtRegPairs;
637 bool IsDstPhys;
638 bool IsCopy = false;
639 unsigned NewReg = 0;
640 unsigned Reg = DstReg;
641 while (MachineInstr *UseMI = findOnlyInterestingUse(Reg, MBB, MRI, TII,IsCopy,
642 NewReg, IsDstPhys)) {
643 if (IsCopy && !Processed.insert(UseMI))
644 break;
645
646 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
647 if (DI != DistanceMap.end())
648 // Earlier in the same MBB.Reached via a back edge.
649 break;
650
651 if (IsDstPhys) {
652 VirtRegPairs.push_back(NewReg);
653 break;
654 }
655 bool isNew = SrcRegMap.insert(std::make_pair(NewReg, Reg)).second;
656 if (!isNew)
657 assert(SrcRegMap[NewReg] == Reg && "Can't map to two src registers!");
658 VirtRegPairs.push_back(NewReg);
659 Reg = NewReg;
660 }
661
662 if (!VirtRegPairs.empty()) {
663 unsigned ToReg = VirtRegPairs.back();
664 VirtRegPairs.pop_back();
665 while (!VirtRegPairs.empty()) {
666 unsigned FromReg = VirtRegPairs.back();
667 VirtRegPairs.pop_back();
668 bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second;
669 if (!isNew)
670 assert(DstRegMap[FromReg] == ToReg &&"Can't map to two dst registers!");
671 ToReg = FromReg;
672 }
673 bool isNew = DstRegMap.insert(std::make_pair(DstReg, ToReg)).second;
674 if (!isNew)
675 assert(DstRegMap[DstReg] == ToReg && "Can't map to two dst registers!");
676 }
677}
678
Evan Cheng870b8072009-03-01 02:03:43 +0000679/// ProcessCopy - If the specified instruction is not yet processed, process it
680/// if it's a copy. For a copy instruction, we find the physical registers the
681/// source and destination registers might be mapped to. These are kept in
682/// point-to maps used to determine future optimizations. e.g.
683/// v1024 = mov r0
684/// v1025 = mov r1
685/// v1026 = add v1024, v1025
686/// r1 = mov r1026
687/// If 'add' is a two-address instruction, v1024, v1026 are both potentially
688/// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is
689/// potentially joined with r1 on the output side. It's worthwhile to commute
690/// 'add' to eliminate a copy.
691void TwoAddressInstructionPass::ProcessCopy(MachineInstr *MI,
692 MachineBasicBlock *MBB,
693 SmallPtrSet<MachineInstr*, 8> &Processed) {
694 if (Processed.count(MI))
695 return;
696
697 bool IsSrcPhys, IsDstPhys;
698 unsigned SrcReg, DstReg;
699 if (!isCopyToReg(*MI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
700 return;
701
702 if (IsDstPhys && !IsSrcPhys)
703 DstRegMap.insert(std::make_pair(SrcReg, DstReg));
704 else if (!IsDstPhys && IsSrcPhys) {
Evan Cheng3005ed62009-04-13 20:04:24 +0000705 bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second;
706 if (!isNew)
707 assert(SrcRegMap[DstReg] == SrcReg &&
708 "Can't map to two src physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000709
Evan Chengf06e6c22011-03-02 01:08:17 +0000710 ScanUses(DstReg, MBB, Processed);
Evan Cheng870b8072009-03-01 02:03:43 +0000711 }
712
713 Processed.insert(MI);
Evan Chengf06e6c22011-03-02 01:08:17 +0000714 return;
Evan Cheng870b8072009-03-01 02:03:43 +0000715}
716
Evan Cheng2a4410d2011-11-14 19:48:55 +0000717/// RescheduleMIBelowKill - If there is one more local instruction that reads
718/// 'Reg' and it kills 'Reg, consider moving the instruction below the kill
719/// instruction in order to eliminate the need for the copy.
720bool
721TwoAddressInstructionPass::RescheduleMIBelowKill(MachineBasicBlock *MBB,
722 MachineBasicBlock::iterator &mi,
723 MachineBasicBlock::iterator &nmi,
724 unsigned Reg) {
Chandler Carruth7d532c82012-07-15 03:29:46 +0000725 // Bail immediately if we don't have LV available. We use it to find kills
726 // efficiently.
727 if (!LV)
728 return false;
729
Evan Cheng2a4410d2011-11-14 19:48:55 +0000730 MachineInstr *MI = &*mi;
Andrew Trick8247e0d2012-02-03 05:12:30 +0000731 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000732 if (DI == DistanceMap.end())
733 // Must be created from unfolded load. Don't waste time trying this.
734 return false;
735
Chandler Carruth7d532c82012-07-15 03:29:46 +0000736 MachineInstr *KillMI = LV->getVarInfo(Reg).findKill(MBB);
737 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000738 // Don't mess with copies, they may be coalesced later.
739 return false;
740
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000741 if (KillMI->hasUnmodeledSideEffects() || KillMI->isCall() ||
742 KillMI->isBranch() || KillMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000743 // Don't move pass calls, etc.
744 return false;
745
746 unsigned DstReg;
747 if (isTwoAddrUse(*KillMI, Reg, DstReg))
748 return false;
749
Evan Chengf1784182011-11-15 06:26:51 +0000750 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000751 if (!MI->isSafeToMove(TII, AA, SeenStore))
752 return false;
753
754 if (TII->getInstrLatency(InstrItins, MI) > 1)
755 // FIXME: Needs more sophisticated heuristics.
756 return false;
757
758 SmallSet<unsigned, 2> Uses;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000759 SmallSet<unsigned, 2> Kills;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000760 SmallSet<unsigned, 2> Defs;
761 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
762 const MachineOperand &MO = MI->getOperand(i);
763 if (!MO.isReg())
764 continue;
765 unsigned MOReg = MO.getReg();
766 if (!MOReg)
767 continue;
768 if (MO.isDef())
769 Defs.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000770 else {
Evan Cheng2a4410d2011-11-14 19:48:55 +0000771 Uses.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000772 if (MO.isKill() && MOReg != Reg)
773 Kills.insert(MOReg);
774 }
Evan Cheng2a4410d2011-11-14 19:48:55 +0000775 }
776
777 // Move the copies connected to MI down as well.
778 MachineBasicBlock::iterator From = MI;
779 MachineBasicBlock::iterator To = llvm::next(From);
780 while (To->isCopy() && Defs.count(To->getOperand(1).getReg())) {
781 Defs.insert(To->getOperand(0).getReg());
782 ++To;
783 }
784
785 // Check if the reschedule will not break depedencies.
786 unsigned NumVisited = 0;
787 MachineBasicBlock::iterator KillPos = KillMI;
788 ++KillPos;
789 for (MachineBasicBlock::iterator I = To; I != KillPos; ++I) {
790 MachineInstr *OtherMI = I;
791 // DBG_VALUE cannot be counted against the limit.
792 if (OtherMI->isDebugValue())
793 continue;
794 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
795 return false;
796 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000797 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
798 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000799 // Don't move pass calls, etc.
800 return false;
801 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
802 const MachineOperand &MO = OtherMI->getOperand(i);
803 if (!MO.isReg())
804 continue;
805 unsigned MOReg = MO.getReg();
806 if (!MOReg)
807 continue;
808 if (MO.isDef()) {
809 if (Uses.count(MOReg))
810 // Physical register use would be clobbered.
811 return false;
812 if (!MO.isDead() && Defs.count(MOReg))
813 // May clobber a physical register def.
814 // FIXME: This may be too conservative. It's ok if the instruction
815 // is sunken completely below the use.
816 return false;
817 } else {
818 if (Defs.count(MOReg))
819 return false;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000820 if (MOReg != Reg &&
821 ((MO.isKill() && Uses.count(MOReg)) || Kills.count(MOReg)))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000822 // Don't want to extend other live ranges and update kills.
823 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000824 if (MOReg == Reg && !MO.isKill())
825 // We can't schedule across a use of the register in question.
826 return false;
827 // Ensure that if this is register in question, its the kill we expect.
828 assert((MOReg != Reg || OtherMI == KillMI) &&
829 "Found multiple kills of a register in a basic block");
Evan Cheng2a4410d2011-11-14 19:48:55 +0000830 }
831 }
832 }
833
834 // Move debug info as well.
Evan Cheng8aee7d82011-11-14 21:11:15 +0000835 while (From != MBB->begin() && llvm::prior(From)->isDebugValue())
836 --From;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000837
838 // Copies following MI may have been moved as well.
839 nmi = To;
840 MBB->splice(KillPos, MBB, From, To);
841 DistanceMap.erase(DI);
842
Chandler Carruth7d532c82012-07-15 03:29:46 +0000843 // Update live variables
844 LV->removeVirtualRegisterKilled(Reg, KillMI);
845 LV->addVirtualRegisterKilled(Reg, MI);
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000846 if (LIS)
847 LIS->handleMove(MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000848
Jakob Stoklund Olesena532bce2012-07-17 17:57:23 +0000849 DEBUG(dbgs() << "\trescheduled below kill: " << *KillMI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000850 return true;
851}
852
853/// isDefTooClose - Return true if the re-scheduling will put the given
854/// instruction too close to the defs of its register dependencies.
855bool TwoAddressInstructionPass::isDefTooClose(unsigned Reg, unsigned Dist,
856 MachineInstr *MI,
857 MachineBasicBlock *MBB) {
858 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(Reg),
859 DE = MRI->def_end(); DI != DE; ++DI) {
860 MachineInstr *DefMI = &*DI;
861 if (DefMI->getParent() != MBB || DefMI->isCopy() || DefMI->isCopyLike())
862 continue;
863 if (DefMI == MI)
864 return true; // MI is defining something KillMI uses
865 DenseMap<MachineInstr*, unsigned>::iterator DDI = DistanceMap.find(DefMI);
866 if (DDI == DistanceMap.end())
867 return true; // Below MI
868 unsigned DefDist = DDI->second;
869 assert(Dist > DefDist && "Visited def already?");
Andrew Trickb7e02892012-06-05 21:11:27 +0000870 if (TII->getInstrLatency(InstrItins, DefMI) > (Dist - DefDist))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000871 return true;
872 }
873 return false;
874}
875
876/// RescheduleKillAboveMI - If there is one more local instruction that reads
877/// 'Reg' and it kills 'Reg, consider moving the kill instruction above the
878/// current two-address instruction in order to eliminate the need for the
879/// copy.
880bool
881TwoAddressInstructionPass::RescheduleKillAboveMI(MachineBasicBlock *MBB,
882 MachineBasicBlock::iterator &mi,
883 MachineBasicBlock::iterator &nmi,
884 unsigned Reg) {
Chandler Carruth7d532c82012-07-15 03:29:46 +0000885 // Bail immediately if we don't have LV available. We use it to find kills
886 // efficiently.
887 if (!LV)
888 return false;
889
Evan Cheng2a4410d2011-11-14 19:48:55 +0000890 MachineInstr *MI = &*mi;
891 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
892 if (DI == DistanceMap.end())
893 // Must be created from unfolded load. Don't waste time trying this.
894 return false;
895
Chandler Carruth7d532c82012-07-15 03:29:46 +0000896 MachineInstr *KillMI = LV->getVarInfo(Reg).findKill(MBB);
897 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000898 // Don't mess with copies, they may be coalesced later.
899 return false;
900
901 unsigned DstReg;
902 if (isTwoAddrUse(*KillMI, Reg, DstReg))
903 return false;
904
Evan Chengf1784182011-11-15 06:26:51 +0000905 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000906 if (!KillMI->isSafeToMove(TII, AA, SeenStore))
907 return false;
908
909 SmallSet<unsigned, 2> Uses;
910 SmallSet<unsigned, 2> Kills;
911 SmallSet<unsigned, 2> Defs;
912 SmallSet<unsigned, 2> LiveDefs;
913 for (unsigned i = 0, e = KillMI->getNumOperands(); i != e; ++i) {
914 const MachineOperand &MO = KillMI->getOperand(i);
915 if (!MO.isReg())
916 continue;
917 unsigned MOReg = MO.getReg();
918 if (MO.isUse()) {
919 if (!MOReg)
920 continue;
921 if (isDefTooClose(MOReg, DI->second, MI, MBB))
922 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000923 if (MOReg == Reg && !MO.isKill())
924 return false;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000925 Uses.insert(MOReg);
926 if (MO.isKill() && MOReg != Reg)
927 Kills.insert(MOReg);
928 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg)) {
929 Defs.insert(MOReg);
930 if (!MO.isDead())
931 LiveDefs.insert(MOReg);
932 }
933 }
934
935 // Check if the reschedule will not break depedencies.
936 unsigned NumVisited = 0;
937 MachineBasicBlock::iterator KillPos = KillMI;
938 for (MachineBasicBlock::iterator I = mi; I != KillPos; ++I) {
939 MachineInstr *OtherMI = I;
940 // DBG_VALUE cannot be counted against the limit.
941 if (OtherMI->isDebugValue())
942 continue;
943 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
944 return false;
945 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000946 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
947 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000948 // Don't move pass calls, etc.
949 return false;
Evan Chengae7db7a2011-11-16 03:05:12 +0000950 SmallVector<unsigned, 2> OtherDefs;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000951 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
952 const MachineOperand &MO = OtherMI->getOperand(i);
953 if (!MO.isReg())
954 continue;
955 unsigned MOReg = MO.getReg();
956 if (!MOReg)
957 continue;
958 if (MO.isUse()) {
959 if (Defs.count(MOReg))
960 // Moving KillMI can clobber the physical register if the def has
961 // not been seen.
962 return false;
963 if (Kills.count(MOReg))
964 // Don't want to extend other live ranges and update kills.
965 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000966 if (OtherMI != MI && MOReg == Reg && !MO.isKill())
967 // We can't schedule across a use of the register in question.
968 return false;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000969 } else {
Evan Chengae7db7a2011-11-16 03:05:12 +0000970 OtherDefs.push_back(MOReg);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000971 }
972 }
Evan Chengae7db7a2011-11-16 03:05:12 +0000973
974 for (unsigned i = 0, e = OtherDefs.size(); i != e; ++i) {
975 unsigned MOReg = OtherDefs[i];
976 if (Uses.count(MOReg))
977 return false;
978 if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
979 LiveDefs.count(MOReg))
980 return false;
981 // Physical register def is seen.
982 Defs.erase(MOReg);
983 }
Evan Cheng2a4410d2011-11-14 19:48:55 +0000984 }
985
986 // Move the old kill above MI, don't forget to move debug info as well.
987 MachineBasicBlock::iterator InsertPos = mi;
Evan Cheng8aee7d82011-11-14 21:11:15 +0000988 while (InsertPos != MBB->begin() && llvm::prior(InsertPos)->isDebugValue())
989 --InsertPos;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000990 MachineBasicBlock::iterator From = KillMI;
991 MachineBasicBlock::iterator To = llvm::next(From);
992 while (llvm::prior(From)->isDebugValue())
993 --From;
994 MBB->splice(InsertPos, MBB, From, To);
995
Evan Cheng2bee6a82011-11-16 03:33:08 +0000996 nmi = llvm::prior(InsertPos); // Backtrack so we process the moved instr.
Evan Cheng2a4410d2011-11-14 19:48:55 +0000997 DistanceMap.erase(DI);
998
Chandler Carruth7d532c82012-07-15 03:29:46 +0000999 // Update live variables
1000 LV->removeVirtualRegisterKilled(Reg, KillMI);
1001 LV->addVirtualRegisterKilled(Reg, MI);
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +00001002 if (LIS)
1003 LIS->handleMove(KillMI);
Chandler Carruth7d532c82012-07-15 03:29:46 +00001004
Jakob Stoklund Olesena532bce2012-07-17 17:57:23 +00001005 DEBUG(dbgs() << "\trescheduled kill: " << *KillMI);
Evan Cheng2a4410d2011-11-14 19:48:55 +00001006 return true;
1007}
1008
Bob Wilsoncc80df92009-09-03 20:58:42 +00001009/// TryInstructionTransform - For the case where an instruction has a single
1010/// pair of tied register operands, attempt some transformations that may
1011/// either eliminate the tied operands or improve the opportunities for
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001012/// coalescing away the register copy. Returns true if no copy needs to be
1013/// inserted to untie mi's operands (either because they were untied, or
1014/// because mi was rescheduled, and will be visited again later).
Bob Wilsoncc80df92009-09-03 20:58:42 +00001015bool TwoAddressInstructionPass::
1016TryInstructionTransform(MachineBasicBlock::iterator &mi,
1017 MachineBasicBlock::iterator &nmi,
1018 MachineFunction::iterator &mbbi,
Evan Chengf06e6c22011-03-02 01:08:17 +00001019 unsigned SrcIdx, unsigned DstIdx, unsigned Dist,
1020 SmallPtrSet<MachineInstr*, 8> &Processed) {
Evan Chengc3aa7c52011-11-16 18:44:48 +00001021 if (OptLevel == CodeGenOpt::None)
1022 return false;
1023
Evan Cheng2a4410d2011-11-14 19:48:55 +00001024 MachineInstr &MI = *mi;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001025 unsigned regA = MI.getOperand(DstIdx).getReg();
1026 unsigned regB = MI.getOperand(SrcIdx).getReg();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001027
1028 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1029 "cannot make instruction into two-address form");
Evan Cheng2a4410d2011-11-14 19:48:55 +00001030 bool regBKilled = isKilled(MI, regB, MRI, TII);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001031
Evan Chengd99d68b2012-05-03 01:45:13 +00001032 if (TargetRegisterInfo::isVirtualRegister(regA))
1033 ScanUses(regA, &*mbbi, Processed);
1034
Bob Wilsoncc80df92009-09-03 20:58:42 +00001035 // Check if it is profitable to commute the operands.
1036 unsigned SrcOp1, SrcOp2;
1037 unsigned regC = 0;
1038 unsigned regCIdx = ~0U;
1039 bool TryCommute = false;
1040 bool AggressiveCommute = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001041 if (MI.isCommutable() && MI.getNumOperands() >= 3 &&
Evan Cheng2a4410d2011-11-14 19:48:55 +00001042 TII->findCommutedOpIndices(&MI, SrcOp1, SrcOp2)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001043 if (SrcIdx == SrcOp1)
1044 regCIdx = SrcOp2;
1045 else if (SrcIdx == SrcOp2)
1046 regCIdx = SrcOp1;
1047
1048 if (regCIdx != ~0U) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001049 regC = MI.getOperand(regCIdx).getReg();
1050 if (!regBKilled && isKilled(MI, regC, MRI, TII))
Bob Wilsoncc80df92009-09-03 20:58:42 +00001051 // If C dies but B does not, swap the B and C operands.
1052 // This makes the live ranges of A and C joinable.
1053 TryCommute = true;
Evan Chengd99d68b2012-05-03 01:45:13 +00001054 else if (isProfitableToCommute(regA, regB, regC, &MI, mbbi, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001055 TryCommute = true;
1056 AggressiveCommute = true;
1057 }
1058 }
1059 }
1060
1061 // If it's profitable to commute, try to do so.
1062 if (TryCommute && CommuteInstruction(mi, mbbi, regB, regC, Dist)) {
1063 ++NumCommuted;
1064 if (AggressiveCommute)
1065 ++NumAggrCommuted;
1066 return false;
1067 }
1068
Evan Cheng2a4410d2011-11-14 19:48:55 +00001069 // If there is one more use of regB later in the same MBB, consider
1070 // re-schedule this MI below it.
1071 if (RescheduleMIBelowKill(mbbi, mi, nmi, regB)) {
1072 ++NumReSchedDowns;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001073 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001074 }
1075
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001076 if (MI.isConvertibleTo3Addr()) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001077 // This instruction is potentially convertible to a true
1078 // three-address instruction. Check if it is profitable.
Evan Chengf06e6c22011-03-02 01:08:17 +00001079 if (!regBKilled || isProfitableToConv3Addr(regA, regB)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001080 // Try to convert it.
Evan Cheng4d96c632011-02-10 02:20:55 +00001081 if (ConvertInstTo3Addr(mi, nmi, mbbi, regA, regB, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001082 ++NumConvertedTo3Addr;
1083 return true; // Done with this instruction.
1084 }
1085 }
1086 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001087
Evan Cheng2a4410d2011-11-14 19:48:55 +00001088 // If there is one more use of regB later in the same MBB, consider
1089 // re-schedule it before this MI if it's legal.
1090 if (RescheduleKillAboveMI(mbbi, mi, nmi, regB)) {
1091 ++NumReSchedUps;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001092 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001093 }
1094
Dan Gohman584fedf2010-06-21 22:17:20 +00001095 // If this is an instruction with a load folded into it, try unfolding
1096 // the load, e.g. avoid this:
1097 // movq %rdx, %rcx
1098 // addq (%rax), %rcx
1099 // in favor of this:
1100 // movq (%rax), %rcx
1101 // addq %rdx, %rcx
1102 // because it's preferable to schedule a load than a register copy.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001103 if (MI.mayLoad() && !regBKilled) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001104 // Determine if a load can be unfolded.
1105 unsigned LoadRegIndex;
1106 unsigned NewOpc =
Evan Cheng2a4410d2011-11-14 19:48:55 +00001107 TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Dan Gohman584fedf2010-06-21 22:17:20 +00001108 /*UnfoldLoad=*/true,
1109 /*UnfoldStore=*/false,
1110 &LoadRegIndex);
1111 if (NewOpc != 0) {
Evan Chenge837dea2011-06-28 19:10:37 +00001112 const MCInstrDesc &UnfoldMCID = TII->get(NewOpc);
1113 if (UnfoldMCID.getNumDefs() == 1) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001114 // Unfold the load.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001115 DEBUG(dbgs() << "2addr: UNFOLDING: " << MI);
Dan Gohman584fedf2010-06-21 22:17:20 +00001116 const TargetRegisterClass *RC =
Andrew Trickf12f6df2012-05-03 01:14:37 +00001117 TRI->getAllocatableClass(
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001118 TII->getRegClass(UnfoldMCID, LoadRegIndex, TRI, *MF));
Dan Gohman584fedf2010-06-21 22:17:20 +00001119 unsigned Reg = MRI->createVirtualRegister(RC);
1120 SmallVector<MachineInstr *, 2> NewMIs;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001121 if (!TII->unfoldMemoryOperand(*MF, &MI, Reg,
Evan Cheng98ec91e2010-07-02 20:36:18 +00001122 /*UnfoldLoad=*/true,/*UnfoldStore=*/false,
1123 NewMIs)) {
1124 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1125 return false;
1126 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001127 assert(NewMIs.size() == 2 &&
1128 "Unfolded a load into multiple instructions!");
1129 // The load was previously folded, so this is the only use.
1130 NewMIs[1]->addRegisterKilled(Reg, TRI);
1131
1132 // Tentatively insert the instructions into the block so that they
1133 // look "normal" to the transformation logic.
1134 mbbi->insert(mi, NewMIs[0]);
1135 mbbi->insert(mi, NewMIs[1]);
1136
1137 DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0]
1138 << "2addr: NEW INST: " << *NewMIs[1]);
1139
1140 // Transform the instruction, now that it no longer has a load.
1141 unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA);
1142 unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB);
1143 MachineBasicBlock::iterator NewMI = NewMIs[1];
1144 bool TransformSuccess =
1145 TryInstructionTransform(NewMI, mi, mbbi,
Evan Chengf06e6c22011-03-02 01:08:17 +00001146 NewSrcIdx, NewDstIdx, Dist, Processed);
Dan Gohman584fedf2010-06-21 22:17:20 +00001147 if (TransformSuccess ||
1148 NewMIs[1]->getOperand(NewSrcIdx).isKill()) {
1149 // Success, or at least we made an improvement. Keep the unfolded
1150 // instructions and discard the original.
1151 if (LV) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001152 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1153 MachineOperand &MO = MI.getOperand(i);
Andrew Trick8247e0d2012-02-03 05:12:30 +00001154 if (MO.isReg() &&
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001155 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
1156 if (MO.isUse()) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001157 if (MO.isKill()) {
1158 if (NewMIs[0]->killsRegister(MO.getReg()))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001159 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[0]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001160 else {
1161 assert(NewMIs[1]->killsRegister(MO.getReg()) &&
1162 "Kill missing after load unfold!");
Evan Cheng2a4410d2011-11-14 19:48:55 +00001163 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[1]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001164 }
1165 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001166 } else if (LV->removeVirtualRegisterDead(MO.getReg(), &MI)) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001167 if (NewMIs[1]->registerDefIsDead(MO.getReg()))
1168 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[1]);
1169 else {
1170 assert(NewMIs[0]->registerDefIsDead(MO.getReg()) &&
1171 "Dead flag missing after load unfold!");
1172 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[0]);
1173 }
1174 }
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001175 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001176 }
1177 LV->addVirtualRegisterKilled(Reg, NewMIs[1]);
1178 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001179 MI.eraseFromParent();
Dan Gohman584fedf2010-06-21 22:17:20 +00001180 mi = NewMIs[1];
1181 if (TransformSuccess)
1182 return true;
1183 } else {
1184 // Transforming didn't eliminate the tie and didn't lead to an
1185 // improvement. Clean up the unfolded instructions and keep the
1186 // original.
1187 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1188 NewMIs[0]->eraseFromParent();
1189 NewMIs[1]->eraseFromParent();
1190 }
1191 }
1192 }
1193 }
1194
Bob Wilsoncc80df92009-09-03 20:58:42 +00001195 return false;
1196}
1197
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001198// Collect tied operands of MI that need to be handled.
1199// Rewrite trivial cases immediately.
1200// Return true if any tied operands where found, including the trivial ones.
1201bool TwoAddressInstructionPass::
1202collectTiedOperands(MachineInstr *MI, TiedOperandMap &TiedOperands) {
1203 const MCInstrDesc &MCID = MI->getDesc();
1204 bool AnyOps = false;
1205 unsigned NumOps = MI->isInlineAsm() ?
1206 MI->getNumOperands() : MCID.getNumOperands();
1207
1208 for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) {
1209 unsigned DstIdx = 0;
1210 if (!MI->isRegTiedToDefOperand(SrcIdx, &DstIdx))
1211 continue;
1212 AnyOps = true;
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001213 MachineOperand &SrcMO = MI->getOperand(SrcIdx);
1214 MachineOperand &DstMO = MI->getOperand(DstIdx);
1215 unsigned SrcReg = SrcMO.getReg();
1216 unsigned DstReg = DstMO.getReg();
1217 // Tied constraint already satisfied?
1218 if (SrcReg == DstReg)
1219 continue;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001220
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001221 assert(SrcReg && SrcMO.isUse() && "two address instruction invalid");
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001222
1223 // Deal with <undef> uses immediately - simply rewrite the src operand.
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001224 if (SrcMO.isUndef()) {
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001225 // Constrain the DstReg register class if required.
1226 if (TargetRegisterInfo::isVirtualRegister(DstReg))
1227 if (const TargetRegisterClass *RC = TII->getRegClass(MCID, SrcIdx,
1228 TRI, *MF))
1229 MRI->constrainRegClass(DstReg, RC);
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001230 SrcMO.setReg(DstReg);
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001231 DEBUG(dbgs() << "\t\trewrite undef:\t" << *MI);
1232 continue;
1233 }
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001234 TiedOperands[SrcReg].push_back(std::make_pair(SrcIdx, DstIdx));
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001235 }
1236 return AnyOps;
1237}
1238
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001239// Process a list of tied MI operands that all use the same source register.
1240// The tied pairs are of the form (SrcIdx, DstIdx).
1241void
1242TwoAddressInstructionPass::processTiedPairs(MachineInstr *MI,
1243 TiedPairList &TiedPairs,
1244 unsigned &Dist) {
1245 bool IsEarlyClobber = false;
1246 bool RemovedKillFlag = false;
1247 bool AllUsesCopied = true;
1248 unsigned LastCopiedReg = 0;
1249 unsigned RegB = 0;
1250 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1251 unsigned SrcIdx = TiedPairs[tpi].first;
1252 unsigned DstIdx = TiedPairs[tpi].second;
1253
1254 const MachineOperand &DstMO = MI->getOperand(DstIdx);
1255 unsigned RegA = DstMO.getReg();
1256 IsEarlyClobber |= DstMO.isEarlyClobber();
1257
1258 // Grab RegB from the instruction because it may have changed if the
1259 // instruction was commuted.
1260 RegB = MI->getOperand(SrcIdx).getReg();
1261
1262 if (RegA == RegB) {
1263 // The register is tied to multiple destinations (or else we would
1264 // not have continued this far), but this use of the register
1265 // already matches the tied destination. Leave it.
1266 AllUsesCopied = false;
1267 continue;
1268 }
1269 LastCopiedReg = RegA;
1270
1271 assert(TargetRegisterInfo::isVirtualRegister(RegB) &&
1272 "cannot make instruction into two-address form");
1273
1274#ifndef NDEBUG
1275 // First, verify that we don't have a use of "a" in the instruction
1276 // (a = b + a for example) because our transformation will not
1277 // work. This should never occur because we are in SSA form.
1278 for (unsigned i = 0; i != MI->getNumOperands(); ++i)
1279 assert(i == DstIdx ||
1280 !MI->getOperand(i).isReg() ||
1281 MI->getOperand(i).getReg() != RegA);
1282#endif
1283
1284 // Emit a copy.
1285 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
1286 TII->get(TargetOpcode::COPY), RegA).addReg(RegB);
1287
1288 // Update DistanceMap.
1289 MachineBasicBlock::iterator PrevMI = MI;
1290 --PrevMI;
1291 DistanceMap.insert(std::make_pair(PrevMI, Dist));
1292 DistanceMap[MI] = ++Dist;
1293
1294 SlotIndex CopyIdx;
1295 if (Indexes)
1296 CopyIdx = Indexes->insertMachineInstrInMaps(PrevMI).getRegSlot();
1297
1298 DEBUG(dbgs() << "\t\tprepend:\t" << *PrevMI);
1299
1300 MachineOperand &MO = MI->getOperand(SrcIdx);
1301 assert(MO.isReg() && MO.getReg() == RegB && MO.isUse() &&
1302 "inconsistent operand info for 2-reg pass");
1303 if (MO.isKill()) {
1304 MO.setIsKill(false);
1305 RemovedKillFlag = true;
1306 }
1307
1308 // Make sure regA is a legal regclass for the SrcIdx operand.
1309 if (TargetRegisterInfo::isVirtualRegister(RegA) &&
1310 TargetRegisterInfo::isVirtualRegister(RegB))
1311 MRI->constrainRegClass(RegA, MRI->getRegClass(RegB));
1312
1313 MO.setReg(RegA);
1314
1315 // Propagate SrcRegMap.
1316 SrcRegMap[RegA] = RegB;
1317 }
1318
1319
1320 if (AllUsesCopied) {
1321 if (!IsEarlyClobber) {
1322 // Replace other (un-tied) uses of regB with LastCopiedReg.
1323 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1324 MachineOperand &MO = MI->getOperand(i);
1325 if (MO.isReg() && MO.getReg() == RegB && MO.isUse()) {
1326 if (MO.isKill()) {
1327 MO.setIsKill(false);
1328 RemovedKillFlag = true;
1329 }
1330 MO.setReg(LastCopiedReg);
1331 }
1332 }
1333 }
1334
1335 // Update live variables for regB.
1336 if (RemovedKillFlag && LV && LV->getVarInfo(RegB).removeKill(MI)) {
1337 MachineBasicBlock::iterator PrevMI = MI;
1338 --PrevMI;
1339 LV->addVirtualRegisterKilled(RegB, PrevMI);
1340 }
1341
1342 } else if (RemovedKillFlag) {
1343 // Some tied uses of regB matched their destination registers, so
1344 // regB is still used in this instruction, but a kill flag was
1345 // removed from a different tied use of regB, so now we need to add
1346 // a kill flag to one of the remaining uses of regB.
1347 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1348 MachineOperand &MO = MI->getOperand(i);
1349 if (MO.isReg() && MO.getReg() == RegB && MO.isUse()) {
1350 MO.setIsKill(true);
1351 break;
1352 }
1353 }
1354 }
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001355}
1356
Bill Wendling637980e2008-05-10 00:12:52 +00001357/// runOnMachineFunction - Reduce two-address instructions to two operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001358///
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001359bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &Func) {
1360 MF = &Func;
1361 const TargetMachine &TM = MF->getTarget();
1362 MRI = &MF->getRegInfo();
Evan Cheng875357d2008-03-13 06:37:55 +00001363 TII = TM.getInstrInfo();
1364 TRI = TM.getRegisterInfo();
Evan Cheng2a4410d2011-11-14 19:48:55 +00001365 InstrItins = TM.getInstrItineraryData();
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +00001366 Indexes = getAnalysisIfAvailable<SlotIndexes>();
Duncan Sands1465d612009-01-28 13:14:17 +00001367 LV = getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +00001368 LIS = getAnalysisIfAvailable<LiveIntervals>();
Dan Gohmana70dca12009-10-09 23:27:56 +00001369 AA = &getAnalysis<AliasAnalysis>();
Evan Chengc3aa7c52011-11-16 18:44:48 +00001370 OptLevel = TM.getOptLevel();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001371
Misha Brukman75fa4e42004-07-22 15:26:23 +00001372 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001373
David Greeneeb00b182010-01-05 01:24:21 +00001374 DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n");
Andrew Trick8247e0d2012-02-03 05:12:30 +00001375 DEBUG(dbgs() << "********** Function: "
Craig Topper96601ca2012-08-22 06:07:19 +00001376 << MF->getName() << '\n');
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +00001377
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +00001378 // This pass takes the function out of SSA form.
1379 MRI->leaveSSA();
1380
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001381 TiedOperandMap TiedOperands;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001382
Evan Cheng870b8072009-03-01 02:03:43 +00001383 SmallPtrSet<MachineInstr*, 8> Processed;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001384 for (MachineFunction::iterator mbbi = MF->begin(), mbbe = MF->end();
Misha Brukman75fa4e42004-07-22 15:26:23 +00001385 mbbi != mbbe; ++mbbi) {
Evan Cheng7543e582008-06-18 07:49:14 +00001386 unsigned Dist = 0;
1387 DistanceMap.clear();
Evan Cheng870b8072009-03-01 02:03:43 +00001388 SrcRegMap.clear();
1389 DstRegMap.clear();
1390 Processed.clear();
Misha Brukman75fa4e42004-07-22 15:26:23 +00001391 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001392 mi != me; ) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001393 MachineBasicBlock::iterator nmi = llvm::next(mi);
Dale Johannesenb8ff9342010-02-10 21:47:48 +00001394 if (mi->isDebugValue()) {
1395 mi = nmi;
1396 continue;
1397 }
Evan Chengf1250ee2010-03-23 20:36:12 +00001398
Evan Cheng3d720fb2010-05-05 18:45:40 +00001399 // Remember REG_SEQUENCE instructions, we'll deal with them later.
1400 if (mi->isRegSequence())
1401 RegSequences.push_back(&*mi);
1402
Evan Cheng7543e582008-06-18 07:49:14 +00001403 DistanceMap.insert(std::make_pair(mi, ++Dist));
Evan Cheng870b8072009-03-01 02:03:43 +00001404
1405 ProcessCopy(&*mi, &*mbbi, Processed);
1406
Bob Wilsoncc80df92009-09-03 20:58:42 +00001407 // First scan through all the tied register uses in this instruction
1408 // and record a list of pairs of tied operands for each register.
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001409 if (!collectTiedOperands(mi, TiedOperands)) {
1410 mi = nmi;
1411 continue;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001412 }
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001413
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001414 ++NumTwoAddressInstrs;
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001415 MadeChange = true;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001416 DEBUG(dbgs() << '\t' << *mi);
1417
Chandler Carruth32d75be2012-07-18 18:58:22 +00001418 // If the instruction has a single pair of tied operands, try some
1419 // transformations that may either eliminate the tied operands or
1420 // improve the opportunities for coalescing away the register copy.
1421 if (TiedOperands.size() == 1) {
1422 SmallVector<std::pair<unsigned, unsigned>, 4> &TiedPairs
1423 = TiedOperands.begin()->second;
1424 if (TiedPairs.size() == 1) {
1425 unsigned SrcIdx = TiedPairs[0].first;
1426 unsigned DstIdx = TiedPairs[0].second;
1427 unsigned SrcReg = mi->getOperand(SrcIdx).getReg();
1428 unsigned DstReg = mi->getOperand(DstIdx).getReg();
1429 if (SrcReg != DstReg &&
1430 TryInstructionTransform(mi, nmi, mbbi, SrcIdx, DstIdx, Dist,
1431 Processed)) {
1432 // The tied operands have been eliminated or shifted further down the
1433 // block to ease elimination. Continue processing with 'nmi'.
1434 TiedOperands.clear();
1435 mi = nmi;
1436 continue;
1437 }
1438 }
1439 }
1440
Bob Wilsoncc80df92009-09-03 20:58:42 +00001441 // Now iterate over the information collected above.
1442 for (TiedOperandMap::iterator OI = TiedOperands.begin(),
1443 OE = TiedOperands.end(); OI != OE; ++OI) {
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001444 processTiedPairs(mi, OI->second, Dist);
David Greeneeb00b182010-01-05 01:24:21 +00001445 DEBUG(dbgs() << "\t\trewrite to:\t" << *mi);
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001446 }
Bill Wendling637980e2008-05-10 00:12:52 +00001447
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001448 // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form.
1449 if (mi->isInsertSubreg()) {
1450 // From %reg = INSERT_SUBREG %reg, %subreg, subidx
1451 // To %reg:subidx = COPY %subreg
1452 unsigned SubIdx = mi->getOperand(3).getImm();
1453 mi->RemoveOperand(3);
1454 assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx");
1455 mi->getOperand(0).setSubReg(SubIdx);
1456 mi->getOperand(0).setIsUndef(mi->getOperand(1).isUndef());
1457 mi->RemoveOperand(1);
1458 mi->setDesc(TII->get(TargetOpcode::COPY));
1459 DEBUG(dbgs() << "\t\tconvert to:\t" << *mi);
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +00001460 }
1461
Bob Wilsoncc80df92009-09-03 20:58:42 +00001462 // Clear TiedOperands here instead of at the top of the loop
1463 // since most instructions do not have tied operands.
1464 TiedOperands.clear();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001465 mi = nmi;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001466 }
1467 }
1468
Evan Cheng3d720fb2010-05-05 18:45:40 +00001469 // Eliminate REG_SEQUENCE instructions. Their whole purpose was to preseve
1470 // SSA form. It's now safe to de-SSA.
1471 MadeChange |= EliminateRegSequences();
1472
Misha Brukman75fa4e42004-07-22 15:26:23 +00001473 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001474}
Evan Cheng3d720fb2010-05-05 18:45:40 +00001475
1476static void UpdateRegSequenceSrcs(unsigned SrcReg,
Evan Cheng53c779b2010-05-17 20:57:12 +00001477 unsigned DstReg, unsigned SubIdx,
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001478 MachineRegisterInfo *MRI,
1479 const TargetRegisterInfo &TRI) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001480 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(SrcReg),
Evan Cheng3ae56bc2010-05-12 01:27:49 +00001481 RE = MRI->reg_end(); RI != RE; ) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001482 MachineOperand &MO = RI.getOperand();
1483 ++RI;
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001484 MO.substVirtReg(DstReg, SubIdx, TRI);
Evan Cheng53c779b2010-05-17 20:57:12 +00001485 }
1486}
1487
Jakob Stoklund Olesend36f5af2012-01-24 23:28:42 +00001488// Find the first def of Reg, assuming they are all in the same basic block.
1489static MachineInstr *findFirstDef(unsigned Reg, MachineRegisterInfo *MRI) {
1490 SmallPtrSet<MachineInstr*, 8> Defs;
1491 MachineInstr *First = 0;
1492 for (MachineRegisterInfo::def_iterator RI = MRI->def_begin(Reg);
1493 MachineInstr *MI = RI.skipInstruction(); Defs.insert(MI))
1494 First = MI;
1495 if (!First)
1496 return 0;
1497
1498 MachineBasicBlock *MBB = First->getParent();
1499 MachineBasicBlock::iterator A = First, B = First;
1500 bool Moving;
1501 do {
1502 Moving = false;
1503 if (A != MBB->begin()) {
1504 Moving = true;
1505 --A;
1506 if (Defs.erase(A)) First = A;
1507 }
1508 if (B != MBB->end()) {
1509 Defs.erase(B);
1510 ++B;
1511 Moving = true;
1512 }
1513 } while (Moving && !Defs.empty());
1514 assert(Defs.empty() && "Instructions outside basic block!");
1515 return First;
1516}
1517
Evan Cheng53c779b2010-05-17 20:57:12 +00001518/// CoalesceExtSubRegs - If a number of sources of the REG_SEQUENCE are
1519/// EXTRACT_SUBREG from the same register and to the same virtual register
1520/// with different sub-register indices, attempt to combine the
1521/// EXTRACT_SUBREGs and pre-coalesce them. e.g.
1522/// %reg1026<def> = VLDMQ %reg1025<kill>, 260, pred:14, pred:%reg0
1523/// %reg1029:6<def> = EXTRACT_SUBREG %reg1026, 6
1524/// %reg1029:5<def> = EXTRACT_SUBREG %reg1026<kill>, 5
1525/// Since D subregs 5, 6 can combine to a Q register, we can coalesce
1526/// reg1026 to reg1029.
1527void
1528TwoAddressInstructionPass::CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs,
1529 unsigned DstReg) {
1530 SmallSet<unsigned, 4> Seen;
1531 for (unsigned i = 0, e = Srcs.size(); i != e; ++i) {
1532 unsigned SrcReg = Srcs[i];
1533 if (!Seen.insert(SrcReg))
1534 continue;
1535
Bob Wilson26bf8f92010-06-03 23:53:58 +00001536 // Check that the instructions are all in the same basic block.
Manman Ren5f917cd2012-07-02 18:55:36 +00001537 MachineInstr *SrcDefMI = MRI->getUniqueVRegDef(SrcReg);
1538 MachineInstr *DstDefMI = MRI->getUniqueVRegDef(DstReg);
1539 if (!SrcDefMI || !DstDefMI ||
1540 SrcDefMI->getParent() != DstDefMI->getParent())
Bob Wilson26bf8f92010-06-03 23:53:58 +00001541 continue;
1542
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001543 // If there are no other uses than copies which feed into
Evan Cheng53c779b2010-05-17 20:57:12 +00001544 // the reg_sequence, then we might be able to coalesce them.
1545 bool CanCoalesce = true;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001546 SmallVector<unsigned, 4> SrcSubIndices, DstSubIndices;
Evan Cheng53c779b2010-05-17 20:57:12 +00001547 for (MachineRegisterInfo::use_nodbg_iterator
1548 UI = MRI->use_nodbg_begin(SrcReg),
1549 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1550 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001551 if (!UseMI->isCopy() || UseMI->getOperand(0).getReg() != DstReg) {
Evan Cheng53c779b2010-05-17 20:57:12 +00001552 CanCoalesce = false;
1553 break;
1554 }
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001555 SrcSubIndices.push_back(UseMI->getOperand(1).getSubReg());
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001556 DstSubIndices.push_back(UseMI->getOperand(0).getSubReg());
Evan Cheng53c779b2010-05-17 20:57:12 +00001557 }
1558
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001559 if (!CanCoalesce || SrcSubIndices.size() < 2)
Evan Cheng53c779b2010-05-17 20:57:12 +00001560 continue;
1561
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001562 // Check that the source subregisters can be combined.
1563 std::sort(SrcSubIndices.begin(), SrcSubIndices.end());
Bob Wilson852a7e32010-06-15 05:56:31 +00001564 unsigned NewSrcSubIdx = 0;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001565 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(SrcReg), SrcSubIndices,
Bob Wilson852a7e32010-06-15 05:56:31 +00001566 NewSrcSubIdx))
Bob Wilson26bf8f92010-06-03 23:53:58 +00001567 continue;
1568
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001569 // Check that the destination subregisters can also be combined.
1570 std::sort(DstSubIndices.begin(), DstSubIndices.end());
1571 unsigned NewDstSubIdx = 0;
1572 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(DstReg), DstSubIndices,
1573 NewDstSubIdx))
1574 continue;
1575
1576 // If neither source nor destination can be combined to the full register,
1577 // just give up. This could be improved if it ever matters.
1578 if (NewSrcSubIdx != 0 && NewDstSubIdx != 0)
1579 continue;
1580
Bob Wilson852a7e32010-06-15 05:56:31 +00001581 // Now that we know that all the uses are extract_subregs and that those
1582 // subregs can somehow be combined, scan all the extract_subregs again to
1583 // make sure the subregs are in the right order and can be composed.
Bob Wilson852a7e32010-06-15 05:56:31 +00001584 MachineInstr *SomeMI = 0;
1585 CanCoalesce = true;
1586 for (MachineRegisterInfo::use_nodbg_iterator
1587 UI = MRI->use_nodbg_begin(SrcReg),
1588 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1589 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001590 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001591 unsigned DstSubIdx = UseMI->getOperand(0).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001592 unsigned SrcSubIdx = UseMI->getOperand(1).getSubReg();
Bob Wilson852a7e32010-06-15 05:56:31 +00001593 assert(DstSubIdx != 0 && "missing subreg from RegSequence elimination");
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001594 if ((NewDstSubIdx == 0 &&
1595 TRI->composeSubRegIndices(NewSrcSubIdx, DstSubIdx) != SrcSubIdx) ||
1596 (NewSrcSubIdx == 0 &&
1597 TRI->composeSubRegIndices(NewDstSubIdx, SrcSubIdx) != DstSubIdx)) {
Bob Wilson852a7e32010-06-15 05:56:31 +00001598 CanCoalesce = false;
1599 break;
Evan Cheng53c779b2010-05-17 20:57:12 +00001600 }
Jakob Stoklund Olesendefe12d2012-01-24 04:44:01 +00001601 // Keep track of one of the uses. Preferably the first one which has a
1602 // <def,undef> flag.
1603 if (!SomeMI || UseMI->getOperand(0).isUndef())
1604 SomeMI = UseMI;
Bob Wilson852a7e32010-06-15 05:56:31 +00001605 }
1606 if (!CanCoalesce)
1607 continue;
1608
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001609 // Insert a copy to replace the original.
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001610 MachineInstr *CopyMI = BuildMI(*SomeMI->getParent(), SomeMI,
1611 SomeMI->getDebugLoc(),
1612 TII->get(TargetOpcode::COPY))
Jakob Stoklund Olesendefe12d2012-01-24 04:44:01 +00001613 .addReg(DstReg, RegState::Define |
1614 getUndefRegState(SomeMI->getOperand(0).isUndef()),
1615 NewDstSubIdx)
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001616 .addReg(SrcReg, 0, NewSrcSubIdx);
Bob Wilson852a7e32010-06-15 05:56:31 +00001617
1618 // Remove all the old extract instructions.
1619 for (MachineRegisterInfo::use_nodbg_iterator
1620 UI = MRI->use_nodbg_begin(SrcReg),
1621 UE = MRI->use_nodbg_end(); UI != UE; ) {
1622 MachineInstr *UseMI = &*UI;
1623 ++UI;
1624 if (UseMI == CopyMI)
1625 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001626 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001627 // Move any kills to the new copy or extract instruction.
1628 if (UseMI->getOperand(1).isKill()) {
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001629 CopyMI->getOperand(1).setIsKill();
Bob Wilson852a7e32010-06-15 05:56:31 +00001630 if (LV)
1631 // Update live variables
1632 LV->replaceKillInstruction(SrcReg, UseMI, &*CopyMI);
1633 }
1634 UseMI->eraseFromParent();
1635 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001636 }
1637}
1638
Evan Chengc6dcce32010-05-17 23:24:12 +00001639static bool HasOtherRegSequenceUses(unsigned Reg, MachineInstr *RegSeq,
1640 MachineRegisterInfo *MRI) {
1641 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
1642 UE = MRI->use_end(); UI != UE; ++UI) {
1643 MachineInstr *UseMI = &*UI;
1644 if (UseMI != RegSeq && UseMI->isRegSequence())
1645 return true;
1646 }
1647 return false;
1648}
1649
Evan Cheng3d720fb2010-05-05 18:45:40 +00001650/// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
1651/// of the de-ssa process. This replaces sources of REG_SEQUENCE as
1652/// sub-register references of the register defined by REG_SEQUENCE. e.g.
1653///
1654/// %reg1029<def>, %reg1030<def> = VLD1q16 %reg1024<kill>, ...
1655/// %reg1031<def> = REG_SEQUENCE %reg1029<kill>, 5, %reg1030<kill>, 6
1656/// =>
1657/// %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
1658bool TwoAddressInstructionPass::EliminateRegSequences() {
1659 if (RegSequences.empty())
1660 return false;
1661
1662 for (unsigned i = 0, e = RegSequences.size(); i != e; ++i) {
1663 MachineInstr *MI = RegSequences[i];
1664 unsigned DstReg = MI->getOperand(0).getReg();
1665 if (MI->getOperand(0).getSubReg() ||
1666 TargetRegisterInfo::isPhysicalRegister(DstReg) ||
1667 !(MI->getNumOperands() & 1)) {
1668 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << *MI);
1669 llvm_unreachable(0);
1670 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001671
Evan Cheng44bfdd32010-05-17 22:09:49 +00001672 bool IsImpDef = true;
Evan Chengb990a2f2010-05-14 23:21:14 +00001673 SmallVector<unsigned, 4> RealSrcs;
Evan Cheng0bcccac2010-05-11 00:04:31 +00001674 SmallSet<unsigned, 4> Seen;
Evan Cheng3d720fb2010-05-05 18:45:40 +00001675 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001676 // Nothing needs to be inserted for <undef> operands.
1677 if (MI->getOperand(i).isUndef()) {
1678 MI->getOperand(i).setReg(0);
1679 continue;
1680 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001681 unsigned SrcReg = MI->getOperand(i).getReg();
Pete Cooperef74ca62012-04-04 21:03:25 +00001682 unsigned SrcSubIdx = MI->getOperand(i).getSubReg();
Bob Wilson495de3b2010-12-17 01:21:12 +00001683 unsigned SubIdx = MI->getOperand(i+1).getImm();
Pete Coopercd7f02b2012-01-18 04:16:16 +00001684 // DefMI of NULL means the value does not have a vreg in this block
1685 // i.e., its a physical register or a subreg.
1686 // In either case we force a copy to be generated.
1687 MachineInstr *DefMI = NULL;
1688 if (!MI->getOperand(i).getSubReg() &&
1689 !TargetRegisterInfo::isPhysicalRegister(SrcReg)) {
Manman Ren5f917cd2012-07-02 18:55:36 +00001690 DefMI = MRI->getUniqueVRegDef(SrcReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001691 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001692
Pete Coopercd7f02b2012-01-18 04:16:16 +00001693 if (DefMI && DefMI->isImplicitDef()) {
Evan Chengb990a2f2010-05-14 23:21:14 +00001694 DefMI->eraseFromParent();
1695 continue;
1696 }
Evan Cheng44bfdd32010-05-17 22:09:49 +00001697 IsImpDef = false;
Evan Chengb990a2f2010-05-14 23:21:14 +00001698
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001699 // Remember COPY sources. These might be candidate for coalescing.
Pete Coopercd7f02b2012-01-18 04:16:16 +00001700 if (DefMI && DefMI->isCopy() && DefMI->getOperand(1).getSubReg())
Evan Chengb990a2f2010-05-14 23:21:14 +00001701 RealSrcs.push_back(DefMI->getOperand(1).getReg());
1702
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001703 bool isKill = MI->getOperand(i).isKill();
Pete Coopercd7f02b2012-01-18 04:16:16 +00001704 if (!DefMI || !Seen.insert(SrcReg) ||
1705 MI->getParent() != DefMI->getParent() ||
Bob Wilson495de3b2010-12-17 01:21:12 +00001706 !isKill || HasOtherRegSequenceUses(SrcReg, MI, MRI) ||
1707 !TRI->getMatchingSuperRegClass(MRI->getRegClass(DstReg),
1708 MRI->getRegClass(SrcReg), SubIdx)) {
Evan Cheng054dbb82010-05-13 00:00:35 +00001709 // REG_SEQUENCE cannot have duplicated operands, add a copy.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001710 // Also add an copy if the source is live-in the block. We don't want
Evan Cheng054dbb82010-05-13 00:00:35 +00001711 // to end up with a partial-redef of a livein, e.g.
1712 // BB0:
1713 // reg1051:10<def> =
1714 // ...
1715 // BB1:
1716 // ... = reg1051:10
1717 // BB2:
1718 // reg1051:9<def> =
1719 // LiveIntervalAnalysis won't like it.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001720 //
1721 // If the REG_SEQUENCE doesn't kill its source, keeping live variables
1722 // correctly up to date becomes very difficult. Insert a copy.
Jakob Stoklund Olesene4b9c4f2010-08-09 20:19:16 +00001723
1724 // Defer any kill flag to the last operand using SrcReg. Otherwise, we
1725 // might insert a COPY that uses SrcReg after is was killed.
1726 if (isKill)
1727 for (unsigned j = i + 2; j < e; j += 2)
1728 if (MI->getOperand(j).getReg() == SrcReg) {
1729 MI->getOperand(j).setIsKill();
1730 isKill = false;
1731 break;
1732 }
1733
Evan Cheng054dbb82010-05-13 00:00:35 +00001734 MachineBasicBlock::iterator InsertLoc = MI;
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001735 MachineInstr *CopyMI = BuildMI(*MI->getParent(), InsertLoc,
1736 MI->getDebugLoc(), TII->get(TargetOpcode::COPY))
Bob Wilson495de3b2010-12-17 01:21:12 +00001737 .addReg(DstReg, RegState::Define, SubIdx)
Pete Cooperef74ca62012-04-04 21:03:25 +00001738 .addReg(SrcReg, getKillRegState(isKill), SrcSubIdx);
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001739 MI->getOperand(i).setReg(0);
Pete Coopercd7f02b2012-01-18 04:16:16 +00001740 if (LV && isKill && !TargetRegisterInfo::isPhysicalRegister(SrcReg))
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001741 LV->replaceKillInstruction(SrcReg, MI, CopyMI);
1742 DEBUG(dbgs() << "Inserted: " << *CopyMI);
Evan Cheng0bcccac2010-05-11 00:04:31 +00001743 }
1744 }
1745
1746 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
1747 unsigned SrcReg = MI->getOperand(i).getReg();
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001748 if (!SrcReg) continue;
Evan Cheng53c779b2010-05-17 20:57:12 +00001749 unsigned SubIdx = MI->getOperand(i+1).getImm();
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001750 UpdateRegSequenceSrcs(SrcReg, DstReg, SubIdx, MRI, *TRI);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001751 }
1752
Jakob Stoklund Olesend36f5af2012-01-24 23:28:42 +00001753 // Set <def,undef> flags on the first DstReg def in the basic block.
1754 // It marks the beginning of the live range. All the other defs are
1755 // read-modify-write.
1756 if (MachineInstr *Def = findFirstDef(DstReg, MRI)) {
1757 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
1758 MachineOperand &MO = Def->getOperand(i);
1759 if (MO.isReg() && MO.isDef() && MO.getReg() == DstReg)
1760 MO.setIsUndef();
1761 }
1762 // Make sure there is a full non-subreg imp-def operand on the
1763 // instruction. This shouldn't be necessary, but it seems that at least
1764 // RAFast requires it.
1765 Def->addRegisterDefined(DstReg, TRI);
1766 DEBUG(dbgs() << "First def: " << *Def);
1767 }
1768
Evan Cheng44bfdd32010-05-17 22:09:49 +00001769 if (IsImpDef) {
1770 DEBUG(dbgs() << "Turned: " << *MI << " into an IMPLICIT_DEF");
1771 MI->setDesc(TII->get(TargetOpcode::IMPLICIT_DEF));
1772 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
Andrew Trick8247e0d2012-02-03 05:12:30 +00001773 MI->RemoveOperand(j);
Evan Cheng44bfdd32010-05-17 22:09:49 +00001774 } else {
1775 DEBUG(dbgs() << "Eliminated: " << *MI);
1776 MI->eraseFromParent();
1777 }
Evan Chengb990a2f2010-05-14 23:21:14 +00001778
Jakob Stoklund Olesenfe181f42010-06-18 23:10:20 +00001779 // Try coalescing some EXTRACT_SUBREG instructions. This can create
1780 // INSERT_SUBREG instructions that must have <undef> flags added by
1781 // LiveIntervalAnalysis, so only run it when LiveVariables is available.
1782 if (LV)
1783 CoalesceExtSubRegs(RealSrcs, DstReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001784 }
1785
Evan Chengfc6e6a92010-05-10 21:24:55 +00001786 RegSequences.clear();
Evan Cheng3d720fb2010-05-05 18:45:40 +00001787 return true;
1788}