blob: fba380df288f714ed5af2a8700e3f44eae605fa2 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Chris Lattner413ae252009-10-20 00:42:49 +000015#include "ARM.h" // FIXME: FACTOR ENUMS BETTER.
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
21#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000022using namespace llvm;
23
24// Include the auto-generated portion of the assembly writer.
25#define MachineInstr MCInst
26#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000027#include "ARMGenAsmWriter.inc"
28#undef MachineInstr
29#undef ARMAsmPrinter
30
Johnny Chen9e088762010-03-17 17:52:21 +000031static unsigned NextReg(unsigned Reg) {
32 switch (Reg) {
33 case ARM::D0:
34 return ARM::D1;
35 case ARM::D1:
36 return ARM::D2;
37 case ARM::D2:
38 return ARM::D3;
39 case ARM::D3:
40 return ARM::D4;
41 case ARM::D4:
42 return ARM::D5;
43 case ARM::D5:
44 return ARM::D6;
45 case ARM::D6:
46 return ARM::D7;
47 case ARM::D7:
48 return ARM::D8;
49 case ARM::D8:
50 return ARM::D9;
51 case ARM::D9:
52 return ARM::D10;
53 case ARM::D10:
54 return ARM::D11;
55 case ARM::D11:
56 return ARM::D12;
57 case ARM::D12:
58 return ARM::D13;
59 case ARM::D13:
60 return ARM::D14;
61 case ARM::D14:
62 return ARM::D15;
63 case ARM::D15:
64 return ARM::D16;
65 case ARM::D16:
66 return ARM::D17;
67 case ARM::D17:
68 return ARM::D18;
69 case ARM::D18:
70 return ARM::D19;
71 case ARM::D19:
72 return ARM::D20;
73 case ARM::D20:
74 return ARM::D21;
75 case ARM::D21:
76 return ARM::D22;
77 case ARM::D22:
78 return ARM::D23;
79 case ARM::D23:
80 return ARM::D24;
81 case ARM::D24:
82 return ARM::D25;
83 case ARM::D25:
84 return ARM::D26;
85 case ARM::D26:
86 return ARM::D27;
87 case ARM::D27:
88 return ARM::D28;
89 case ARM::D28:
90 return ARM::D29;
91 case ARM::D29:
92 return ARM::D30;
93 case ARM::D30:
94 return ARM::D31;
95
96 default:
97 assert(0 && "Unexpected register enum");
98 }
99}
100
101void ARMInstPrinter::printInst(const MCInst *MI) {
102 // Check for MOVs and print canonical forms, instead.
103 if (MI->getOpcode() == ARM::MOVs) {
104 const MCOperand &Dst = MI->getOperand(0);
105 const MCOperand &MO1 = MI->getOperand(1);
106 const MCOperand &MO2 = MI->getOperand(2);
107 const MCOperand &MO3 = MI->getOperand(3);
108
109 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
110 printSBitModifierOperand(MI, 6);
111 printPredicateOperand(MI, 4);
112
113 O << '\t' << getRegisterName(Dst.getReg())
114 << ", " << getRegisterName(MO1.getReg());
115
116 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
117 return;
118
119 O << ", ";
120
121 if (MO2.getReg()) {
122 O << getRegisterName(MO2.getReg());
123 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
124 } else {
125 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
126 }
127 return;
128 }
129
130 // A8.6.123 PUSH
131 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
132 MI->getOperand(0).getReg() == ARM::SP) {
133 const MCOperand &MO1 = MI->getOperand(2);
134 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
135 O << '\t' << "push";
136 printPredicateOperand(MI, 3);
137 O << '\t';
138 printRegisterList(MI, 5);
139 return;
140 }
141 }
142
143 // A8.6.122 POP
144 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
145 MI->getOperand(0).getReg() == ARM::SP) {
146 const MCOperand &MO1 = MI->getOperand(2);
147 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
148 O << '\t' << "pop";
149 printPredicateOperand(MI, 3);
150 O << '\t';
151 printRegisterList(MI, 5);
152 return;
153 }
154 }
155
156 // A8.6.355 VPUSH
157 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
158 MI->getOperand(0).getReg() == ARM::SP) {
159 const MCOperand &MO1 = MI->getOperand(2);
160 if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::db) {
161 O << '\t' << "vpush";
162 printPredicateOperand(MI, 3);
163 O << '\t';
164 printRegisterList(MI, 5);
165 return;
166 }
167 }
168
169 // A8.6.354 VPOP
170 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
171 MI->getOperand(0).getReg() == ARM::SP) {
172 const MCOperand &MO1 = MI->getOperand(2);
173 if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::ia) {
174 O << '\t' << "vpop";
175 printPredicateOperand(MI, 3);
176 O << '\t';
177 printRegisterList(MI, 5);
178 return;
179 }
180 }
181
182 printInstruction(MI);
183 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000184
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000185void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
186 const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000187 const MCOperand &Op = MI->getOperand(OpNo);
188 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000189 unsigned Reg = Op.getReg();
190 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Johnny Chen9e088762010-03-17 17:52:21 +0000191 O << '{' << getRegisterName(Reg) << ", "
192 << getRegisterName(NextReg(Reg)) << '}';
193#if 0
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000194 // FIXME: Breaks e.g. ARM/vmul.ll.
195 assert(0);
196 /*
197 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
198 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
199 O << '{'
200 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
201 << '}';*/
Johnny Chen9e088762010-03-17 17:52:21 +0000202#endif
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000203 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
204 assert(0);
205 /*
206 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
207 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
208 &ARM::DPR_VFP2RegClass);
209 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
210 */
211 } else {
212 O << getRegisterName(Reg);
213 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000214 } else if (Op.isImm()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000215 bool isCallOp = Modifier && !strcmp(Modifier, "call");
216 assert(isCallOp ||
217 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000218 O << '#' << Op.getImm();
219 } else {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000220 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000221 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000222 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000223 }
224}
Chris Lattner61d35c22009-10-19 21:21:39 +0000225
226static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
227 const MCAsmInfo *MAI) {
228 // Break it up into two parts that make up a shifter immediate.
229 V = ARM_AM::getSOImmVal(V);
230 assert(V != -1 && "Not a valid so_imm value!");
231
232 unsigned Imm = ARM_AM::getSOImmValImm(V);
233 unsigned Rot = ARM_AM::getSOImmValRot(V);
234
235 // Print low-level immediate formation info, per
236 // A5.1.3: "Data-processing operands - Immediate".
237 if (Rot) {
238 O << "#" << Imm << ", " << Rot;
239 // Pretty printed version.
240 if (VerboseAsm)
241 O << ' ' << MAI->getCommentString()
242 << ' ' << (int)ARM_AM::rotr32(Imm, Rot);
243 } else {
244 O << "#" << Imm;
245 }
246}
247
248
249/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
250/// immediate in bits 0-7.
251void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum) {
252 const MCOperand &MO = MI->getOperand(OpNum);
253 assert(MO.isImm() && "Not a valid so_imm value!");
254 printSOImm(O, MO.getImm(), VerboseAsm, &MAI);
255}
Chris Lattner084f87d2009-10-19 21:57:05 +0000256
Chris Lattner017d9472009-10-20 00:40:56 +0000257/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
258/// followed by an 'orr' to materialize.
259void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum) {
260 // FIXME: REMOVE this method.
261 abort();
262}
263
264// so_reg is a 4-operand unit corresponding to register forms of the A5.1
265// "Addressing Mode 1 - Data-processing operands" forms. This includes:
266// REG 0 0 - e.g. R5
267// REG REG 0,SH_OPC - e.g. R5, ROR R3
268// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
269void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum) {
270 const MCOperand &MO1 = MI->getOperand(OpNum);
271 const MCOperand &MO2 = MI->getOperand(OpNum+1);
272 const MCOperand &MO3 = MI->getOperand(OpNum+2);
273
274 O << getRegisterName(MO1.getReg());
275
276 // Print the shift opc.
277 O << ", "
278 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
279 << ' ';
280
281 if (MO2.getReg()) {
282 O << getRegisterName(MO2.getReg());
283 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
284 } else {
285 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
286 }
287}
Chris Lattner084f87d2009-10-19 21:57:05 +0000288
289
290void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op) {
291 const MCOperand &MO1 = MI->getOperand(Op);
292 const MCOperand &MO2 = MI->getOperand(Op+1);
293 const MCOperand &MO3 = MI->getOperand(Op+2);
294
295 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
296 printOperand(MI, Op);
297 return;
298 }
299
300 O << "[" << getRegisterName(MO1.getReg());
301
302 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000303 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000304 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000305 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
306 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000307 O << "]";
308 return;
309 }
310
311 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000312 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
313 << getRegisterName(MO2.getReg());
Chris Lattner084f87d2009-10-19 21:57:05 +0000314
315 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
316 O << ", "
317 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
318 << " #" << ShImm;
319 O << "]";
320}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000321
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000322void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
323 unsigned OpNum) {
324 const MCOperand &MO1 = MI->getOperand(OpNum);
325 const MCOperand &MO2 = MI->getOperand(OpNum+1);
326
327 if (!MO1.getReg()) {
328 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
329 assert(ImmOffs && "Malformed indexed load / store!");
Johnny Chen9e088762010-03-17 17:52:21 +0000330 O << '#'
331 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
332 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000333 return;
334 }
335
Johnny Chen9e088762010-03-17 17:52:21 +0000336 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
337 << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000338
339 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
340 O << ", "
341 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
342 << " #" << ShImm;
343}
344
345void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum) {
346 const MCOperand &MO1 = MI->getOperand(OpNum);
347 const MCOperand &MO2 = MI->getOperand(OpNum+1);
348 const MCOperand &MO3 = MI->getOperand(OpNum+2);
349
350 O << '[' << getRegisterName(MO1.getReg());
351
352 if (MO2.getReg()) {
353 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
354 << getRegisterName(MO2.getReg()) << ']';
355 return;
356 }
357
358 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
359 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000360 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
361 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000362 O << ']';
363}
364
365void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
366 unsigned OpNum) {
367 const MCOperand &MO1 = MI->getOperand(OpNum);
368 const MCOperand &MO2 = MI->getOperand(OpNum+1);
369
370 if (MO1.getReg()) {
371 O << (char)ARM_AM::getAM3Op(MO2.getImm())
372 << getRegisterName(MO1.getReg());
373 return;
374 }
375
376 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
377 assert(ImmOffs && "Malformed indexed load / store!");
Johnny Chen9e088762010-03-17 17:52:21 +0000378 O << '#'
379 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
380 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000381}
382
Chris Lattnere306d8d2009-10-19 22:09:23 +0000383
384void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
385 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000386 const MCOperand &MO2 = MI->getOperand(OpNum+1);
387 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000388 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000389 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000390 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000391 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
392 if (Mode == ARM_AM::ia)
393 O << ".w";
394 } else {
395 printOperand(MI, OpNum);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000396 }
397}
398
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000399void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
400 const char *Modifier) {
401 const MCOperand &MO1 = MI->getOperand(OpNum);
402 const MCOperand &MO2 = MI->getOperand(OpNum+1);
403
404 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
405 printOperand(MI, OpNum);
406 return;
407 }
408
409 if (Modifier && strcmp(Modifier, "submode") == 0) {
410 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000411 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000412 return;
413 } else if (Modifier && strcmp(Modifier, "base") == 0) {
414 // Used for FSTM{D|S} and LSTM{D|S} operations.
415 O << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000416 return;
417 }
418
419 O << "[" << getRegisterName(MO1.getReg());
420
421 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
422 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000423 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000424 << ImmOffs*4;
425 }
426 O << "]";
427}
428
Chris Lattner235e2f62009-10-20 06:22:33 +0000429void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum) {
430 const MCOperand &MO1 = MI->getOperand(OpNum);
431 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000432 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Chris Lattner235e2f62009-10-20 06:22:33 +0000433
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000434 // FIXME: No support yet for specifying alignment.
435 O << '[' << getRegisterName(MO1.getReg()) << ']';
436
437 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
438 if (MO2.getReg() == 0)
439 O << '!';
440 else
441 O << ", " << getRegisterName(MO2.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000442 }
443}
444
445void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
446 const char *Modifier) {
447 assert(0 && "FIXME: Implement printAddrModePCOperand");
448}
449
450void ARMInstPrinter::printBitfieldInvMaskImmOperand (const MCInst *MI,
451 unsigned OpNum) {
452 const MCOperand &MO = MI->getOperand(OpNum);
453 uint32_t v = ~MO.getImm();
454 int32_t lsb = CountTrailingZeros_32(v);
455 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
456 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
457 O << '#' << lsb << ", #" << width;
458}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000459
Chris Lattnere306d8d2009-10-19 22:09:23 +0000460void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum) {
461 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000462 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
463 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000464 O << getRegisterName(MI->getOperand(i).getReg());
465 }
466 O << "}";
467}
Chris Lattner4d152222009-10-19 22:23:04 +0000468
Johnny Chen9e088762010-03-17 17:52:21 +0000469void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum) {
470 const MCOperand &Op = MI->getOperand(OpNum);
471 unsigned option = Op.getImm();
472 unsigned mode = option & 31;
473 bool changemode = option >> 5 & 1;
474 unsigned AIF = option >> 6 & 7;
475 unsigned imod = option >> 9 & 3;
476 if (imod == 2)
477 O << "ie";
478 else if (imod == 3)
479 O << "id";
480 O << '\t';
481 if (imod > 1) {
482 if (AIF & 4) O << 'a';
483 if (AIF & 2) O << 'i';
484 if (AIF & 1) O << 'f';
485 if (AIF > 0 && changemode) O << ", ";
486 }
487 if (changemode)
488 O << '#' << mode;
489}
490
491void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum) {
492 const MCOperand &Op = MI->getOperand(OpNum);
493 unsigned Mask = Op.getImm();
494 if (Mask) {
495 O << '_';
496 if (Mask & 8) O << 'f';
497 if (Mask & 4) O << 's';
498 if (Mask & 2) O << 'x';
499 if (Mask & 1) O << 'c';
500 }
501}
502
503void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum){
504 const MCOperand &Op = MI->getOperand(OpNum);
505 O << '#';
506 if (Op.getImm() < 0)
507 O << '-' << (-Op.getImm() - 1);
508 else
509 O << Op.getImm();
510}
511
Chris Lattner413ae252009-10-20 00:42:49 +0000512void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum) {
513 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
514 if (CC != ARMCC::AL)
515 O << ARMCondCodeToString(CC);
516}
517
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000518void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
519 unsigned OpNum) {
520 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
521 O << ARMCondCodeToString(CC);
522}
523
Chris Lattner233917c2009-10-20 00:46:11 +0000524void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum){
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000525 if (MI->getOperand(OpNum).getReg()) {
526 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
527 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000528 O << 's';
529 }
530}
531
532
Chris Lattner4d152222009-10-19 22:23:04 +0000533
Chris Lattnera70e6442009-10-19 22:33:05 +0000534void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
535 const char *Modifier) {
536 // FIXME: remove this.
537 abort();
538}
Chris Lattner4d152222009-10-19 22:23:04 +0000539
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000540void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum) {
541 O << MI->getOperand(OpNum).getImm();
542}
543
544
Chris Lattner4d152222009-10-19 22:23:04 +0000545void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum) {
546 // FIXME: remove this.
547 abort();
548}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000549
550void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000551 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000552}
Johnny Chen9e088762010-03-17 17:52:21 +0000553
554void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum) {
555 // (3 - the number of trailing zeros) is the number of then / else.
556 unsigned Mask = MI->getOperand(OpNum).getImm();
557 unsigned CondBit0 = Mask >> 4 & 1;
558 unsigned NumTZ = CountTrailingZeros_32(Mask);
559 assert(NumTZ <= 3 && "Invalid IT mask!");
560 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
561 bool T = ((Mask >> Pos) & 1) == CondBit0;
562 if (T)
563 O << 't';
564 else
565 O << 'e';
566 }
567}
568
569void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op)
570{
571 const MCOperand &MO1 = MI->getOperand(Op);
572 const MCOperand &MO2 = MI->getOperand(Op+1);
573 O << "[" << getRegisterName(MO1.getReg());
574 O << ", " << getRegisterName(MO2.getReg()) << "]";
575}
576
577void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
578 unsigned Scale) {
579 const MCOperand &MO1 = MI->getOperand(Op);
580 const MCOperand &MO2 = MI->getOperand(Op+1);
581 const MCOperand &MO3 = MI->getOperand(Op+2);
582
583 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
584 printOperand(MI, Op);
585 return;
586 }
587
588 O << "[" << getRegisterName(MO1.getReg());
589 if (MO3.getReg())
590 O << ", " << getRegisterName(MO3.getReg());
591 else if (unsigned ImmOffs = MO2.getImm())
592 O << ", #" << ImmOffs * Scale;
593 O << "]";
594}
595
596void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op)
597{
598 printThumbAddrModeRI5Operand(MI, Op, 1);
599}
600
601void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op)
602{
603 printThumbAddrModeRI5Operand(MI, Op, 2);
604}
605
606void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op)
607{
608 printThumbAddrModeRI5Operand(MI, Op, 4);
609}
610
611void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI,unsigned Op) {
612 const MCOperand &MO1 = MI->getOperand(Op);
613 const MCOperand &MO2 = MI->getOperand(Op+1);
614 O << "[" << getRegisterName(MO1.getReg());
615 if (unsigned ImmOffs = MO2.getImm())
616 O << ", #" << ImmOffs*4;
617 O << "]";
618}
619
620void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum) {
621 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
622 if (MI->getOpcode() == ARM::t2TBH)
623 O << ", lsl #1";
624 O << ']';
625}
626
627// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
628// register with shift forms.
629// REG 0 0 - e.g. R5
630// REG IMM, SH_OPC - e.g. R5, LSL #3
631void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum) {
632 const MCOperand &MO1 = MI->getOperand(OpNum);
633 const MCOperand &MO2 = MI->getOperand(OpNum+1);
634
635 unsigned Reg = MO1.getReg();
636 O << getRegisterName(Reg);
637
638 // Print the shift opc.
639 O << ", "
640 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
641 << " ";
642
643 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
644 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
645}
646
647void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
648 unsigned OpNum) {
649 const MCOperand &MO1 = MI->getOperand(OpNum);
650 const MCOperand &MO2 = MI->getOperand(OpNum+1);
651
652 O << "[" << getRegisterName(MO1.getReg());
653
654 unsigned OffImm = MO2.getImm();
655 if (OffImm) // Don't print +0.
656 O << ", #" << OffImm;
657 O << "]";
658}
659
660void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
661 unsigned OpNum) {
662 const MCOperand &MO1 = MI->getOperand(OpNum);
663 const MCOperand &MO2 = MI->getOperand(OpNum+1);
664
665 O << "[" << getRegisterName(MO1.getReg());
666
667 int32_t OffImm = (int32_t)MO2.getImm();
668 // Don't print +0.
669 if (OffImm < 0)
670 O << ", #-" << -OffImm;
671 else if (OffImm > 0)
672 O << ", #" << OffImm;
673 O << "]";
674}
675
676void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
677 unsigned OpNum) {
678 const MCOperand &MO1 = MI->getOperand(OpNum);
679 const MCOperand &MO2 = MI->getOperand(OpNum+1);
680
681 O << "[" << getRegisterName(MO1.getReg());
682
683 int32_t OffImm = (int32_t)MO2.getImm() / 4;
684 // Don't print +0.
685 if (OffImm < 0)
686 O << ", #-" << -OffImm * 4;
687 else if (OffImm > 0)
688 O << ", #" << OffImm * 4;
689 O << "]";
690}
691
692void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
693 unsigned OpNum) {
694 const MCOperand &MO1 = MI->getOperand(OpNum);
695 int32_t OffImm = (int32_t)MO1.getImm();
696 // Don't print +0.
697 if (OffImm < 0)
698 O << "#-" << -OffImm;
699 else if (OffImm > 0)
700 O << "#" << OffImm;
701}
702
703void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
704 unsigned OpNum) {
705 const MCOperand &MO1 = MI->getOperand(OpNum);
706 int32_t OffImm = (int32_t)MO1.getImm() / 4;
707 // Don't print +0.
708 if (OffImm < 0)
709 O << "#-" << -OffImm * 4;
710 else if (OffImm > 0)
711 O << "#" << OffImm * 4;
712}
713
714void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
715 unsigned OpNum) {
716 const MCOperand &MO1 = MI->getOperand(OpNum);
717 const MCOperand &MO2 = MI->getOperand(OpNum+1);
718 const MCOperand &MO3 = MI->getOperand(OpNum+2);
719
720 O << "[" << getRegisterName(MO1.getReg());
721
722 assert(MO2.getReg() && "Invalid so_reg load / store address!");
723 O << ", " << getRegisterName(MO2.getReg());
724
725 unsigned ShAmt = MO3.getImm();
726 if (ShAmt) {
727 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
728 O << ", lsl #" << ShAmt;
729 }
730 O << "]";
731}
732
733void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum) {
734 O << '#' << MI->getOperand(OpNum).getImm();
735}
736
737void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum) {
738 O << '#' << MI->getOperand(OpNum).getImm();
739}
740