blob: 6a42240736e012556e99e5386e8c3892e6422c5b [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the X86 machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-emitter"
16#include "X86InstrInfo.h"
Evan Chengaf743252008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "X86Relocations.h"
21#include "X86.h"
Chris Lattner7fd81132009-10-27 17:01:03 +000022#include "llvm/LLVMContext.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/PassManager.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/Passes.h"
29#include "llvm/Function.h"
30#include "llvm/ADT/Statistic.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar6e966212009-08-31 08:08:38 +000032#include "llvm/MC/MCExpr.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000033#include "llvm/MC/MCInst.h"
Evan Cheng872bd4b2008-03-14 07:13:42 +000034#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000035#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000036#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/Target/TargetOptions.h"
38using namespace llvm;
39
40STATISTIC(NumEmitted, "Number of machine instructions emitted");
41
42namespace {
Chris Lattner5b6b1782009-08-16 02:45:18 +000043 template<class CodeEmitter>
Nick Lewycky492d06e2009-10-25 06:33:48 +000044 class Emitter : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045 const X86InstrInfo *II;
46 const TargetData *TD;
Dan Gohmanb41dfba2008-05-14 01:58:56 +000047 X86TargetMachine &TM;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000048 CodeEmitter &MCE;
Evan Chengaf743252008-01-05 02:26:58 +000049 intptr_t PICBaseOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 bool Is64BitMode;
Evan Cheng8ee6bab2007-12-22 09:40:20 +000051 bool IsPIC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 public:
53 static char ID;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000054 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohman26f8c272008-09-04 17:05:41 +000055 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000056 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Cheng28e7e162008-01-04 10:46:51 +000057 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000058 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohman26f8c272008-09-04 17:05:41 +000060 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000061 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Cheng28e7e162008-01-04 10:46:51 +000062 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063
64 bool runOnMachineFunction(MachineFunction &MF);
65
66 virtual const char *getPassName() const {
67 return "X86 Machine Code Emitter";
68 }
69
Evan Cheng0729ccf2008-01-05 00:41:47 +000070 void emitInstruction(const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +000071 const TargetInstrDesc *Desc);
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000072
73 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanf5f72242009-07-31 23:44:16 +000074 AU.setPreservesAll();
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000075 AU.addRequired<MachineModuleInfo>();
76 MachineFunctionPass::getAnalysisUsage(AU);
77 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078
79 private:
80 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000081 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +000082 intptr_t Disp = 0, intptr_t PCAdj = 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +000083 bool Indirect = false);
Evan Chengf0123872008-01-03 02:56:28 +000084 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman5ad09472008-10-24 01:57:54 +000085 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Chengf0123872008-01-03 02:56:28 +000086 intptr_t PCAdj = 0);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000087 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +000088 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089
90 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +000091 intptr_t Adj = 0, bool IsPCRel = true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
93 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng5d0d34e2008-10-17 17:14:20 +000094 void emitRegModRMByte(unsigned RegOpcodeField);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
96 void emitConstant(uint64_t Val, unsigned Size);
97
98 void emitMemModRMByte(const MachineInstr &MI,
99 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000100 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101
Dan Gohman06844672008-02-08 03:29:40 +0000102 unsigned getX86RegNum(unsigned RegNo) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000104
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000105template<class CodeEmitter>
106 char Emitter<CodeEmitter>::ID = 0;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000107} // end anonymous namespace.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000110/// to the specified templated MachineCodeEmitter object.
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000111FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
112 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000113 return new Emitter<JITCodeEmitter>(TM, JCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000115
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000116template<class CodeEmitter>
117bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000118
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000119 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
120
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000121 II = TM.getInstrInfo();
122 TD = TM.getTargetData();
Evan Cheng28e7e162008-01-04 10:46:51 +0000123 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chengae50ca32008-05-20 01:56:59 +0000124 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 do {
David Greene00f64b82010-01-05 01:28:53 +0000127 DEBUG(dbgs() << "JITTing function '"
Daniel Dunbar005975c2009-07-25 00:23:56 +0000128 << MF.getFunction()->getName() << "'\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 MCE.startFunction(MF);
130 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
131 MBB != E; ++MBB) {
132 MCE.StartMachineBasicBlock(MBB);
133 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0729ccf2008-01-05 00:41:47 +0000134 I != E; ++I) {
Chris Lattner5b930372008-01-07 07:27:27 +0000135 const TargetInstrDesc &Desc = I->getDesc();
136 emitInstruction(*I, &Desc);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000137 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner5b930372008-01-07 07:27:27 +0000138 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0729ccf2008-01-05 00:41:47 +0000139 emitInstruction(*I, &II->get(X86::POP32r));
140 NumEmitted++; // Keep track of the # of mi's emitted
141 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 }
143 } while (MCE.finishFunction(MF));
144
145 return false;
146}
147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148/// emitPCRelativeBlockAddress - This method keeps track of the information
149/// necessary to resolve the address of this block later and emits a dummy
150/// value.
151///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000152template<class CodeEmitter>
153void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 // Remember where this reference was and where it is to so we can
155 // deal with it later.
156 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
157 X86::reloc_pcrel_word, MBB));
158 MCE.emitWordLE(0);
159}
160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161/// emitGlobalAddress - Emit the specified address to the code stream assuming
162/// this is part of a "take the address of a global" instruction.
163///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000164template<class CodeEmitter>
165void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000166 intptr_t Disp /* = 0 */,
167 intptr_t PCAdj /* = 0 */,
Evan Cheng8af22c42008-11-10 01:08:07 +0000168 bool Indirect /* = false */) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000169 intptr_t RelocCST = Disp;
Evan Chengf0123872008-01-03 02:56:28 +0000170 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000171 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000172 else if (Reloc == X86::reloc_pcrel_word)
173 RelocCST = PCAdj;
Evan Cheng8af22c42008-11-10 01:08:07 +0000174 MachineRelocation MR = Indirect
175 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000176 GV, RelocCST, false)
Evan Cheng28e7e162008-01-04 10:46:51 +0000177 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000178 GV, RelocCST, false);
Evan Cheng28e7e162008-01-04 10:46:51 +0000179 MCE.addRelocation(MR);
Dan Gohman5ad09472008-10-24 01:57:54 +0000180 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000182 MCE.emitDWordLE(Disp);
183 else
184 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185}
186
187/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
188/// be emitted to the current location in the function, and allow it to be PC
189/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000190template<class CodeEmitter>
191void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
192 unsigned Reloc) {
Evan Chengaf743252008-01-05 02:26:58 +0000193 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Evan Phoenixb2da3412010-02-04 19:56:59 +0000194
195 // X86 never needs stubs because instruction selection will always pick
196 // an instruction sequence that is large enough to hold any address
197 // to a symbol.
198 // (see X86ISelLowering.cpp, near 2039: X86TargetLowering::LowerCall)
199 bool NeedStub = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Phoenixb2da3412010-02-04 19:56:59 +0000201 Reloc, ES, RelocCST,
202 0, NeedStub));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000204 MCE.emitDWordLE(0);
205 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207}
208
209/// emitConstPoolAddress - Arrange for the address of an constant pool
210/// to be emitted to the current location in the function, and allow it to be PC
211/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000212template<class CodeEmitter>
213void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000214 intptr_t Disp /* = 0 */,
Evan Chengf0123872008-01-03 02:56:28 +0000215 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000216 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000217 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000218 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000219 else if (Reloc == X86::reloc_pcrel_word)
220 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000222 Reloc, CPI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000223 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000225 MCE.emitDWordLE(Disp);
226 else
227 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228}
229
230/// emitJumpTableAddress - Arrange for the address of a jump table to
231/// be emitted to the current location in the function, and allow it to be PC
232/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000233template<class CodeEmitter>
234void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +0000235 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000236 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000237 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000238 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000239 else if (Reloc == X86::reloc_pcrel_word)
240 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000242 Reloc, JTI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000243 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000245 MCE.emitDWordLE(0);
246 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248}
249
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000250template<class CodeEmitter>
251unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Chris Lattner82841a82010-02-05 01:53:19 +0000252 return X86RegisterInfo::getX86RegNum(RegNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253}
254
255inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
256 unsigned RM) {
257 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
258 return RM | (RegOpcode << 3) | (Mod << 6);
259}
260
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000261template<class CodeEmitter>
262void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
263 unsigned RegOpcodeFld){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
265}
266
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000267template<class CodeEmitter>
268void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000269 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
270}
271
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000272template<class CodeEmitter>
273void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
274 unsigned Index,
275 unsigned Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 // SIB byte is in the same format as the ModRMByte...
277 MCE.emitByte(ModRMByte(SS, Index, Base));
278}
279
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000280template<class CodeEmitter>
281void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 // Output the constant in little endian byte order...
283 for (unsigned i = 0; i != Size; ++i) {
284 MCE.emitByte(Val & 255);
285 Val >>= 8;
286 }
287}
288
289/// isDisp8 - Return true if this signed displacement fits in a 8-bit
290/// sign-extended field.
291static bool isDisp8(int Value) {
292 return Value == (signed char)Value;
293}
294
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000295static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
296 const TargetMachine &TM) {
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000297 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesen2b65b742008-08-12 18:23:48 +0000298 // mechanism as 32-bit mode.
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000299 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
300 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
301 return false;
302
Chris Lattner8b1d2b92009-07-10 06:07:08 +0000303 // Return true if this is a reference to a stub containing the address of the
304 // global, not the global itself.
Chris Lattner6d62ab92009-07-10 06:29:59 +0000305 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Cheng28e7e162008-01-04 10:46:51 +0000306}
307
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000308template<class CodeEmitter>
309void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000310 int DispVal,
311 intptr_t Adj /* = 0 */,
312 bool IsPCRel /* = true */) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 // If this is a simple integer displacement that doesn't require a relocation,
314 // emit it now.
315 if (!RelocOp) {
316 emitConstant(DispVal, 4);
317 return;
318 }
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000319
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 // Otherwise, this is something that requires a relocation. Emit it as such
321 // now.
Daniel Dunbar064aca12009-09-01 22:07:06 +0000322 unsigned RelocType = Is64BitMode ?
323 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
324 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000325 if (RelocOp->isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000327 // But it's probably not beneficial. If the MCE supports using RIP directly
328 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendlingf3a655f2008-02-26 10:57:23 +0000329 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
330 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000331 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar064aca12009-09-01 22:07:06 +0000332 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000333 Adj, Indirect);
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000334 } else if (RelocOp->isSymbol()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000335 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000336 } else if (RelocOp->isCPI()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000337 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000338 RelocOp->getOffset(), Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 } else {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000340 assert(RelocOp->isJTI() && "Unexpected machine operand!");
341 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 }
343}
344
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000345template<class CodeEmitter>
346void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattner5b6b1782009-08-16 02:45:18 +0000347 unsigned Op,unsigned RegOpcodeField,
348 intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 const MachineOperand &Op3 = MI.getOperand(Op+3);
350 int DispVal = 0;
351 const MachineOperand *DispForReloc = 0;
352
353 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000354 if (Op3.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 DispForReloc = &Op3;
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000356 } else if (Op3.isSymbol()) {
357 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000358 } else if (Op3.isCPI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000359 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 DispForReloc = &Op3;
361 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000362 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 DispVal += Op3.getOffset();
364 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000365 } else if (Op3.isJTI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000366 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 DispForReloc = &Op3;
368 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000369 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 }
371 } else {
372 DispVal = Op3.getImm();
373 }
374
375 const MachineOperand &Base = MI.getOperand(Op);
376 const MachineOperand &Scale = MI.getOperand(Op+1);
377 const MachineOperand &IndexReg = MI.getOperand(Op+2);
378
379 unsigned BaseReg = Base.getReg();
380
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000381 // Indicate that the displacement will use an pcrel or absolute reference
382 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
383 // while others, unless explicit asked to use RIP, use absolute references.
384 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
385
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 // Is a SIB byte needed?
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000387 // If no BaseReg, issue a RIP relative instruction only if the MCE can
388 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
389 // 2-7) and absolute references.
Chris Lattnercf5c7072010-02-11 08:45:56 +0000390 unsigned BaseRegNo = -1U;
391 if (BaseReg != 0 && BaseReg != X86::RIP)
392 BaseRegNo = getX86RegNum(BaseReg);
Chris Lattnerf6d090d2010-02-11 08:41:21 +0000393
Chris Lattnerd85d4992010-02-09 21:47:19 +0000394 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000395 IndexReg.getReg() == 0 &&
Chris Lattnerf6d090d2010-02-11 08:41:21 +0000396 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
397 // encode to an R/M value of 4, which indicates that a SIB byte is
398 // present.
399 BaseRegNo != N86::ESP &&
Chris Lattnerd85d4992010-02-09 21:47:19 +0000400 // If there is no base register and we're in 64-bit mode, we need a SIB
401 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
402 (!Is64BitMode || BaseReg != 0)) {
403 if (BaseReg == 0 || // [disp32] in X86-32 mode
404 BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000406 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Chris Lattnerd85d4992010-02-09 21:47:19 +0000407 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 }
Chris Lattnerd85d4992010-02-09 21:47:19 +0000409
Chris Lattnerd85d4992010-02-09 21:47:19 +0000410 // If the base is not EBP/ESP and there is no displacement, use simple
411 // indirect register encoding, this handles addresses like [EAX]. The
412 // encoding for [EBP] with no displacement means [disp32] so we handle it
413 // by emitting a displacement of 0 below.
414 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
415 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
416 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 }
Chris Lattnerd85d4992010-02-09 21:47:19 +0000418
419 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
420 if (!DispForReloc && isDisp8(DispVal)) {
421 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 emitConstant(DispVal, 1);
Chris Lattnerd85d4992010-02-09 21:47:19 +0000423 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 }
Chris Lattnerd85d4992010-02-09 21:47:19 +0000425
426 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
427 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
428 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
429 return;
430 }
431
432 // Otherwise we need a SIB byte, so start by outputting the ModR/M byte first.
433 assert(IndexReg.getReg() != X86::ESP &&
434 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
435
436 bool ForceDisp32 = false;
437 bool ForceDisp8 = false;
438 if (BaseReg == 0) {
439 // If there is no base register, we emit the special case SIB byte with
440 // MOD=0, BASE=4, to JUST get the index, scale, and displacement.
441 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
442 ForceDisp32 = true;
443 } else if (DispForReloc) {
444 // Emit the normal disp32 encoding.
445 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
446 ForceDisp32 = true;
447 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
448 // Emit no displacement ModR/M byte
449 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
450 } else if (isDisp8(DispVal)) {
451 // Emit the disp8 encoding...
452 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
453 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
454 } else {
455 // Emit the normal disp32 encoding...
456 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
457 }
458
459 // Calculate what the SS field value should be...
460 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
461 unsigned SS = SSTable[Scale.getImm()];
462
463 if (BaseReg == 0) {
464 // Handle the SIB byte for the case where there is no base, see Intel
465 // Manual 2A, table 2-7. The displacement has already been output.
466 unsigned IndexRegNo;
467 if (IndexReg.getReg())
468 IndexRegNo = getX86RegNum(IndexReg.getReg());
469 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
470 IndexRegNo = 4;
471 emitSIBByte(SS, IndexRegNo, 5);
472 } else {
473 unsigned BaseRegNo = getX86RegNum(BaseReg);
474 unsigned IndexRegNo;
475 if (IndexReg.getReg())
476 IndexRegNo = getX86RegNum(IndexReg.getReg());
477 else
478 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
479 emitSIBByte(SS, IndexRegNo, BaseRegNo);
480 }
481
482 // Do we need to output a displacement?
483 if (ForceDisp8) {
484 emitConstant(DispVal, 1);
485 } else if (DispVal != 0 || ForceDisp32) {
486 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 }
488}
489
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000490template<class CodeEmitter>
Chris Lattner5b6b1782009-08-16 02:45:18 +0000491void Emitter<CodeEmitter>::emitInstruction(const MachineInstr &MI,
492 const TargetInstrDesc *Desc) {
David Greene00f64b82010-01-05 01:28:53 +0000493 DEBUG(dbgs() << MI);
Evan Cheng872bd4b2008-03-14 07:13:42 +0000494
Devang Patel5450fc12009-10-06 02:19:11 +0000495 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin8ad296e2009-07-16 21:07:26 +0000496
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 unsigned Opcode = Desc->Opcode;
498
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000499 // Emit the lock opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000500 if (Desc->TSFlags & X86II::LOCK)
501 MCE.emitByte(0xF0);
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000502
Duncan Sandsa707cf82008-10-11 19:34:24 +0000503 // Emit segment override opcode prefix as needed.
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000504 switch (Desc->TSFlags & X86II::SegOvrMask) {
505 case X86II::FS:
506 MCE.emitByte(0x64);
507 break;
508 case X86II::GS:
509 MCE.emitByte(0x65);
510 break;
Edwin Törökbd448e32009-07-14 16:55:14 +0000511 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +0000512 case 0: break; // No segment override!
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000513 }
514
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 // Emit the repeat opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000516 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
517 MCE.emitByte(0xF3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518
519 // Emit the operand size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000520 if (Desc->TSFlags & X86II::OpSize)
521 MCE.emitByte(0x66);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522
523 // Emit the address size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000524 if (Desc->TSFlags & X86II::AdSize)
525 MCE.emitByte(0x67);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
527 bool Need0FPrefix = false;
528 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Cheng0c835a82008-04-03 08:53:17 +0000529 case X86II::TB: // Two-byte opcode prefix
530 case X86II::T8: // 0F 38
531 case X86II::TA: // 0F 3A
532 Need0FPrefix = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +0000534 case X86II::TF: // F2 0F 38
535 MCE.emitByte(0xF2);
536 Need0FPrefix = true;
537 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 case X86II::REP: break; // already handled.
539 case X86II::XS: // F3 0F
540 MCE.emitByte(0xF3);
541 Need0FPrefix = true;
542 break;
543 case X86II::XD: // F2 0F
544 MCE.emitByte(0xF2);
545 Need0FPrefix = true;
546 break;
547 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
548 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
549 MCE.emitByte(0xD8+
550 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
551 >> X86II::Op0Shift));
552 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +0000553 default: llvm_unreachable("Invalid prefix!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 case 0: break; // No prefix!
555 }
556
Chris Lattner5b6b1782009-08-16 02:45:18 +0000557 // Handle REX prefix.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 if (Is64BitMode) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000559 if (unsigned REX = X86InstrInfo::determineREX(MI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 MCE.emitByte(0x40 | REX);
561 }
562
563 // 0x0F escape code must be emitted just before the opcode.
564 if (Need0FPrefix)
565 MCE.emitByte(0x0F);
566
Evan Cheng0c835a82008-04-03 08:53:17 +0000567 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000568 case X86II::TF: // F2 0F 38
569 case X86II::T8: // 0F 38
Evan Cheng0c835a82008-04-03 08:53:17 +0000570 MCE.emitByte(0x38);
571 break;
572 case X86II::TA: // 0F 3A
573 MCE.emitByte(0x3A);
574 break;
575 }
576
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000578 unsigned NumOps = Desc->getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579 unsigned CurOp = 0;
580 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chengd49dbb82008-04-18 20:55:36 +0000581 ++CurOp;
582 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
583 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
584 --NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585
Chris Lattnerdae24402010-02-05 19:24:13 +0000586 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(Desc->TSFlags);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000588 default:
589 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 case X86II::Pseudo:
Evan Cheng0729ccf2008-01-05 00:41:47 +0000591 // Remember the current PC offset, this is the PIC relocation
592 // base address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 switch (Opcode) {
594 default:
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000595 llvm_unreachable("psuedo instructions should be removed before code"
596 " emission");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000597 break;
Chris Lattner4052b292010-02-09 19:54:29 +0000598 case TargetOpcode::INLINEASM:
Evan Cheng4e1a7202008-11-19 23:21:11 +0000599 // We allow inline assembler nodes with empty bodies - they can
600 // implicitly define registers, which is ok for JIT.
Chris Lattner89357002009-10-12 04:22:44 +0000601 if (MI.getOperand(0).getSymbolName()[0])
602 llvm_report_error("JIT does not support inline asm!");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000603 break;
Chris Lattner4052b292010-02-09 19:54:29 +0000604 case TargetOpcode::DBG_LABEL:
605 case TargetOpcode::EH_LABEL:
606 case TargetOpcode::GC_LABEL:
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000607 MCE.emitLabel(MI.getOperand(0).getImm());
608 break;
Chris Lattner4052b292010-02-09 19:54:29 +0000609 case TargetOpcode::IMPLICIT_DEF:
610 case TargetOpcode::KILL:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 case X86::FP_REG_KILL:
612 break;
Evan Chengaf743252008-01-05 02:26:58 +0000613 case X86::MOVPC32r: {
Evan Cheng0729ccf2008-01-05 00:41:47 +0000614 // This emits the "call" portion of this pseudo instruction.
615 MCE.emitByte(BaseOpcode);
Chris Lattnerdae24402010-02-05 19:24:13 +0000616 emitConstant(0, X86II::getSizeOfImm(Desc->TSFlags));
Evan Chengaf743252008-01-05 02:26:58 +0000617 // Remember PIC base.
Evan Cheng6e561c72008-12-10 02:32:19 +0000618 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000619 X86JITInfo *JTI = TM.getJITInfo();
Evan Chengaf743252008-01-05 02:26:58 +0000620 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0729ccf2008-01-05 00:41:47 +0000621 break;
622 }
Evan Chengaf743252008-01-05 02:26:58 +0000623 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 CurOp = NumOps;
625 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000626 case X86II::RawFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 MCE.emitByte(BaseOpcode);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000628
Chris Lattner5b6b1782009-08-16 02:45:18 +0000629 if (CurOp == NumOps)
630 break;
631
632 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling0768ef62008-08-21 08:38:54 +0000633
David Greene00f64b82010-01-05 01:28:53 +0000634 DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n");
635 DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n");
636 DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n");
637 DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n");
638 DEBUG(dbgs() << "isImm " << MO.isImm() << "\n");
Bill Wendling0768ef62008-08-21 08:38:54 +0000639
Chris Lattner5b6b1782009-08-16 02:45:18 +0000640 if (MO.isMBB()) {
641 emitPCRelativeBlockAddress(MO.getMBB());
642 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 }
Chris Lattner5b6b1782009-08-16 02:45:18 +0000644
645 if (MO.isGlobal()) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000646 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000647 MO.getOffset(), 0);
Chris Lattner5b6b1782009-08-16 02:45:18 +0000648 break;
649 }
650
651 if (MO.isSymbol()) {
652 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
653 break;
654 }
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000655
656 // FIXME: Only used by hackish MCCodeEmitter, remove when dead.
657 if (MO.isJTI()) {
658 emitJumpTableAddress(MO.getIndex(), X86::reloc_pcrel_word);
659 break;
660 }
Chris Lattner5b6b1782009-08-16 02:45:18 +0000661
662 assert(MO.isImm() && "Unknown RawFrm operand!");
663 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
664 // Fix up immediate operand for pc relative calls.
665 intptr_t Imm = (intptr_t)MO.getImm();
666 Imm = Imm - MCE.getCurrentPCValue() - 4;
Chris Lattnerdae24402010-02-05 19:24:13 +0000667 emitConstant(Imm, X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattner5b6b1782009-08-16 02:45:18 +0000668 } else
Chris Lattnerdae24402010-02-05 19:24:13 +0000669 emitConstant(MO.getImm(), X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000671 }
672
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000673 case X86II::AddRegFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
675
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000676 if (CurOp == NumOps)
677 break;
678
679 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +0000680 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000681 if (MO1.isImm()) {
682 emitConstant(MO1.getImm(), Size);
683 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000685
686 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
687 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
688 if (Opcode == X86::MOV64ri64i32)
689 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
690 // This should not occur on Darwin for relocatable objects.
691 if (Opcode == X86::MOV64ri)
692 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
693 if (MO1.isGlobal()) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000694 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
695 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000696 Indirect);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000697 } else if (MO1.isSymbol())
698 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
699 else if (MO1.isCPI())
700 emitConstPoolAddress(MO1.getIndex(), rt);
701 else if (MO1.isJTI())
702 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 break;
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000704 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
706 case X86II::MRMDestReg: {
707 MCE.emitByte(BaseOpcode);
708 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
709 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
710 CurOp += 2;
711 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000712 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000713 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 break;
715 }
716 case X86II::MRMDestMem: {
717 MCE.emitByte(BaseOpcode);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000718 emitMemModRMByte(MI, CurOp,
719 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
720 .getReg()));
721 CurOp += X86AddrNumOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000723 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000724 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 break;
726 }
727
728 case X86II::MRMSrcReg:
729 MCE.emitByte(BaseOpcode);
730 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
731 getX86RegNum(MI.getOperand(CurOp).getReg()));
732 CurOp += 2;
733 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000734 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000735 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 break;
737
738 case X86II::MRMSrcMem: {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000739 // FIXME: Maybe lea should have its own form?
740 int AddrOperands;
741 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
742 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
743 AddrOperands = X86AddrNumOperands - 1; // No segment register
744 else
745 AddrOperands = X86AddrNumOperands;
746
747 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Chris Lattnerdae24402010-02-05 19:24:13 +0000748 X86II::getSizeOfImm(Desc->TSFlags) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
750 MCE.emitByte(BaseOpcode);
751 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
752 PCAdj);
Rafael Espindolabca99f72009-04-08 21:14:34 +0000753 CurOp += AddrOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000755 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattnerdae24402010-02-05 19:24:13 +0000756 X86II::getSizeOfImm(Desc->TSFlags));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 break;
758 }
759
760 case X86II::MRM0r: case X86II::MRM1r:
761 case X86II::MRM2r: case X86II::MRM3r:
762 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000763 case X86II::MRM6r: case X86II::MRM7r: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 MCE.emitByte(BaseOpcode);
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000765
Bill Wendling6ee76552009-05-28 23:40:46 +0000766 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000767 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +0000768 Desc->getOpcode() == X86::MFENCE ||
769 Desc->getOpcode() == X86::MONITOR ||
770 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000771 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000772
773 switch (Desc->getOpcode()) {
774 default: break;
775 case X86::MONITOR:
776 MCE.emitByte(0xC8);
777 break;
778 case X86::MWAIT:
779 MCE.emitByte(0xC9);
780 break;
781 }
782 } else {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000783 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
784 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000785 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000787 if (CurOp == NumOps)
788 break;
789
790 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +0000791 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000792 if (MO1.isImm()) {
793 emitConstant(MO1.getImm(), Size);
794 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000796
797 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
798 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
799 if (Opcode == X86::MOV64ri32)
800 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
801 if (MO1.isGlobal()) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000802 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
803 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000804 Indirect);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000805 } else if (MO1.isSymbol())
806 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
807 else if (MO1.isCPI())
808 emitConstPoolAddress(MO1.getIndex(), rt);
809 else if (MO1.isJTI())
810 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 break;
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000812 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813
814 case X86II::MRM0m: case X86II::MRM1m:
815 case X86II::MRM2m: case X86II::MRM3m:
816 case X86II::MRM4m: case X86II::MRM5m:
817 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindola7f69c042009-03-28 17:03:24 +0000818 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen1a51cff2009-05-06 19:04:30 +0000819 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
Chris Lattnerdae24402010-02-05 19:24:13 +0000820 X86II::getSizeOfImm(Desc->TSFlags) : 4) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821
822 MCE.emitByte(BaseOpcode);
823 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
824 PCAdj);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000825 CurOp += X86AddrNumOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000827 if (CurOp == NumOps)
828 break;
829
830 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattnerdae24402010-02-05 19:24:13 +0000831 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000832 if (MO.isImm()) {
833 emitConstant(MO.getImm(), Size);
834 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000836
837 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
838 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
839 if (Opcode == X86::MOV64mi32)
840 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
841 if (MO.isGlobal()) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000842 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
843 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Jeffrey Yasskine233d8a2009-11-16 22:41:33 +0000844 Indirect);
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000845 } else if (MO.isSymbol())
846 emitExternalSymbolAddress(MO.getSymbolName(), rt);
847 else if (MO.isCPI())
848 emitConstPoolAddress(MO.getIndex(), rt);
849 else if (MO.isJTI())
850 emitJumpTableAddress(MO.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 break;
852 }
853
854 case X86II::MRMInitReg:
855 MCE.emitByte(BaseOpcode);
856 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
857 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
858 getX86RegNum(MI.getOperand(CurOp).getReg()));
859 ++CurOp;
860 break;
Chris Lattneraf0b8b72010-02-12 02:06:33 +0000861
862 case X86II::MRM_C1:
863 MCE.emitByte(BaseOpcode);
864 MCE.emitByte(0xC1);
865 break;
866 case X86II::MRM_C8:
867 MCE.emitByte(BaseOpcode);
868 MCE.emitByte(0xC8);
869 break;
870 case X86II::MRM_C9:
871 MCE.emitByte(BaseOpcode);
872 MCE.emitByte(0xC9);
873 break;
874 case X86II::MRM_E8:
875 MCE.emitByte(BaseOpcode);
876 MCE.emitByte(0xE8);
877 break;
878 case X86II::MRM_F0:
879 MCE.emitByte(BaseOpcode);
880 MCE.emitByte(0xF0);
881 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 }
883
Evan Cheng6032b652008-03-05 02:08:03 +0000884 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török4d9756a2009-07-08 20:53:28 +0000885#ifndef NDEBUG
David Greene00f64b82010-01-05 01:28:53 +0000886 dbgs() << "Cannot encode all operands of: " << MI << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000887#endif
Edwin Törökbd448e32009-07-14 16:55:14 +0000888 llvm_unreachable(0);
Evan Cheng6032b652008-03-05 02:08:03 +0000889 }
Devang Patel5450fc12009-10-06 02:19:11 +0000890
891 MCE.processDebugLoc(MI.getDebugLoc(), false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892}
Daniel Dunbar2f379632009-08-27 08:12:55 +0000893
894// Adapt the Emitter / CodeEmitter interfaces to MCCodeEmitter.
895//
896// FIXME: This is a total hack designed to allow work on llvm-mc to proceed
897// without being blocked on various cleanups needed to support a clean interface
898// to instruction encoding.
899//
900// Look away!
901
902#include "llvm/DerivedTypes.h"
903
904namespace {
905class MCSingleInstructionCodeEmitter : public MachineCodeEmitter {
906 uint8_t Data[256];
Daniel Dunbar6f7c77a2010-02-10 04:47:08 +0000907 const MCInst *CurrentInst;
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000908 SmallVectorImpl<MCFixup> *FixupList;
Daniel Dunbar2f379632009-08-27 08:12:55 +0000909
910public:
Daniel Dunbar6f7c77a2010-02-10 04:47:08 +0000911 MCSingleInstructionCodeEmitter() { reset(0, 0); }
Daniel Dunbar2f379632009-08-27 08:12:55 +0000912
Daniel Dunbar6f7c77a2010-02-10 04:47:08 +0000913 void reset(const MCInst *Inst, SmallVectorImpl<MCFixup> *Fixups) {
914 CurrentInst = Inst;
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000915 FixupList = Fixups;
Daniel Dunbar2f379632009-08-27 08:12:55 +0000916 BufferBegin = Data;
917 BufferEnd = array_endof(Data);
918 CurBufferPtr = Data;
919 }
920
921 StringRef str() {
922 return StringRef(reinterpret_cast<char*>(BufferBegin),
923 CurBufferPtr - BufferBegin);
924 }
925
926 virtual void startFunction(MachineFunction &F) {}
927 virtual bool finishFunction(MachineFunction &F) { return false; }
Daniel Dunbar2f379632009-08-27 08:12:55 +0000928 virtual void StartMachineBasicBlock(MachineBasicBlock *MBB) {}
929 virtual bool earlyResolveAddresses() const { return false; }
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000930 virtual void addRelocation(const MachineRelocation &MR) {
931 unsigned Offset = 0, OpIndex = 0, Kind = MR.getRelocationType();
932
933 // This form is only used in one case, for branches.
934 if (MR.isBasicBlock()) {
935 Offset = unsigned(MR.getMachineCodeOffset());
936 OpIndex = 0;
937 } else {
938 assert(MR.isJumpTableIndex() && "Unexpected relocation!");
939
940 Offset = unsigned(MR.getMachineCodeOffset());
941
942 // The operand index is encoded as the first byte of the fake operand.
943 OpIndex = MR.getJumpTableIndex();
944 }
945
Daniel Dunbar6f7c77a2010-02-10 04:47:08 +0000946 MCOperand Op = CurrentInst->getOperand(OpIndex);
947 assert(Op.isExpr() && "FIXME: Not yet implemented!");
948 FixupList->push_back(MCFixup::Create(Offset, Op.getExpr(),
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000949 MCFixupKind(FirstTargetFixupKind + Kind)));
950 }
951 virtual void setModuleInfo(MachineModuleInfo* Info) {}
952
953 // Interface functions which should never get called in our usage.
954
955 virtual void emitLabel(uint64_t LabelID) {
956 assert(0 && "Unexpected code emitter call!");
957 }
Daniel Dunbar2f379632009-08-27 08:12:55 +0000958 virtual uintptr_t getConstantPoolEntryAddress(unsigned Index) const {
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000959 assert(0 && "Unexpected code emitter call!");
Daniel Dunbar2f379632009-08-27 08:12:55 +0000960 return 0;
961 }
962 virtual uintptr_t getJumpTableEntryAddress(unsigned Index) const {
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000963 assert(0 && "Unexpected code emitter call!");
Daniel Dunbar2f379632009-08-27 08:12:55 +0000964 return 0;
965 }
966 virtual uintptr_t getMachineBasicBlockAddress(MachineBasicBlock *MBB) const {
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000967 assert(0 && "Unexpected code emitter call!");
Daniel Dunbar2f379632009-08-27 08:12:55 +0000968 return 0;
969 }
970 virtual uintptr_t getLabelAddress(uint64_t LabelID) const {
Daniel Dunbar47aedbe2010-02-09 23:00:03 +0000971 assert(0 && "Unexpected code emitter call!");
Daniel Dunbar2f379632009-08-27 08:12:55 +0000972 return 0;
973 }
Daniel Dunbar2f379632009-08-27 08:12:55 +0000974};
975
976class X86MCCodeEmitter : public MCCodeEmitter {
977 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
978 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
979
980private:
981 X86TargetMachine &TM;
982 llvm::Function *DummyF;
983 TargetData *DummyTD;
984 mutable llvm::MachineFunction *DummyMF;
985 llvm::MachineBasicBlock *DummyMBB;
986
987 MCSingleInstructionCodeEmitter *InstrEmitter;
988 Emitter<MachineCodeEmitter> *Emit;
989
990public:
991 X86MCCodeEmitter(X86TargetMachine &_TM) : TM(_TM) {
992 // Verily, thou shouldst avert thine eyes.
993 const llvm::FunctionType *FTy =
994 FunctionType::get(llvm::Type::getVoidTy(getGlobalContext()), false);
995 DummyF = Function::Create(FTy, GlobalValue::InternalLinkage);
996 DummyTD = new TargetData("");
Chris Lattner01462ba2010-01-26 04:35:26 +0000997 DummyMF = new MachineFunction(DummyF, TM, 0);
Daniel Dunbar2f379632009-08-27 08:12:55 +0000998 DummyMBB = DummyMF->CreateMachineBasicBlock();
999
1000 InstrEmitter = new MCSingleInstructionCodeEmitter();
1001 Emit = new Emitter<MachineCodeEmitter>(TM, *InstrEmitter,
1002 *TM.getInstrInfo(),
1003 *DummyTD, false);
1004 }
1005 ~X86MCCodeEmitter() {
1006 delete Emit;
1007 delete InstrEmitter;
1008 delete DummyMF;
1009 delete DummyF;
1010 }
1011
Daniel Dunbara312d122010-02-09 22:59:55 +00001012 unsigned getNumFixupKinds() const {
1013 return 5;
1014 }
1015
1016 MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
1017 static MCFixupKindInfo Infos[] = {
1018 { "reloc_pcrel_word", 0, 4 * 8 },
1019 { "reloc_picrel_word", 0, 4 * 8 },
1020 { "reloc_absolute_word", 0, 4 * 8 },
1021 { "reloc_absolute_word_sext", 0, 4 * 8 },
1022 { "reloc_absolute_dword", 0, 8 * 8 }
1023 };
1024
1025 assert(Kind >= FirstTargetFixupKind && Kind < MaxTargetFixupKind &&
1026 "Invalid kind!");
1027 return Infos[Kind - FirstTargetFixupKind];
1028 }
1029
Daniel Dunbar2f379632009-08-27 08:12:55 +00001030 bool AddRegToInstr(const MCInst &MI, MachineInstr *Instr,
1031 unsigned Start) const {
1032 if (Start + 1 > MI.getNumOperands())
1033 return false;
1034
1035 const MCOperand &Op = MI.getOperand(Start);
1036 if (!Op.isReg()) return false;
1037
1038 Instr->addOperand(MachineOperand::CreateReg(Op.getReg(), false));
1039 return true;
1040 }
1041
1042 bool AddImmToInstr(const MCInst &MI, MachineInstr *Instr,
1043 unsigned Start) const {
1044 if (Start + 1 > MI.getNumOperands())
1045 return false;
1046
1047 const MCOperand &Op = MI.getOperand(Start);
1048 if (Op.isImm()) {
1049 Instr->addOperand(MachineOperand::CreateImm(Op.getImm()));
1050 return true;
1051 }
Daniel Dunbar6e966212009-08-31 08:08:38 +00001052 if (!Op.isExpr())
Daniel Dunbar2f379632009-08-27 08:12:55 +00001053 return false;
1054
Daniel Dunbar6e966212009-08-31 08:08:38 +00001055 const MCExpr *Expr = Op.getExpr();
1056 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) {
1057 Instr->addOperand(MachineOperand::CreateImm(CE->getValue()));
Daniel Dunbara8d310b2009-08-30 06:17:49 +00001058 return true;
1059 }
1060
Daniel Dunbar47aedbe2010-02-09 23:00:03 +00001061 // Fake this as an external symbol to the code emitter to add a relcoation
1062 // entry we will recognize.
1063 Instr->addOperand(MachineOperand::CreateJTI(Start, 0));
Daniel Dunbar2f379632009-08-27 08:12:55 +00001064 return true;
1065 }
1066
1067 bool AddLMemToInstr(const MCInst &MI, MachineInstr *Instr,
1068 unsigned Start) const {
1069 return (AddRegToInstr(MI, Instr, Start + 0) &&
1070 AddImmToInstr(MI, Instr, Start + 1) &&
1071 AddRegToInstr(MI, Instr, Start + 2) &&
1072 AddImmToInstr(MI, Instr, Start + 3));
1073 }
1074
1075 bool AddMemToInstr(const MCInst &MI, MachineInstr *Instr,
1076 unsigned Start) const {
1077 return (AddRegToInstr(MI, Instr, Start + 0) &&
1078 AddImmToInstr(MI, Instr, Start + 1) &&
1079 AddRegToInstr(MI, Instr, Start + 2) &&
1080 AddImmToInstr(MI, Instr, Start + 3) &&
1081 AddRegToInstr(MI, Instr, Start + 4));
1082 }
1083
Daniel Dunbara312d122010-02-09 22:59:55 +00001084 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
1085 SmallVectorImpl<MCFixup> &Fixups) const {
Daniel Dunbar2f379632009-08-27 08:12:55 +00001086 // Don't look yet!
1087
1088 // Convert the MCInst to a MachineInstr so we can (ab)use the regular
1089 // emitter.
1090 const X86InstrInfo &II = *TM.getInstrInfo();
1091 const TargetInstrDesc &Desc = II.get(MI.getOpcode());
1092 MachineInstr *Instr = DummyMF->CreateMachineInstr(Desc, DebugLoc());
1093 DummyMBB->push_back(Instr);
1094
1095 unsigned Opcode = MI.getOpcode();
1096 unsigned NumOps = MI.getNumOperands();
1097 unsigned CurOp = 0;
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001098 bool AddTied = false;
1099 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1)
1100 AddTied = true;
1101 else if (NumOps > 2 &&
Daniel Dunbar2f379632009-08-27 08:12:55 +00001102 Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
1103 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
1104 --NumOps;
1105
1106 bool OK = true;
1107 switch (Desc.TSFlags & X86II::FormMask) {
1108 case X86II::MRMDestReg:
1109 case X86II::MRMSrcReg:
1110 // Matching doesn't fill this in completely, we have to choose operand 0
1111 // for a tied register.
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001112 OK &= AddRegToInstr(MI, Instr, CurOp++);
1113 if (AddTied)
1114 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001115 OK &= AddRegToInstr(MI, Instr, CurOp++);
1116 if (CurOp < NumOps)
1117 OK &= AddImmToInstr(MI, Instr, CurOp);
1118 break;
1119
1120 case X86II::RawFrm:
1121 if (CurOp < NumOps) {
1122 // Hack to make branches work.
1123 if (!(Desc.TSFlags & X86II::ImmMask) &&
Daniel Dunbar6e966212009-08-31 08:08:38 +00001124 MI.getOperand(0).isExpr() &&
1125 isa<MCSymbolRefExpr>(MI.getOperand(0).getExpr()))
Daniel Dunbar2f379632009-08-27 08:12:55 +00001126 Instr->addOperand(MachineOperand::CreateMBB(DummyMBB));
1127 else
1128 OK &= AddImmToInstr(MI, Instr, CurOp);
1129 }
1130 break;
1131
1132 case X86II::AddRegFrm:
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001133 // Matching doesn't fill this in completely, we have to choose operand 0
1134 // for a tied register.
Daniel Dunbar2f379632009-08-27 08:12:55 +00001135 OK &= AddRegToInstr(MI, Instr, CurOp++);
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001136 if (AddTied)
1137 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001138 if (CurOp < NumOps)
1139 OK &= AddImmToInstr(MI, Instr, CurOp);
1140 break;
1141
1142 case X86II::MRM0r: case X86II::MRM1r:
1143 case X86II::MRM2r: case X86II::MRM3r:
1144 case X86II::MRM4r: case X86II::MRM5r:
1145 case X86II::MRM6r: case X86II::MRM7r:
1146 // Matching doesn't fill this in completely, we have to choose operand 0
1147 // for a tied register.
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001148 OK &= AddRegToInstr(MI, Instr, CurOp++);
1149 if (AddTied)
1150 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001151 if (CurOp < NumOps)
1152 OK &= AddImmToInstr(MI, Instr, CurOp);
1153 break;
1154
1155 case X86II::MRM0m: case X86II::MRM1m:
1156 case X86II::MRM2m: case X86II::MRM3m:
1157 case X86II::MRM4m: case X86II::MRM5m:
1158 case X86II::MRM6m: case X86II::MRM7m:
1159 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1160 if (CurOp < NumOps)
1161 OK &= AddImmToInstr(MI, Instr, CurOp);
1162 break;
1163
1164 case X86II::MRMSrcMem:
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001165 // Matching doesn't fill this in completely, we have to choose operand 0
1166 // for a tied register.
Daniel Dunbar2f379632009-08-27 08:12:55 +00001167 OK &= AddRegToInstr(MI, Instr, CurOp++);
Daniel Dunbar2517f5a2010-02-02 21:44:10 +00001168 if (AddTied)
1169 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001170 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
1171 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
1172 OK &= AddLMemToInstr(MI, Instr, CurOp);
1173 else
1174 OK &= AddMemToInstr(MI, Instr, CurOp);
1175 break;
1176
1177 case X86II::MRMDestMem:
1178 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1179 OK &= AddRegToInstr(MI, Instr, CurOp);
1180 break;
1181
1182 default:
1183 case X86II::MRMInitReg:
1184 case X86II::Pseudo:
1185 OK = false;
1186 break;
1187 }
1188
1189 if (!OK) {
David Greene00f64b82010-01-05 01:28:53 +00001190 dbgs() << "couldn't convert inst '";
Chris Lattnerad1950e2009-09-03 05:39:09 +00001191 MI.dump();
David Greene00f64b82010-01-05 01:28:53 +00001192 dbgs() << "' to machine instr:\n";
Daniel Dunbar2f379632009-08-27 08:12:55 +00001193 Instr->dump();
1194 }
1195
Daniel Dunbar6f7c77a2010-02-10 04:47:08 +00001196 InstrEmitter->reset(&MI, &Fixups);
Daniel Dunbar2f379632009-08-27 08:12:55 +00001197 if (OK)
1198 Emit->emitInstruction(*Instr, &Desc);
1199 OS << InstrEmitter->str();
1200
1201 Instr->eraseFromParent();
1202 }
1203};
1204}
1205
Chris Lattnerdd990132010-02-03 21:24:49 +00001206#include "llvm/Support/CommandLine.h"
1207
1208static cl::opt<bool> EnableNewEncoder("enable-new-x86-encoder",
1209 cl::ReallyHidden);
1210
1211
Daniel Dunbar2f379632009-08-27 08:12:55 +00001212// Ok, now you can look.
Chris Lattnerdd990132010-02-03 21:24:49 +00001213MCCodeEmitter *llvm::createHeinousX86MCCodeEmitter(const Target &T,
Chris Lattner00321752010-02-12 23:12:47 +00001214 TargetMachine &TM,
1215 MCContext &Ctx) {
Chris Lattnerdd990132010-02-03 21:24:49 +00001216
1217 // FIXME: Remove the heinous one when the new one works.
Chris Lattnerfdde2462010-02-05 21:51:35 +00001218 if (EnableNewEncoder) {
1219 if (TM.getTargetData()->getPointerSize() == 4)
Chris Lattner00321752010-02-12 23:12:47 +00001220 return createX86_32MCCodeEmitter(T, TM, Ctx);
1221 return createX86_64MCCodeEmitter(T, TM, Ctx);
Chris Lattnerfdde2462010-02-05 21:51:35 +00001222 }
Chris Lattnerdd990132010-02-03 21:24:49 +00001223
Daniel Dunbar2f379632009-08-27 08:12:55 +00001224 return new X86MCCodeEmitter(static_cast<X86TargetMachine&>(TM));
1225}