blob: 8c8f7883a06ce21e2984996d6e42fe111c09c322 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbach94a552c2008-10-07 21:01:51 +000019#include "ARM.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020
21namespace llvm {
22 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach1feed042008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35 AddrModeMask = 0xf,
Evan Cheng503be112009-06-30 02:15:48 +000036 AddrModeNone = 0,
37 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Bob Wilson970a10d2009-07-01 23:16:05 +000042 AddrMode6 = 6,
43 AddrModeT1_1 = 7,
44 AddrModeT1_2 = 8,
45 AddrModeT1_4 = 9,
46 AddrModeT1_s = 10, // i8 * 4 for pc and sp relative data
47 AddrModeT2_i12 = 11,
48 AddrModeT2_i8 = 12,
49 AddrModeT2_so = 13,
50 AddrModeT2_pc = 14, // +/- i12 for pc relative data
51 AddrModeT2_i8s4 = 15, // i8 * 4
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
53 // Size* - Flags to keep track of the size of an instruction.
54 SizeShift = 4,
55 SizeMask = 7 << SizeShift,
56 SizeSpecial = 1, // 0 byte pseudo or special case.
57 Size8Bytes = 2,
58 Size4Bytes = 3,
59 Size2Bytes = 4,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000060
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000062 // and store ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 IndexModeShift = 7,
64 IndexModeMask = 3 << IndexModeShift,
65 IndexModePre = 1,
66 IndexModePost = 2,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000067
Evan Cheng86a926a2008-11-05 18:35:52 +000068 //===------------------------------------------------------------------===//
69 // Misc flags.
70
71 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
72 // it doesn't have a Rn operand.
Evan Chengbe998242008-11-06 08:47:38 +000073 UnaryDP = 1 << 9,
Evan Cheng86a926a2008-11-05 18:35:52 +000074
75 //===------------------------------------------------------------------===//
76 // Instruction encoding formats.
77 //
Evan Chengbb786b32008-11-11 21:48:44 +000078 FormShift = 10,
79 FormMask = 0x1f << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000080
Raul Herbster85f45612007-08-30 23:34:14 +000081 // Pseudo instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000082 Pseudo = 0 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000083
Raul Herbster85f45612007-08-30 23:34:14 +000084 // Multiply instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000085 MulFrm = 1 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000086
Raul Herbster85f45612007-08-30 23:34:14 +000087 // Branch instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000088 BrFrm = 2 << FormShift,
89 BrMiscFrm = 3 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000090
Raul Herbster85f45612007-08-30 23:34:14 +000091 // Data Processing instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +000092 DPFrm = 4 << FormShift,
93 DPSoRegFrm = 5 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000094
Raul Herbster85f45612007-08-30 23:34:14 +000095 // Load and Store
Evan Cheng9d2c9232008-11-13 23:36:57 +000096 LdFrm = 6 << FormShift,
97 StFrm = 7 << FormShift,
98 LdMiscFrm = 8 << FormShift,
99 StMiscFrm = 9 << FormShift,
100 LdStMulFrm = 10 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000101
Raul Herbster85f45612007-08-30 23:34:14 +0000102 // Miscellaneous arithmetic instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +0000103 ArithMiscFrm = 11 << FormShift,
Evan Cheng37afa432008-11-06 22:15:19 +0000104
105 // Extend instructions
Evan Cheng9d2c9232008-11-13 23:36:57 +0000106 ExtFrm = 12 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000107
Evan Chengc63e15e2008-11-11 02:11:05 +0000108 // VFP formats
Evan Cheng9d2c9232008-11-13 23:36:57 +0000109 VFPUnaryFrm = 13 << FormShift,
110 VFPBinaryFrm = 14 << FormShift,
111 VFPConv1Frm = 15 << FormShift,
112 VFPConv2Frm = 16 << FormShift,
113 VFPConv3Frm = 17 << FormShift,
114 VFPConv4Frm = 18 << FormShift,
115 VFPConv5Frm = 19 << FormShift,
116 VFPLdStFrm = 20 << FormShift,
117 VFPLdStMulFrm = 21 << FormShift,
118 VFPMiscFrm = 22 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000119
Evan Chengc63e15e2008-11-11 02:11:05 +0000120 // Thumb format
Evan Cheng9d2c9232008-11-13 23:36:57 +0000121 ThumbFrm = 23 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000122
Bob Wilsone60fee02009-06-22 23:27:02 +0000123 // NEON format
124 NEONFrm = 24 << FormShift,
125 NEONGetLnFrm = 25 << FormShift,
126 NEONSetLnFrm = 26 << FormShift,
127 NEONDupFrm = 27 << FormShift,
128
Evan Cheng86a926a2008-11-05 18:35:52 +0000129 //===------------------------------------------------------------------===//
Raul Herbster85f45612007-08-30 23:34:14 +0000130 // Field shifts - such shifts are used to set field while generating
131 // machine instructions.
Evan Chengc63e15e2008-11-11 02:11:05 +0000132 M_BitShift = 5,
Evan Cheng9eba9112008-11-12 07:34:37 +0000133 ShiftImmShift = 5,
Evan Chengc2121a22008-11-07 01:41:35 +0000134 ShiftShift = 7,
Evan Chengc63e15e2008-11-11 02:11:05 +0000135 N_BitShift = 7,
Evan Cheng9eba9112008-11-12 07:34:37 +0000136 ImmHiShift = 8,
Evan Cheng37afa432008-11-06 22:15:19 +0000137 SoRotImmShift = 8,
138 RegRsShift = 8,
139 ExtRotImmShift = 10,
140 RegRdLoShift = 12,
141 RegRdShift = 12,
142 RegRdHiShift = 16,
143 RegRnShift = 16,
144 S_BitShift = 20,
145 W_BitShift = 21,
146 AM3_I_BitShift = 22,
Evan Chengc63e15e2008-11-11 02:11:05 +0000147 D_BitShift = 22,
Evan Cheng37afa432008-11-06 22:15:19 +0000148 U_BitShift = 23,
149 P_BitShift = 24,
150 I_BitShift = 25,
151 CondShift = 28
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 };
153}
154
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000155class ARMBaseInstrInfo : public TargetInstrInfoImpl {
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000156protected:
157 // Can be only subclassed.
158 explicit ARMBaseInstrInfo(const ARMSubtarget &STI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159public:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
161 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +0000162 LiveVariables *LV) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163
David Goodwinaca520d2009-07-02 22:18:33 +0000164 virtual const ARMBaseRegisterInfo &getRegisterInfo() const =0;
165
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 // Branch analysis.
167 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
168 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +0000169 SmallVectorImpl<MachineOperand> &Cond,
170 bool AllowModify) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
172 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
173 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000174 const SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000175
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000176 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
177 virtual
178 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
179
180 // Predication support.
181 virtual bool isPredicated(const MachineInstr *MI) const;
182
183 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
184 int PIdx = MI->findFirstPredOperandIdx();
185 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
186 : ARMCC::AL;
187 }
188
189 virtual
190 bool PredicateInstruction(MachineInstr *MI,
191 const SmallVectorImpl<MachineOperand> &Pred) const;
192
193 virtual
194 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
195 const SmallVectorImpl<MachineOperand> &Pred2) const;
196
197 virtual bool DefinesPredicate(MachineInstr *MI,
198 std::vector<MachineOperand> &Pred) const;
199
200 /// GetInstSize - Returns the size of the specified MachineInstr.
201 ///
202 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Anton Korobeynikovcbce7922009-06-27 12:16:40 +0000203
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000204 /// Return true if the instruction is a register to register move and return
205 /// the source and dest operands and their sub-register indices by reference.
206 virtual bool isMoveInstr(const MachineInstr &MI,
207 unsigned &SrcReg, unsigned &DstReg,
208 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
209
210 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
211 int &FrameIndex) const;
212 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
213 int &FrameIndex) const;
214
Owen Anderson9fa72d92008-08-26 18:03:31 +0000215 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000216 MachineBasicBlock::iterator I,
217 unsigned DestReg, unsigned SrcReg,
218 const TargetRegisterClass *DestRC,
219 const TargetRegisterClass *SrcRC) const;
Owen Anderson81875432008-01-01 21:11:32 +0000220 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
221 MachineBasicBlock::iterator MBBI,
222 unsigned SrcReg, bool isKill, int FrameIndex,
223 const TargetRegisterClass *RC) const;
224
225 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
226 SmallVectorImpl<MachineOperand> &Addr,
227 const TargetRegisterClass *RC,
228 SmallVectorImpl<MachineInstr*> &NewMIs) const;
229
230 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
231 MachineBasicBlock::iterator MBBI,
232 unsigned DestReg, int FrameIndex,
233 const TargetRegisterClass *RC) const;
234
235 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
236 SmallVectorImpl<MachineOperand> &Addr,
237 const TargetRegisterClass *RC,
238 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000239
Anton Korobeynikovcbce7922009-06-27 12:16:40 +0000240 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
241 const SmallVectorImpl<unsigned> &Ops) const;
David Goodwinaca520d2009-07-02 22:18:33 +0000242
Dan Gohmanedc83d62008-12-03 18:43:12 +0000243 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
244 MachineInstr* MI,
David Goodwinaca520d2009-07-02 22:18:33 +0000245 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +0000246 int FrameIndex) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000247
Dan Gohmanedc83d62008-12-03 18:43:12 +0000248 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
249 MachineInstr* MI,
David Goodwinaca520d2009-07-02 22:18:33 +0000250 const SmallVectorImpl<unsigned> &Ops,
251 MachineInstr* LoadMI) const;
252};
253
254class ARMInstrInfo : public ARMBaseInstrInfo {
255 ARMRegisterInfo RI;
256public:
257 explicit ARMInstrInfo(const ARMSubtarget &STI);
258
259 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
260 /// such, whenever a client has an instance of instruction info, it should
261 /// always be able to get register info as well (through this method).
262 ///
263 const ARMRegisterInfo &getRegisterInfo() const { return RI; }
264
265 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
266 unsigned DestReg, const MachineInstr *Orig) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267};
268
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269}
270
271#endif