blob: 674eeb89e5b01a452561b15cc2dd91443376cfaf [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000046#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000047#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include "llvm/Support/MathExtras.h"
52#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner97f06932009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000067 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000068 ARMFunctionInfo *AFI;
69
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling57f0db82009-02-24 08:30:20 +000074 public:
David Greene71847812009-07-14 20:18:05 +000075 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattner56591ab2010-02-02 23:37:42 +000076 MCContext &Ctx, MCStreamer &Streamer,
77 const MCAsmInfo *T)
78 : AsmPrinter(O, TM, Ctx, Streamer, T), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000079 Subtarget = &TM.getSubtarget<ARMSubtarget>();
80 }
81
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000082 virtual const char *getPassName() const {
83 return "ARM Assembly Printer";
84 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000085
Chris Lattner97f06932009-10-19 20:20:46 +000086 void printInstructionThroughMCStreamer(const MachineInstr *MI);
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088
Evan Cheng055b0312009-06-29 07:51:04 +000089 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000090 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000091 void printSOImmOperand(const MachineInstr *MI, int OpNum);
92 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
93 void printSORegOperand(const MachineInstr *MI, int OpNum);
94 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
95 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
96 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
97 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
98 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000099 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000100 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000101 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000102 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000103 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000104 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000106
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000107 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000108 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
110 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000111 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000112 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
113 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
114 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
115 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000116
Evan Cheng9cb9e672009-06-27 02:26:13 +0000117 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000118 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
119 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000120 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000121 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000122 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000123
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printPredicateOperand(const MachineInstr *MI, int OpNum);
125 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
126 void printPCLabel(const MachineInstr *MI, int OpNum);
127 void printRegisterList(const MachineInstr *MI, int OpNum);
128 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000129 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000130 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000131 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000132 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000133 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000134 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
135 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000136
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
138 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
139 }
140 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
141 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
142 }
143 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
145 }
146 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
148 }
149
Evan Cheng055b0312009-06-29 07:51:04 +0000150 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000151 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000152 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000153 unsigned AsmVariant,
154 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000155
Chris Lattner41aefdc2009-08-08 01:32:19 +0000156 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000157 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000158
Chris Lattnera786cea2010-01-28 01:10:34 +0000159 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000161
162 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000163 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000164 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000165 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Chris Lattner0890cf12010-01-25 19:51:38 +0000167 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
168 const MachineBasicBlock *MBB) const;
169 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000170
Evan Cheng711b6dc2008-08-08 06:56:16 +0000171 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
172 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000173 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000174 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
175 case 1: O << MAI->getData8bitsDirective(0); break;
176 case 2: O << MAI->getData16bitsDirective(0); break;
177 case 4: O << MAI->getData32bitsDirective(0); break;
178 default: assert(0 && "Unknown CPV size");
179 }
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Evan Cheng711b6dc2008-08-08 06:56:16 +0000181 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000182 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000183
184 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000185 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000186 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000187 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000188 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000189 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000190 } else if (ACPV->isGlobalValue()) {
191 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000192 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000193 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000194 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000195 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000196 else {
197 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000198 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000199 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000200
201 MachineModuleInfoMachO &MMIMachO =
202 MMI->getObjFileInfo<MachineModuleInfoMachO>();
203 const MCSymbol *&StubSym =
204 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
205 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000206 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000207 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000208 }
Bob Wilson28989a82009-11-02 16:59:06 +0000209 } else {
210 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000211 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000212 }
Jim Grosbache9952212009-09-04 01:38:51 +0000213
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000214 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000215 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000216 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000217 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000218 << "+" << (unsigned)ACPV->getPCAdjustment();
219 if (ACPV->mustAddCurrentAddress())
220 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000221 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000222 }
Chris Lattner8b378752010-01-15 23:26:49 +0000223 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000224 }
Jim Grosbache9952212009-09-04 01:38:51 +0000225
Evan Chenga8e29892007-01-19 07:51:42 +0000226 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000227 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000228 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000229 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000230 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000231 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000232 };
233} // end of anonymous namespace
234
235#include "ARMGenAsmWriter.inc"
236
Chris Lattner953ebb72010-01-27 23:58:11 +0000237void ARMAsmPrinter::EmitFunctionEntryLabel() {
238 if (AFI->isThumbFunction()) {
239 O << "\t.code\t16\n";
240 O << "\t.thumb_func";
241 if (Subtarget->isTargetDarwin())
242 O << '\t' << *CurrentFnSym;
243 O << '\n';
244 }
245
246 OutStreamer.EmitLabel(CurrentFnSym);
247}
248
Evan Chenga8e29892007-01-19 07:51:42 +0000249/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000250/// method to print assembly for each instruction.
251///
252bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000253 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000254 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000255
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000256 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000257}
258
Evan Cheng055b0312009-06-29 07:51:04 +0000259void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000260 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000261 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000262 unsigned TF = MO.getTargetFlags();
263
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000264 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000265 default:
266 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000267 case MachineOperand::MO_Register: {
268 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000269 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
270 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
271 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
272 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
273 O << '{'
274 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
275 << '}';
276 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
277 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
278 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
279 &ARM::DPR_VFP2RegClass);
280 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
281 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000282 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000283 O << getRegisterName(Reg);
284 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000285 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000286 }
Evan Chenga8e29892007-01-19 07:51:42 +0000287 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000288 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000289 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000290 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
291 (TF & ARMII::MO_LO16))
292 O << ":lower16:";
293 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
294 (TF & ARMII::MO_HI16))
295 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000296 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000297 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000298 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000299 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerf71cb012010-01-26 04:55:51 +0000300 O << *MO.getMBB()->getSymbol(OutContext);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000301 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000302 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000303 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000304 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000305
306 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
307 (TF & ARMII::MO_LO16))
308 O << ":lower16:";
309 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
310 (TF & ARMII::MO_HI16))
311 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000312 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000313
314 printOffset(MO.getOffset());
315
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000316 if (isCallOp && Subtarget->isTargetELF() &&
317 TM.getRelocationModel() == Reloc::PIC_)
318 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000319 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000320 }
Evan Chenga8e29892007-01-19 07:51:42 +0000321 case MachineOperand::MO_ExternalSymbol: {
322 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000323 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000324
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000325 if (isCallOp && Subtarget->isTargetELF() &&
326 TM.getRelocationModel() == Reloc::PIC_)
327 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000328 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000329 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000330 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000331 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000332 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000333 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000334 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000335 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000337}
338
David Greene71847812009-07-14 20:18:05 +0000339static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000340 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000341 // Break it up into two parts that make up a shifter immediate.
342 V = ARM_AM::getSOImmVal(V);
343 assert(V != -1 && "Not a valid so_imm value!");
344
Evan Chengc70d1842007-03-20 08:11:30 +0000345 unsigned Imm = ARM_AM::getSOImmValImm(V);
346 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000347
Evan Chenga8e29892007-01-19 07:51:42 +0000348 // Print low-level immediate formation info, per
349 // A5.1.3: "Data-processing operands - Immediate".
350 if (Rot) {
351 O << "#" << Imm << ", " << Rot;
352 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000353 if (VerboseAsm) {
354 O.PadToColumn(MAI->getCommentColumn());
355 O << MAI->getCommentString() << ' ';
356 O << (int)ARM_AM::rotr32(Imm, Rot);
357 }
Evan Chenga8e29892007-01-19 07:51:42 +0000358 } else {
359 O << "#" << Imm;
360 }
361}
362
Evan Chengc70d1842007-03-20 08:11:30 +0000363/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
364/// immediate in bits 0-7.
365void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
366 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000367 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000368 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}
370
Evan Cheng90922132008-11-06 02:25:39 +0000371/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
372/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000373void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
374 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000375 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000376 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
377 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000378 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000379 O << "\n\torr";
380 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000381 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000382 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000383 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000384 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000385 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000386 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000387}
388
Evan Chenga8e29892007-01-19 07:51:42 +0000389// so_reg is a 4-operand unit corresponding to register forms of the A5.1
390// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000391// REG 0 0 - e.g. R5
392// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000393// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
394void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
395 const MachineOperand &MO1 = MI->getOperand(Op);
396 const MachineOperand &MO2 = MI->getOperand(Op+1);
397 const MachineOperand &MO3 = MI->getOperand(Op+2);
398
Chris Lattner762ccea2009-09-13 20:31:40 +0000399 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000400
401 // Print the shift opc.
402 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000403 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000404 << " ";
405
406 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000407 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000408 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
409 } else {
410 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
411 }
412}
413
414void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
415 const MachineOperand &MO1 = MI->getOperand(Op);
416 const MachineOperand &MO2 = MI->getOperand(Op+1);
417 const MachineOperand &MO3 = MI->getOperand(Op+2);
418
Dan Gohmand735b802008-10-03 15:45:36 +0000419 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000420 printOperand(MI, Op);
421 return;
422 }
423
Chris Lattner762ccea2009-09-13 20:31:40 +0000424 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000425
426 if (!MO2.getReg()) {
427 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
428 O << ", #"
429 << (char)ARM_AM::getAM2Op(MO3.getImm())
430 << ARM_AM::getAM2Offset(MO3.getImm());
431 O << "]";
432 return;
433 }
434
435 O << ", "
436 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000437 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000438
Evan Chenga8e29892007-01-19 07:51:42 +0000439 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
440 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000441 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000442 << " #" << ShImm;
443 O << "]";
444}
445
446void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
447 const MachineOperand &MO1 = MI->getOperand(Op);
448 const MachineOperand &MO2 = MI->getOperand(Op+1);
449
450 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000451 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
452 assert(ImmOffs && "Malformed indexed load / store!");
453 O << "#"
454 << (char)ARM_AM::getAM2Op(MO2.getImm())
455 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000456 return;
457 }
458
459 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000460 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000461
Evan Chenga8e29892007-01-19 07:51:42 +0000462 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
463 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000464 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000465 << " #" << ShImm;
466}
467
468void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
469 const MachineOperand &MO1 = MI->getOperand(Op);
470 const MachineOperand &MO2 = MI->getOperand(Op+1);
471 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000472
Dan Gohman6f0d0242008-02-10 18:45:23 +0000473 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000474 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000475
476 if (MO2.getReg()) {
477 O << ", "
478 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000479 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000480 << "]";
481 return;
482 }
Jim Grosbache9952212009-09-04 01:38:51 +0000483
Evan Chenga8e29892007-01-19 07:51:42 +0000484 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
485 O << ", #"
486 << (char)ARM_AM::getAM3Op(MO3.getImm())
487 << ImmOffs;
488 O << "]";
489}
490
491void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
492 const MachineOperand &MO1 = MI->getOperand(Op);
493 const MachineOperand &MO2 = MI->getOperand(Op+1);
494
495 if (MO1.getReg()) {
496 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000497 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000498 return;
499 }
500
501 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000502 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000503 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000504 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000505 << ImmOffs;
506}
Jim Grosbache9952212009-09-04 01:38:51 +0000507
Evan Chenga8e29892007-01-19 07:51:42 +0000508void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
509 const char *Modifier) {
510 const MachineOperand &MO1 = MI->getOperand(Op);
511 const MachineOperand &MO2 = MI->getOperand(Op+1);
512 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
513 if (Modifier && strcmp(Modifier, "submode") == 0) {
514 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000515 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000516 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000517 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000518 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000519 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000520 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
521 } else
522 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000523 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
524 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
525 if (Mode == ARM_AM::ia)
526 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 } else {
528 printOperand(MI, Op);
529 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
530 O << "!";
531 }
532}
533
534void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
535 const char *Modifier) {
536 const MachineOperand &MO1 = MI->getOperand(Op);
537 const MachineOperand &MO2 = MI->getOperand(Op+1);
538
Dan Gohmand735b802008-10-03 15:45:36 +0000539 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000540 printOperand(MI, Op);
541 return;
542 }
Jim Grosbache9952212009-09-04 01:38:51 +0000543
Dan Gohman6f0d0242008-02-10 18:45:23 +0000544 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000545
546 if (Modifier && strcmp(Modifier, "submode") == 0) {
547 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000548 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000549 return;
550 } else if (Modifier && strcmp(Modifier, "base") == 0) {
551 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000552 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000553 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
554 O << "!";
555 return;
556 }
Jim Grosbache9952212009-09-04 01:38:51 +0000557
Chris Lattner762ccea2009-09-13 20:31:40 +0000558 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000559
Evan Chenga8e29892007-01-19 07:51:42 +0000560 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
561 O << ", #"
562 << (char)ARM_AM::getAM5Op(MO2.getImm())
563 << ImmOffs*4;
564 }
565 O << "]";
566}
567
Bob Wilson8b024a52009-07-01 23:16:05 +0000568void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
569 const MachineOperand &MO1 = MI->getOperand(Op);
570 const MachineOperand &MO2 = MI->getOperand(Op+1);
571 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000572 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000573
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000574 O << "[" << getRegisterName(MO1.getReg());
575 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000576 // FIXME: Both darwin as and GNU as violate ARM docs here.
577 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000578 }
579 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000580
581 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
582 if (MO2.getReg() == 0)
583 O << "!";
584 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000585 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000586 }
587}
588
Evan Chenga8e29892007-01-19 07:51:42 +0000589void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
590 const char *Modifier) {
591 if (Modifier && strcmp(Modifier, "label") == 0) {
592 printPCLabel(MI, Op+1);
593 return;
594 }
595
596 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000597 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000598 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000599}
600
601void
Evan Chengf49810c2009-06-23 17:48:47 +0000602ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
603 const MachineOperand &MO = MI->getOperand(Op);
604 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000605 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000606 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000607 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
608 O << "#" << lsb << ", #" << width;
609}
610
Evan Cheng055b0312009-06-29 07:51:04 +0000611//===--------------------------------------------------------------------===//
612
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000613void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
614 O << "#" << MI->getOperand(Op).getImm() * 4;
615}
616
Evan Chengf49810c2009-06-23 17:48:47 +0000617void
Evan Chenge5564742009-07-09 23:43:36 +0000618ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
619 // (3 - the number of trailing zeros) is the number of then / else.
620 unsigned Mask = MI->getOperand(Op).getImm();
621 unsigned NumTZ = CountTrailingZeros_32(Mask);
622 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000623 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000624 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000625 if (T)
626 O << 't';
627 else
628 O << 'e';
629 }
630}
631
632void
Evan Chenga8e29892007-01-19 07:51:42 +0000633ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
634 const MachineOperand &MO1 = MI->getOperand(Op);
635 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000636 O << "[" << getRegisterName(MO1.getReg());
637 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000638}
639
640void
641ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
642 unsigned Scale) {
643 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000644 const MachineOperand &MO2 = MI->getOperand(Op+1);
645 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000646
Dan Gohmand735b802008-10-03 15:45:36 +0000647 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000648 printOperand(MI, Op);
649 return;
650 }
651
Chris Lattner762ccea2009-09-13 20:31:40 +0000652 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000653 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000654 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000655 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000656 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000657 O << "]";
658}
659
660void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000661ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000662 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000663}
664void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000665ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000666 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000667}
668void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000669ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000670 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000671}
672
673void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
674 const MachineOperand &MO1 = MI->getOperand(Op);
675 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000676 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000677 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000678 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000679 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000680}
681
Evan Cheng055b0312009-06-29 07:51:04 +0000682//===--------------------------------------------------------------------===//
683
Evan Cheng9cb9e672009-06-27 02:26:13 +0000684// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
685// register with shift forms.
686// REG 0 0 - e.g. R5
687// REG IMM, SH_OPC - e.g. R5, LSL #3
688void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
689 const MachineOperand &MO1 = MI->getOperand(OpNum);
690 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
691
692 unsigned Reg = MO1.getReg();
693 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000694 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000695
696 // Print the shift opc.
697 O << ", "
698 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
699 << " ";
700
701 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
702 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
703}
704
Evan Cheng055b0312009-06-29 07:51:04 +0000705void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
706 int OpNum) {
707 const MachineOperand &MO1 = MI->getOperand(OpNum);
708 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000709
Chris Lattner762ccea2009-09-13 20:31:40 +0000710 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000711
712 unsigned OffImm = MO2.getImm();
713 if (OffImm) // Don't print +0.
714 O << ", #+" << OffImm;
715 O << "]";
716}
717
718void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
719 int OpNum) {
720 const MachineOperand &MO1 = MI->getOperand(OpNum);
721 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
722
Chris Lattner762ccea2009-09-13 20:31:40 +0000723 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000724
725 int32_t OffImm = (int32_t)MO2.getImm();
726 // Don't print +0.
727 if (OffImm < 0)
728 O << ", #-" << -OffImm;
729 else if (OffImm > 0)
730 O << ", #+" << OffImm;
731 O << "]";
732}
733
Evan Cheng5c874172009-07-09 22:21:59 +0000734void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
735 int OpNum) {
736 const MachineOperand &MO1 = MI->getOperand(OpNum);
737 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
738
Chris Lattner762ccea2009-09-13 20:31:40 +0000739 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000740
741 int32_t OffImm = (int32_t)MO2.getImm() / 4;
742 // Don't print +0.
743 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000744 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000745 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000746 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000747 O << "]";
748}
749
Evan Chenge88d5ce2009-07-02 07:28:31 +0000750void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
751 int OpNum) {
752 const MachineOperand &MO1 = MI->getOperand(OpNum);
753 int32_t OffImm = (int32_t)MO1.getImm();
754 // Don't print +0.
755 if (OffImm < 0)
756 O << "#-" << -OffImm;
757 else if (OffImm > 0)
758 O << "#+" << OffImm;
759}
760
Evan Cheng055b0312009-06-29 07:51:04 +0000761void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
762 int OpNum) {
763 const MachineOperand &MO1 = MI->getOperand(OpNum);
764 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
765 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
766
Chris Lattner762ccea2009-09-13 20:31:40 +0000767 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000768
Evan Cheng3a214252009-08-11 08:52:18 +0000769 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000770 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000771
Evan Cheng3a214252009-08-11 08:52:18 +0000772 unsigned ShAmt = MO3.getImm();
773 if (ShAmt) {
774 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
775 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000776 }
777 O << "]";
778}
779
780
781//===--------------------------------------------------------------------===//
782
783void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
784 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000785 if (CC != ARMCC::AL)
786 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000787}
788
Evan Cheng055b0312009-06-29 07:51:04 +0000789void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
790 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000791 if (Reg) {
792 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
793 O << 's';
794 }
795}
796
Evan Cheng055b0312009-06-29 07:51:04 +0000797void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
798 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000799 O << MAI->getPrivateGlobalPrefix()
800 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000801}
802
Evan Cheng055b0312009-06-29 07:51:04 +0000803void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000804 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000805 // Always skip the first operand, it's the optional (and implicit writeback).
806 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000807 if (MI->getOperand(i).isImplicit())
808 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000809 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000810 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000811 }
812 O << "}";
813}
814
Evan Cheng055b0312009-06-29 07:51:04 +0000815void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000816 const char *Modifier) {
817 assert(Modifier && "This operand only works with a modifier!");
818 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
819 // data itself.
820 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000821 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner1b46f432010-01-23 07:00:21 +0000822 O << *GetCPISymbol(ID) << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000823 } else {
824 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000825 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000826
Evan Cheng6d63a722008-09-18 07:27:23 +0000827 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000828
Evan Cheng711b6dc2008-08-08 06:56:16 +0000829 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000830 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000831 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000832 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000833 }
Evan Chenga8e29892007-01-19 07:51:42 +0000834 }
835}
836
Chris Lattner0890cf12010-01-25 19:51:38 +0000837MCSymbol *ARMAsmPrinter::
838GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
839 const MachineBasicBlock *MBB) const {
840 SmallString<60> Name;
841 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000842 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000843 << "_set_" << MBB->getNumber();
844 return OutContext.GetOrCreateSymbol(Name.str());
845}
846
847MCSymbol *ARMAsmPrinter::
848GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
849 SmallString<60> Name;
850 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000851 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner0890cf12010-01-25 19:51:38 +0000852 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000853}
854
Evan Cheng055b0312009-06-29 07:51:04 +0000855void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000856 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
857
Evan Cheng055b0312009-06-29 07:51:04 +0000858 const MachineOperand &MO1 = MI->getOperand(OpNum);
859 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000860
Chris Lattner8aa797a2007-12-30 23:10:15 +0000861 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000862 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
863 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Chris Lattner33adcfb2009-08-22 21:43:10 +0000865 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000866
Dan Gohman45426112008-07-07 20:06:06 +0000867 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000868 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
869 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000870 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000871 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000872 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
873 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000874 bool isNew = JTSets.insert(MBB);
875
Chris Lattner0890cf12010-01-25 19:51:38 +0000876 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000877 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000878 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattnerf71cb012010-01-26 04:55:51 +0000879 << *MBB->getSymbol(OutContext) << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000880 }
Evan Chenga8e29892007-01-19 07:51:42 +0000881
882 O << JTEntryDirective << ' ';
883 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000884 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
885 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000886 O << *MBB->getSymbol(OutContext) << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000887 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000888 O << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000889
Evan Chengd85ac4d2007-01-27 02:29:45 +0000890 if (i != e-1)
891 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000892 }
893}
894
Evan Cheng66ac5312009-07-25 00:33:29 +0000895void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
896 const MachineOperand &MO1 = MI->getOperand(OpNum);
897 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
898 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000899
900 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
901 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000902
Evan Cheng66ac5312009-07-25 00:33:29 +0000903 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
904 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
905 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000906 bool ByteOffset = false, HalfWordOffset = false;
907 if (MI->getOpcode() == ARM::t2TBB)
908 ByteOffset = true;
909 else if (MI->getOpcode() == ARM::t2TBH)
910 HalfWordOffset = true;
911
Evan Cheng66ac5312009-07-25 00:33:29 +0000912 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
913 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000914 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000915 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000916 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000917 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000918
919 if (ByteOffset || HalfWordOffset)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000920 O << '(' << *MBB->getSymbol(OutContext) << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000921 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000922 O << "\tb.w " << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000923
Evan Cheng66ac5312009-07-25 00:33:29 +0000924 if (i != e-1)
925 O << '\n';
926 }
Evan Chengff6ab172009-07-31 18:35:56 +0000927
928 // Make sure the instruction that follows TBB is 2-byte aligned.
929 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
930 if (ByteOffset && (JTBBs.size() & 1)) {
931 O << '\n';
932 EmitAlignment(1);
933 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000934}
935
Evan Cheng5657c012009-07-29 02:18:14 +0000936void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000937 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000938 if (MI->getOpcode() == ARM::t2TBH)
939 O << ", lsl #1";
940 O << ']';
941}
942
Bob Wilson4f38b382009-08-21 21:58:55 +0000943void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000944 O << MI->getOperand(OpNum).getImm();
945}
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Evan Cheng39382422009-10-28 01:44:26 +0000947void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
948 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000949 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +0000950 if (VerboseAsm) {
951 O.PadToColumn(MAI->getCommentColumn());
952 O << MAI->getCommentString() << ' ';
953 WriteAsOperand(O, FP, /*PrintType=*/false);
954 }
955}
956
957void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
958 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000959 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +0000960 if (VerboseAsm) {
961 O.PadToColumn(MAI->getCommentColumn());
962 O << MAI->getCommentString() << ' ';
963 WriteAsOperand(O, FP, /*PrintType=*/false);
964 }
965}
966
Evan Cheng055b0312009-06-29 07:51:04 +0000967bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000968 unsigned AsmVariant, const char *ExtraCode){
969 // Does this asm operand have a single letter operand modifier?
970 if (ExtraCode && ExtraCode[0]) {
971 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000972
Evan Chenga8e29892007-01-19 07:51:42 +0000973 switch (ExtraCode[0]) {
974 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000975 case 'a': // Print as a memory address.
976 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000977 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000978 return false;
979 }
980 // Fallthrough
981 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000982 if (!MI->getOperand(OpNum).isImm())
983 return true;
984 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +0000985 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000986 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000987 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +0000988 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +0000989 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000990 case 'Q':
991 if (TM.getTargetData()->isLittleEndian())
992 break;
993 // Fallthrough
994 case 'R':
995 if (TM.getTargetData()->isBigEndian())
996 break;
997 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +0000998 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +0000999 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001000 if (!MI->getOperand(OpNum).isReg() ||
1001 OpNum+1 == MI->getNumOperands() ||
1002 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001003 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001004 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001005 }
1006 }
Jim Grosbache9952212009-09-04 01:38:51 +00001007
Evan Cheng055b0312009-06-29 07:51:04 +00001008 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001009 return false;
1010}
1011
Bob Wilson224c2442009-05-19 05:53:42 +00001012bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001013 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001014 const char *ExtraCode) {
1015 if (ExtraCode && ExtraCode[0])
1016 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001017
1018 const MachineOperand &MO = MI->getOperand(OpNum);
1019 assert(MO.isReg() && "unexpected inline asm memory operand");
1020 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001021 return false;
1022}
1023
Chris Lattnera786cea2010-01-28 01:10:34 +00001024void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001025 if (EnableMCInst) {
1026 printInstructionThroughMCStreamer(MI);
1027 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001028 int Opc = MI->getOpcode();
1029 if (Opc == ARM::CONSTPOOL_ENTRY)
1030 EmitAlignment(2);
1031
Chris Lattner97f06932009-10-19 20:20:46 +00001032 printInstruction(MI);
Chris Lattnerd1ff72b2010-02-03 01:09:55 +00001033 O << '\n';
Chris Lattner97f06932009-10-19 20:20:46 +00001034 }
Evan Chenga8e29892007-01-19 07:51:42 +00001035}
1036
Bob Wilson812209a2009-09-30 22:06:26 +00001037void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001038 if (Subtarget->isTargetDarwin()) {
1039 Reloc::Model RelocM = TM.getRelocationModel();
1040 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1041 // Declare all the text sections up front (before the DWARF sections
1042 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1043 // them together at the beginning of the object file. This helps
1044 // avoid out-of-range branches that are due a fundamental limitation of
1045 // the way symbol offsets are encoded with the current Darwin ARM
1046 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001047 TargetLoweringObjectFileMachO &TLOFMacho =
1048 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1049 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1050 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1051 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1052 if (RelocM == Reloc::DynamicNoPIC) {
1053 const MCSection *sect =
1054 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1055 MCSectionMachO::S_SYMBOL_STUBS,
1056 12, SectionKind::getText());
1057 OutStreamer.SwitchSection(sect);
1058 } else {
1059 const MCSection *sect =
1060 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1061 MCSectionMachO::S_SYMBOL_STUBS,
1062 16, SectionKind::getText());
1063 OutStreamer.SwitchSection(sect);
1064 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001065 }
1066 }
1067
Jim Grosbache5165492009-11-09 00:11:35 +00001068 // Use unified assembler syntax.
1069 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001070
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001071 // Emit ARM Build Attributes
1072 if (Subtarget->isTargetELF()) {
1073 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001074 std::string CPUString = Subtarget->getCPUString();
1075 if (CPUString != "generic")
1076 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001077
1078 // FIXME: Emit FPU type
1079 if (Subtarget->hasVFP2())
1080 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1081
1082 // Signal various FP modes.
1083 if (!UnsafeFPMath)
1084 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1085 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1086
1087 if (FiniteOnlyFPMath())
1088 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1089 else
1090 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1091
1092 // 8-bytes alignment stuff.
1093 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1094 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1095
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001096 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1097 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1098 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1099 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1100
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001101 // FIXME: Should we signal R9 usage?
1102 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001103}
1104
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001105
Chris Lattner4a071d62009-10-19 17:59:19 +00001106void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001107 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001108 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001109 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001110 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001111 MachineModuleInfoMachO &MMIMacho =
1112 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001113
Chris Lattner4fb63d02009-07-15 04:12:33 +00001114 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001115
Evan Chenga8e29892007-01-19 07:51:42 +00001116 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001117 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1118
1119 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001120 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001121 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001122 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001123 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001124 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1125 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001126 }
Evan Chenga8e29892007-01-19 07:51:42 +00001127 }
1128
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001129 Stubs = MMIMacho.GetHiddenGVStubList();
1130 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001131 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001132 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001133 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1134 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001135 }
1136
Evan Chenga8e29892007-01-19 07:51:42 +00001137 // Funny Darwin hack: This flag tells the linker that no global symbols
1138 // contain code that falls through to other global symbols (e.g. the obvious
1139 // implementation of multiple entry points). If this doesn't occur, the
1140 // linker can safely perform dead code stripping. Since LLVM never
1141 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001142 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001143 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001144}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001145
Chris Lattner97f06932009-10-19 20:20:46 +00001146//===----------------------------------------------------------------------===//
1147
1148void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001149 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001150 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001151 case ARM::t2MOVi32imm:
1152 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001153 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001154 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1155 // This is a pseudo op for a label + instruction sequence, which looks like:
1156 // LPC0:
1157 // add r0, pc, r0
1158 // This adds the address of LPC0 to r0.
1159
1160 // Emit the label.
1161 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001162 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001163 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001164 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1165 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001166 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001167
1168
1169 // Form and emit tha dd.
1170 MCInst AddInst;
1171 AddInst.setOpcode(ARM::ADDrr);
1172 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1173 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1174 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001175 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001176 return;
1177 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001178 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1179 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1180 /// in the function. The first operand is the ID# for this instruction, the
1181 /// second is the index into the MachineConstantPool that this is, the third
1182 /// is the size in bytes of this constant pool entry.
1183 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1184 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1185
1186 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001187 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001188
1189 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1190 if (MCPE.isMachineConstantPoolEntry())
1191 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1192 else
1193 EmitGlobalConstant(MCPE.Val.ConstVal);
1194
1195 return;
1196 }
Chris Lattner017d9472009-10-20 00:40:56 +00001197 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1198 // This is a hack that lowers as a two instruction sequence.
1199 unsigned DstReg = MI->getOperand(0).getReg();
1200 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1201
1202 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1203 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1204
1205 {
1206 MCInst TmpInst;
1207 TmpInst.setOpcode(ARM::MOVi);
1208 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1209 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1210
1211 // Predicate.
1212 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1213 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001214
1215 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001216 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001217 }
1218
1219 {
1220 MCInst TmpInst;
1221 TmpInst.setOpcode(ARM::ORRri);
1222 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1223 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1224 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1225 // Predicate.
1226 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1227 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1228
1229 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001230 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001231 }
1232 return;
1233 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001234 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1235 // This is a hack that lowers as a two instruction sequence.
1236 unsigned DstReg = MI->getOperand(0).getReg();
1237 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1238
1239 {
1240 MCInst TmpInst;
1241 TmpInst.setOpcode(ARM::MOVi16);
1242 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1243 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001244
Chris Lattner161dcbf2009-10-20 01:11:37 +00001245 // Predicate.
1246 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1247 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1248
Chris Lattner850d2e22010-02-03 01:16:28 +00001249 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001250 }
1251
1252 {
1253 MCInst TmpInst;
1254 TmpInst.setOpcode(ARM::MOVTi16);
1255 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1256 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1257 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1258
1259 // Predicate.
1260 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1261 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1262
Chris Lattner850d2e22010-02-03 01:16:28 +00001263 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001264 }
1265
1266 return;
1267 }
Chris Lattner97f06932009-10-19 20:20:46 +00001268 }
1269
1270 MCInst TmpInst;
1271 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001272 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001273}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001274
1275//===----------------------------------------------------------------------===//
1276// Target Registry Stuff
1277//===----------------------------------------------------------------------===//
1278
1279static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1280 unsigned SyntaxVariant,
1281 const MCAsmInfo &MAI,
1282 raw_ostream &O) {
1283 if (SyntaxVariant == 0)
1284 return new ARMInstPrinter(O, MAI, false);
1285 return 0;
1286}
1287
1288// Force static initialization.
1289extern "C" void LLVMInitializeARMAsmPrinter() {
1290 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1291 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1292
1293 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1294 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1295}
1296