blob: 0469f3a23ce067378c43a746457d20db4ecf92c9 [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
20#include "llvm/CallingConv.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/InlineAsm.h"
25#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
27#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000028#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000029#include "llvm/CodeGen/FastISel.h"
30#include "llvm/CodeGen/GCStrategy.h"
31#include "llvm/CodeGen/GCMetadata.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000039#include "llvm/CodeGen/SelectionDAG.h"
40#include "llvm/Target/TargetRegisterInfo.h"
41#include "llvm/Target/TargetData.h"
42#include "llvm/Target/TargetFrameInfo.h"
43#include "llvm/Target/TargetInstrInfo.h"
44#include "llvm/Target/TargetLowering.h"
45#include "llvm/Target/TargetMachine.h"
46#include "llvm/Target/TargetOptions.h"
47#include "llvm/Support/Compiler.h"
48#include "llvm/Support/Debug.h"
49#include "llvm/Support/MathExtras.h"
50#include <algorithm>
51using namespace llvm;
52
Dale Johannesen601d3c02008-09-05 01:48:15 +000053/// LimitFloatPrecision - Generate low-precision inline sequences for
54/// some float libcalls (6, 8 or 12 bits).
55static unsigned LimitFloatPrecision;
56
57static cl::opt<unsigned, true>
58LimitFPPrecision("limit-float-precision",
59 cl::desc("Generate low-precision inline sequences "
60 "for some float libcalls"),
61 cl::location(LimitFloatPrecision),
62 cl::init(0));
63
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000064/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
65/// insertvalue or extractvalue indices that identify a member, return
66/// the linearized index of the start of the member.
67///
68static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
69 const unsigned *Indices,
70 const unsigned *IndicesEnd,
71 unsigned CurIndex = 0) {
72 // Base case: We're done.
73 if (Indices && Indices == IndicesEnd)
74 return CurIndex;
75
76 // Given a struct type, recursively traverse the elements.
77 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
78 for (StructType::element_iterator EB = STy->element_begin(),
79 EI = EB,
80 EE = STy->element_end();
81 EI != EE; ++EI) {
82 if (Indices && *Indices == unsigned(EI - EB))
83 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
84 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
85 }
86 }
87 // Given an array type, recursively traverse the elements.
88 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
89 const Type *EltTy = ATy->getElementType();
90 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
91 if (Indices && *Indices == i)
92 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
93 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
94 }
95 }
96 // We haven't found the type we're looking for, so keep searching.
97 return CurIndex + 1;
98}
99
100/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
101/// MVTs that represent all the individual underlying
102/// non-aggregate types that comprise it.
103///
104/// If Offsets is non-null, it points to a vector to be filled in
105/// with the in-memory offsets of each of the individual values.
106///
107static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
108 SmallVectorImpl<MVT> &ValueVTs,
109 SmallVectorImpl<uint64_t> *Offsets = 0,
110 uint64_t StartingOffset = 0) {
111 // Given a struct type, recursively traverse the elements.
112 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
113 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
114 for (StructType::element_iterator EB = STy->element_begin(),
115 EI = EB,
116 EE = STy->element_end();
117 EI != EE; ++EI)
118 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
119 StartingOffset + SL->getElementOffset(EI - EB));
120 return;
121 }
122 // Given an array type, recursively traverse the elements.
123 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
124 const Type *EltTy = ATy->getElementType();
125 uint64_t EltSize = TLI.getTargetData()->getABITypeSize(EltTy);
126 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
127 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
128 StartingOffset + i * EltSize);
129 return;
130 }
131 // Base case: we can get an MVT for this LLVM IR type.
132 ValueVTs.push_back(TLI.getValueType(Ty));
133 if (Offsets)
134 Offsets->push_back(StartingOffset);
135}
136
Dan Gohman2a7c6712008-09-03 23:18:39 +0000137namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 /// RegsForValue - This struct represents the registers (physical or virtual)
139 /// that a particular set of values is assigned, and the type information about
140 /// the value. The most common situation is to represent one value at a time,
141 /// but struct or array values are handled element-wise as multiple values.
142 /// The splitting of aggregates is performed recursively, so that we never
143 /// have aggregate-typed registers. The values at this point do not necessarily
144 /// have legal types, so each value may require one or more registers of some
145 /// legal type.
146 ///
147 struct VISIBILITY_HIDDEN RegsForValue {
148 /// TLI - The TargetLowering object.
149 ///
150 const TargetLowering *TLI;
151
152 /// ValueVTs - The value types of the values, which may not be legal, and
153 /// may need be promoted or synthesized from one or more registers.
154 ///
155 SmallVector<MVT, 4> ValueVTs;
156
157 /// RegVTs - The value types of the registers. This is the same size as
158 /// ValueVTs and it records, for each value, what the type of the assigned
159 /// register or registers are. (Individual values are never synthesized
160 /// from more than one type of register.)
161 ///
162 /// With virtual registers, the contents of RegVTs is redundant with TLI's
163 /// getRegisterType member function, however when with physical registers
164 /// it is necessary to have a separate record of the types.
165 ///
166 SmallVector<MVT, 4> RegVTs;
167
168 /// Regs - This list holds the registers assigned to the values.
169 /// Each legal or promoted value requires one register, and each
170 /// expanded value requires multiple registers.
171 ///
172 SmallVector<unsigned, 4> Regs;
173
174 RegsForValue() : TLI(0) {}
175
176 RegsForValue(const TargetLowering &tli,
177 const SmallVector<unsigned, 4> &regs,
178 MVT regvt, MVT valuevt)
179 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
180 RegsForValue(const TargetLowering &tli,
181 const SmallVector<unsigned, 4> &regs,
182 const SmallVector<MVT, 4> &regvts,
183 const SmallVector<MVT, 4> &valuevts)
184 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
185 RegsForValue(const TargetLowering &tli,
186 unsigned Reg, const Type *Ty) : TLI(&tli) {
187 ComputeValueVTs(tli, Ty, ValueVTs);
188
189 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
190 MVT ValueVT = ValueVTs[Value];
191 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
192 MVT RegisterVT = TLI->getRegisterType(ValueVT);
193 for (unsigned i = 0; i != NumRegs; ++i)
194 Regs.push_back(Reg + i);
195 RegVTs.push_back(RegisterVT);
196 Reg += NumRegs;
197 }
198 }
199
200 /// append - Add the specified values to this one.
201 void append(const RegsForValue &RHS) {
202 TLI = RHS.TLI;
203 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
204 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
205 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
206 }
207
208
209 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
210 /// this value and returns the result as a ValueVTs value. This uses
211 /// Chain/Flag as the input and updates them for the output Chain/Flag.
212 /// If the Flag pointer is NULL, no flag is used.
213 SDValue getCopyFromRegs(SelectionDAG &DAG,
214 SDValue &Chain, SDValue *Flag) const;
215
216 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
217 /// specified value into the registers specified by this object. This uses
218 /// Chain/Flag as the input and updates them for the output Chain/Flag.
219 /// If the Flag pointer is NULL, no flag is used.
220 void getCopyToRegs(SDValue Val, SelectionDAG &DAG,
221 SDValue &Chain, SDValue *Flag) const;
222
223 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
224 /// operand list. This adds the code marker and includes the number of
225 /// values added into it.
226 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
227 std::vector<SDValue> &Ops) const;
228 };
229}
230
231/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
232/// PHI nodes or outside of the basic block that defines it, or used by a
233/// switch or atomic instruction, which may expand to multiple basic blocks.
234static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
235 if (isa<PHINode>(I)) return true;
236 BasicBlock *BB = I->getParent();
237 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
238 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
239 // FIXME: Remove switchinst special case.
240 isa<SwitchInst>(*UI))
241 return true;
242 return false;
243}
244
245/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
246/// entry block, return true. This includes arguments used by switches, since
247/// the switch may expand into multiple basic blocks.
248static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
249 // With FastISel active, we may be splitting blocks, so force creation
250 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000251 // Don't force virtual registers for byval arguments though, because
252 // fast-isel can't handle those in all cases.
253 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 return A->use_empty();
255
256 BasicBlock *Entry = A->getParent()->begin();
257 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
258 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
259 return false; // Use not in entry block.
260 return true;
261}
262
263FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
264 : TLI(tli) {
265}
266
267void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
268 bool EnableFastISel) {
269 Fn = &fn;
270 MF = &mf;
271 RegInfo = &MF->getRegInfo();
272
273 // Create a vreg for each argument register that is not dead and is used
274 // outside of the entry block for the function.
275 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
276 AI != E; ++AI)
277 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
278 InitializeRegForValue(AI);
279
280 // Initialize the mapping of values to registers. This is only set up for
281 // instruction values that are used outside of the block that defines
282 // them.
283 Function::iterator BB = Fn->begin(), EB = Fn->end();
284 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
285 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
286 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
287 const Type *Ty = AI->getAllocatedType();
288 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
289 unsigned Align =
290 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
291 AI->getAlignment());
292
293 TySize *= CUI->getZExtValue(); // Get total allocated size.
294 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
295 StaticAllocaMap[AI] =
296 MF->getFrameInfo()->CreateStackObject(TySize, Align);
297 }
298
299 for (; BB != EB; ++BB)
300 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
301 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
302 if (!isa<AllocaInst>(I) ||
303 !StaticAllocaMap.count(cast<AllocaInst>(I)))
304 InitializeRegForValue(I);
305
306 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
307 // also creates the initial PHI MachineInstrs, though none of the input
308 // operands are populated.
309 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
310 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
311 MBBMap[BB] = MBB;
312 MF->push_back(MBB);
313
314 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
315 // appropriate.
316 PHINode *PN;
317 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
318 if (PN->use_empty()) continue;
319
320 unsigned PHIReg = ValueMap[PN];
321 assert(PHIReg && "PHI node does not have an assigned virtual register!");
322
323 SmallVector<MVT, 4> ValueVTs;
324 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
325 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
326 MVT VT = ValueVTs[vti];
327 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000328 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000329 for (unsigned i = 0; i != NumRegisters; ++i)
330 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
331 PHIReg += NumRegisters;
332 }
333 }
334 }
335}
336
337unsigned FunctionLoweringInfo::MakeReg(MVT VT) {
338 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
339}
340
341/// CreateRegForValue - Allocate the appropriate number of virtual registers of
342/// the correctly promoted or expanded types. Assign these registers
343/// consecutive vreg numbers and return the first assigned number.
344///
345/// In the case that the given value has struct or array type, this function
346/// will assign registers for each member or element.
347///
348unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
349 SmallVector<MVT, 4> ValueVTs;
350 ComputeValueVTs(TLI, V->getType(), ValueVTs);
351
352 unsigned FirstReg = 0;
353 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
354 MVT ValueVT = ValueVTs[Value];
355 MVT RegisterVT = TLI.getRegisterType(ValueVT);
356
357 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
358 for (unsigned i = 0; i != NumRegs; ++i) {
359 unsigned R = MakeReg(RegisterVT);
360 if (!FirstReg) FirstReg = R;
361 }
362 }
363 return FirstReg;
364}
365
366/// getCopyFromParts - Create a value that contains the specified legal parts
367/// combined into the value they represent. If the parts combine to a type
368/// larger then ValueVT then AssertOp can be used to specify whether the extra
369/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
370/// (ISD::AssertSext).
371static SDValue getCopyFromParts(SelectionDAG &DAG,
372 const SDValue *Parts,
373 unsigned NumParts,
374 MVT PartVT,
375 MVT ValueVT,
376 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
377 assert(NumParts > 0 && "No parts to assemble!");
378 TargetLowering &TLI = DAG.getTargetLoweringInfo();
379 SDValue Val = Parts[0];
380
381 if (NumParts > 1) {
382 // Assemble the value from multiple parts.
383 if (!ValueVT.isVector()) {
384 unsigned PartBits = PartVT.getSizeInBits();
385 unsigned ValueBits = ValueVT.getSizeInBits();
386
387 // Assemble the power of 2 part.
388 unsigned RoundParts = NumParts & (NumParts - 1) ?
389 1 << Log2_32(NumParts) : NumParts;
390 unsigned RoundBits = PartBits * RoundParts;
391 MVT RoundVT = RoundBits == ValueBits ?
392 ValueVT : MVT::getIntegerVT(RoundBits);
393 SDValue Lo, Hi;
394
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000395 MVT HalfVT = ValueVT.isInteger() ?
396 MVT::getIntegerVT(RoundBits/2) :
397 MVT::getFloatingPointVT(RoundBits/2);
398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000399 if (RoundParts > 2) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000400 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
401 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
402 PartVT, HalfVT);
403 } else {
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000404 Lo = DAG.getNode(ISD::BIT_CONVERT, HalfVT, Parts[0]);
405 Hi = DAG.getNode(ISD::BIT_CONVERT, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000406 }
407 if (TLI.isBigEndian())
408 std::swap(Lo, Hi);
409 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
410
411 if (RoundParts < NumParts) {
412 // Assemble the trailing non-power-of-2 part.
413 unsigned OddParts = NumParts - RoundParts;
414 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
415 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
416
417 // Combine the round and odd parts.
418 Lo = Val;
419 if (TLI.isBigEndian())
420 std::swap(Lo, Hi);
421 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
422 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
423 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
424 DAG.getConstant(Lo.getValueType().getSizeInBits(),
425 TLI.getShiftAmountTy()));
426 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
427 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
428 }
429 } else {
430 // Handle a multi-element vector.
431 MVT IntermediateVT, RegisterVT;
432 unsigned NumIntermediates;
433 unsigned NumRegs =
434 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
435 RegisterVT);
436 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
437 NumParts = NumRegs; // Silence a compiler warning.
438 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
439 assert(RegisterVT == Parts[0].getValueType() &&
440 "Part type doesn't match part!");
441
442 // Assemble the parts into intermediate operands.
443 SmallVector<SDValue, 8> Ops(NumIntermediates);
444 if (NumIntermediates == NumParts) {
445 // If the register was not expanded, truncate or copy the value,
446 // as appropriate.
447 for (unsigned i = 0; i != NumParts; ++i)
448 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
449 PartVT, IntermediateVT);
450 } else if (NumParts > 0) {
451 // If the intermediate type was expanded, build the intermediate operands
452 // from the parts.
453 assert(NumParts % NumIntermediates == 0 &&
454 "Must expand into a divisible number of parts!");
455 unsigned Factor = NumParts / NumIntermediates;
456 for (unsigned i = 0; i != NumIntermediates; ++i)
457 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
458 PartVT, IntermediateVT);
459 }
460
461 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
462 // operands.
463 Val = DAG.getNode(IntermediateVT.isVector() ?
464 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
465 ValueVT, &Ops[0], NumIntermediates);
466 }
467 }
468
469 // There is now one part, held in Val. Correct it to match ValueVT.
470 PartVT = Val.getValueType();
471
472 if (PartVT == ValueVT)
473 return Val;
474
475 if (PartVT.isVector()) {
476 assert(ValueVT.isVector() && "Unknown vector conversion!");
477 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
478 }
479
480 if (ValueVT.isVector()) {
481 assert(ValueVT.getVectorElementType() == PartVT &&
482 ValueVT.getVectorNumElements() == 1 &&
483 "Only trivial scalar-to-vector conversions should get here!");
484 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
485 }
486
487 if (PartVT.isInteger() &&
488 ValueVT.isInteger()) {
489 if (ValueVT.bitsLT(PartVT)) {
490 // For a truncate, see if we have any information to
491 // indicate whether the truncated bits will always be
492 // zero or sign-extension.
493 if (AssertOp != ISD::DELETED_NODE)
494 Val = DAG.getNode(AssertOp, PartVT, Val,
495 DAG.getValueType(ValueVT));
496 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
497 } else {
498 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
499 }
500 }
501
502 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
503 if (ValueVT.bitsLT(Val.getValueType()))
504 // FP_ROUND's are always exact here.
505 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
506 DAG.getIntPtrConstant(1));
507 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
508 }
509
510 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
511 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
512
513 assert(0 && "Unknown mismatch!");
514 return SDValue();
515}
516
517/// getCopyToParts - Create a series of nodes that contain the specified value
518/// split into legal parts. If the parts contain more bits than Val, then, for
519/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattner01426e12008-10-21 00:45:36 +0000520static void getCopyToParts(SelectionDAG &DAG, SDValue Val,
521 SDValue *Parts, unsigned NumParts, MVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
523 TargetLowering &TLI = DAG.getTargetLoweringInfo();
524 MVT PtrVT = TLI.getPointerTy();
525 MVT ValueVT = Val.getValueType();
526 unsigned PartBits = PartVT.getSizeInBits();
527 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
528
529 if (!NumParts)
530 return;
531
532 if (!ValueVT.isVector()) {
533 if (PartVT == ValueVT) {
534 assert(NumParts == 1 && "No-op copy with multiple parts!");
535 Parts[0] = Val;
536 return;
537 }
538
539 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
540 // If the parts cover more bits than the value has, promote the value.
541 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
542 assert(NumParts == 1 && "Do not know what to promote to!");
543 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
544 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
545 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
546 Val = DAG.getNode(ExtendKind, ValueVT, Val);
547 } else {
548 assert(0 && "Unknown mismatch!");
549 }
550 } else if (PartBits == ValueVT.getSizeInBits()) {
551 // Different types of the same size.
552 assert(NumParts == 1 && PartVT != ValueVT);
553 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
554 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
555 // If the parts cover less bits than value has, truncate the value.
556 if (PartVT.isInteger() && ValueVT.isInteger()) {
557 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
558 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
559 } else {
560 assert(0 && "Unknown mismatch!");
561 }
562 }
563
564 // The value may have changed - recompute ValueVT.
565 ValueVT = Val.getValueType();
566 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
567 "Failed to tile the value with PartVT!");
568
569 if (NumParts == 1) {
570 assert(PartVT == ValueVT && "Type conversion failed!");
571 Parts[0] = Val;
572 return;
573 }
574
575 // Expand the value into multiple parts.
576 if (NumParts & (NumParts - 1)) {
577 // The number of parts is not a power of 2. Split off and copy the tail.
578 assert(PartVT.isInteger() && ValueVT.isInteger() &&
579 "Do not know what to expand to!");
580 unsigned RoundParts = 1 << Log2_32(NumParts);
581 unsigned RoundBits = RoundParts * PartBits;
582 unsigned OddParts = NumParts - RoundParts;
583 SDValue OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
584 DAG.getConstant(RoundBits,
585 TLI.getShiftAmountTy()));
586 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
587 if (TLI.isBigEndian())
588 // The odd parts were reversed by getCopyToParts - unreverse them.
589 std::reverse(Parts + RoundParts, Parts + NumParts);
590 NumParts = RoundParts;
591 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
592 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
593 }
594
595 // The number of parts is a power of 2. Repeatedly bisect the value using
596 // EXTRACT_ELEMENT.
597 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
598 MVT::getIntegerVT(ValueVT.getSizeInBits()),
599 Val);
600 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
601 for (unsigned i = 0; i < NumParts; i += StepSize) {
602 unsigned ThisBits = StepSize * PartBits / 2;
603 MVT ThisVT = MVT::getIntegerVT (ThisBits);
604 SDValue &Part0 = Parts[i];
605 SDValue &Part1 = Parts[i+StepSize/2];
606
607 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
608 DAG.getConstant(1, PtrVT));
609 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
610 DAG.getConstant(0, PtrVT));
611
612 if (ThisBits == PartBits && ThisVT != PartVT) {
613 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
614 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
615 }
616 }
617 }
618
619 if (TLI.isBigEndian())
620 std::reverse(Parts, Parts + NumParts);
621
622 return;
623 }
624
625 // Vector ValueVT.
626 if (NumParts == 1) {
627 if (PartVT != ValueVT) {
628 if (PartVT.isVector()) {
629 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
630 } else {
631 assert(ValueVT.getVectorElementType() == PartVT &&
632 ValueVT.getVectorNumElements() == 1 &&
633 "Only trivial vector-to-scalar conversions should get here!");
634 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
635 DAG.getConstant(0, PtrVT));
636 }
637 }
638
639 Parts[0] = Val;
640 return;
641 }
642
643 // Handle a multi-element vector.
644 MVT IntermediateVT, RegisterVT;
645 unsigned NumIntermediates;
646 unsigned NumRegs =
647 DAG.getTargetLoweringInfo()
648 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
649 RegisterVT);
650 unsigned NumElements = ValueVT.getVectorNumElements();
651
652 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
653 NumParts = NumRegs; // Silence a compiler warning.
654 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
655
656 // Split the vector into intermediate operands.
657 SmallVector<SDValue, 8> Ops(NumIntermediates);
658 for (unsigned i = 0; i != NumIntermediates; ++i)
659 if (IntermediateVT.isVector())
660 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
661 IntermediateVT, Val,
662 DAG.getConstant(i * (NumElements / NumIntermediates),
663 PtrVT));
664 else
665 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
666 IntermediateVT, Val,
667 DAG.getConstant(i, PtrVT));
668
669 // Split the intermediate operands into legal parts.
670 if (NumParts == NumIntermediates) {
671 // If the register was not expanded, promote or copy the value,
672 // as appropriate.
673 for (unsigned i = 0; i != NumParts; ++i)
674 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
675 } else if (NumParts > 0) {
676 // If the intermediate type was expanded, split each the value into
677 // legal parts.
678 assert(NumParts % NumIntermediates == 0 &&
679 "Must expand into a divisible number of parts!");
680 unsigned Factor = NumParts / NumIntermediates;
681 for (unsigned i = 0; i != NumIntermediates; ++i)
682 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
683 }
684}
685
686
687void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
693/// clear - Clear out the curret SelectionDAG and the associated
694/// state and prepare this SelectionDAGLowering object to be used
695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
699void SelectionDAGLowering::clear() {
700 NodeMap.clear();
701 PendingLoads.clear();
702 PendingExports.clear();
703 DAG.clear();
704}
705
706/// getRoot - Return the current virtual root of the Selection DAG,
707/// flushing any PendingLoad items. This must be done before emitting
708/// a store or any other node that may need to be ordered after any
709/// prior load instructions.
710///
711SDValue SelectionDAGLowering::getRoot() {
712 if (PendingLoads.empty())
713 return DAG.getRoot();
714
715 if (PendingLoads.size() == 1) {
716 SDValue Root = PendingLoads[0];
717 DAG.setRoot(Root);
718 PendingLoads.clear();
719 return Root;
720 }
721
722 // Otherwise, we have to make a token factor node.
723 SDValue Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
724 &PendingLoads[0], PendingLoads.size());
725 PendingLoads.clear();
726 DAG.setRoot(Root);
727 return Root;
728}
729
730/// getControlRoot - Similar to getRoot, but instead of flushing all the
731/// PendingLoad items, flush all the PendingExports items. It is necessary
732/// to do this before emitting a terminator instruction.
733///
734SDValue SelectionDAGLowering::getControlRoot() {
735 SDValue Root = DAG.getRoot();
736
737 if (PendingExports.empty())
738 return Root;
739
740 // Turn all of the CopyToReg chains into one factored node.
741 if (Root.getOpcode() != ISD::EntryToken) {
742 unsigned i = 0, e = PendingExports.size();
743 for (; i != e; ++i) {
744 assert(PendingExports[i].getNode()->getNumOperands() > 1);
745 if (PendingExports[i].getNode()->getOperand(0) == Root)
746 break; // Don't add the root if we already indirectly depend on it.
747 }
748
749 if (i == e)
750 PendingExports.push_back(Root);
751 }
752
753 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
754 &PendingExports[0],
755 PendingExports.size());
756 PendingExports.clear();
757 DAG.setRoot(Root);
758 return Root;
759}
760
761void SelectionDAGLowering::visit(Instruction &I) {
762 visit(I.getOpcode(), I);
763}
764
765void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
766 // Note: this doesn't use InstVisitor, because it has to work with
767 // ConstantExpr's in addition to instructions.
768 switch (Opcode) {
769 default: assert(0 && "Unknown instruction type encountered!");
770 abort();
771 // Build the switch statement using the Instruction.def file.
772#define HANDLE_INST(NUM, OPCODE, CLASS) \
773 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
774#include "llvm/Instruction.def"
775 }
776}
777
778void SelectionDAGLowering::visitAdd(User &I) {
779 if (I.getType()->isFPOrFPVector())
780 visitBinary(I, ISD::FADD);
781 else
782 visitBinary(I, ISD::ADD);
783}
784
785void SelectionDAGLowering::visitMul(User &I) {
786 if (I.getType()->isFPOrFPVector())
787 visitBinary(I, ISD::FMUL);
788 else
789 visitBinary(I, ISD::MUL);
790}
791
792SDValue SelectionDAGLowering::getValue(const Value *V) {
793 SDValue &N = NodeMap[V];
794 if (N.getNode()) return N;
795
796 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
797 MVT VT = TLI.getValueType(V->getType(), true);
798
799 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000800 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000801
802 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
803 return N = DAG.getGlobalAddress(GV, VT);
804
805 if (isa<ConstantPointerNull>(C))
806 return N = DAG.getConstant(0, TLI.getPointerTy());
807
808 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000809 return N = DAG.getConstantFP(*CFP, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000810
811 if (isa<UndefValue>(C) && !isa<VectorType>(V->getType()) &&
812 !V->getType()->isAggregateType())
813 return N = DAG.getNode(ISD::UNDEF, VT);
814
815 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
816 visit(CE->getOpcode(), *CE);
817 SDValue N1 = NodeMap[V];
818 assert(N1.getNode() && "visit didn't populate the ValueMap!");
819 return N1;
820 }
821
822 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
823 SmallVector<SDValue, 4> Constants;
824 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
825 OI != OE; ++OI) {
826 SDNode *Val = getValue(*OI).getNode();
827 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
828 Constants.push_back(SDValue(Val, i));
829 }
830 return DAG.getMergeValues(&Constants[0], Constants.size());
831 }
832
833 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
834 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
835 "Unknown struct or array constant!");
836
837 SmallVector<MVT, 4> ValueVTs;
838 ComputeValueVTs(TLI, C->getType(), ValueVTs);
839 unsigned NumElts = ValueVTs.size();
840 if (NumElts == 0)
841 return SDValue(); // empty struct
842 SmallVector<SDValue, 4> Constants(NumElts);
843 for (unsigned i = 0; i != NumElts; ++i) {
844 MVT EltVT = ValueVTs[i];
845 if (isa<UndefValue>(C))
846 Constants[i] = DAG.getNode(ISD::UNDEF, EltVT);
847 else if (EltVT.isFloatingPoint())
848 Constants[i] = DAG.getConstantFP(0, EltVT);
849 else
850 Constants[i] = DAG.getConstant(0, EltVT);
851 }
852 return DAG.getMergeValues(&Constants[0], NumElts);
853 }
854
855 const VectorType *VecTy = cast<VectorType>(V->getType());
856 unsigned NumElements = VecTy->getNumElements();
857
858 // Now that we know the number and type of the elements, get that number of
859 // elements into the Ops array based on what kind of constant it is.
860 SmallVector<SDValue, 16> Ops;
861 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
862 for (unsigned i = 0; i != NumElements; ++i)
863 Ops.push_back(getValue(CP->getOperand(i)));
864 } else {
865 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
866 "Unknown vector constant!");
867 MVT EltVT = TLI.getValueType(VecTy->getElementType());
868
869 SDValue Op;
870 if (isa<UndefValue>(C))
871 Op = DAG.getNode(ISD::UNDEF, EltVT);
872 else if (EltVT.isFloatingPoint())
873 Op = DAG.getConstantFP(0, EltVT);
874 else
875 Op = DAG.getConstant(0, EltVT);
876 Ops.assign(NumElements, Op);
877 }
878
879 // Create a BUILD_VECTOR node.
880 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
881 }
882
883 // If this is a static alloca, generate it as the frameindex instead of
884 // computation.
885 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
886 DenseMap<const AllocaInst*, int>::iterator SI =
887 FuncInfo.StaticAllocaMap.find(AI);
888 if (SI != FuncInfo.StaticAllocaMap.end())
889 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
890 }
891
892 unsigned InReg = FuncInfo.ValueMap[V];
893 assert(InReg && "Value not in map!");
894
895 RegsForValue RFV(TLI, InReg, V->getType());
896 SDValue Chain = DAG.getEntryNode();
897 return RFV.getCopyFromRegs(DAG, Chain, NULL);
898}
899
900
901void SelectionDAGLowering::visitRet(ReturnInst &I) {
902 if (I.getNumOperands() == 0) {
903 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
904 return;
905 }
906
907 SmallVector<SDValue, 8> NewValues;
908 NewValues.push_back(getControlRoot());
909 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000910 SmallVector<MVT, 4> ValueVTs;
911 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000912 unsigned NumValues = ValueVTs.size();
913 if (NumValues == 0) continue;
914
915 SDValue RetOp = getValue(I.getOperand(i));
916 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 MVT VT = ValueVTs[j];
918
919 // FIXME: C calling convention requires the return type to be promoted to
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000920 // at least 32-bit. But this is not necessary for non-C calling
921 // conventions.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 if (VT.isInteger()) {
923 MVT MinVT = TLI.getRegisterType(MVT::i32);
924 if (VT.bitsLT(MinVT))
925 VT = MinVT;
926 }
927
928 unsigned NumParts = TLI.getNumRegisters(VT);
929 MVT PartVT = TLI.getRegisterType(VT);
930 SmallVector<SDValue, 4> Parts(NumParts);
931 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
932
933 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000934 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000935 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000936 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 ExtendKind = ISD::ZERO_EXTEND;
938
939 getCopyToParts(DAG, SDValue(RetOp.getNode(), RetOp.getResNo() + j),
940 &Parts[0], NumParts, PartVT, ExtendKind);
941
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000942 // 'inreg' on function refers to return value
943 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +0000944 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000945 Flags.setInReg();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946 for (unsigned i = 0; i < NumParts; ++i) {
947 NewValues.push_back(Parts[i]);
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000948 NewValues.push_back(DAG.getArgFlags(Flags));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949 }
950 }
951 }
952 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
953 &NewValues[0], NewValues.size()));
954}
955
956/// ExportFromCurrentBlock - If this condition isn't known to be exported from
957/// the current basic block, add it to ValueMap now so that we'll get a
958/// CopyTo/FromReg.
959void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
960 // No need to export constants.
961 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
962
963 // Already exported?
964 if (FuncInfo.isExportedInst(V)) return;
965
966 unsigned Reg = FuncInfo.InitializeRegForValue(V);
967 CopyValueToVirtualRegister(V, Reg);
968}
969
970bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
971 const BasicBlock *FromBB) {
972 // The operands of the setcc have to be in this block. We don't know
973 // how to export them from some other block.
974 if (Instruction *VI = dyn_cast<Instruction>(V)) {
975 // Can export from current BB.
976 if (VI->getParent() == FromBB)
977 return true;
978
979 // Is already exported, noop.
980 return FuncInfo.isExportedInst(V);
981 }
982
983 // If this is an argument, we can export it if the BB is the entry block or
984 // if it is already exported.
985 if (isa<Argument>(V)) {
986 if (FromBB == &FromBB->getParent()->getEntryBlock())
987 return true;
988
989 // Otherwise, can only export this if it is already exported.
990 return FuncInfo.isExportedInst(V);
991 }
992
993 // Otherwise, constants can always be exported.
994 return true;
995}
996
997static bool InBlock(const Value *V, const BasicBlock *BB) {
998 if (const Instruction *I = dyn_cast<Instruction>(V))
999 return I->getParent() == BB;
1000 return true;
1001}
1002
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001003/// getFCmpCondCode - Return the ISD condition code corresponding to
1004/// the given LLVM IR floating-point condition code. This includes
1005/// consideration of global floating-point math flags.
1006///
1007static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1008 ISD::CondCode FPC, FOC;
1009 switch (Pred) {
1010 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1011 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1012 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1013 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1014 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1015 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1016 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1017 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1018 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1019 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1020 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1021 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1022 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1023 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1024 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1025 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1026 default:
1027 assert(0 && "Invalid FCmp predicate opcode!");
1028 FOC = FPC = ISD::SETFALSE;
1029 break;
1030 }
1031 if (FiniteOnlyFPMath())
1032 return FOC;
1033 else
1034 return FPC;
1035}
1036
1037/// getICmpCondCode - Return the ISD condition code corresponding to
1038/// the given LLVM IR integer condition code.
1039///
1040static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1041 switch (Pred) {
1042 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1043 case ICmpInst::ICMP_NE: return ISD::SETNE;
1044 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1045 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1046 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1047 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1048 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1049 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1050 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1051 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1052 default:
1053 assert(0 && "Invalid ICmp predicate opcode!");
1054 return ISD::SETNE;
1055 }
1056}
1057
Dan Gohmanc2277342008-10-17 21:16:08 +00001058/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1059/// This function emits a branch and is used at the leaves of an OR or an
1060/// AND operator tree.
1061///
1062void
1063SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1064 MachineBasicBlock *TBB,
1065 MachineBasicBlock *FBB,
1066 MachineBasicBlock *CurBB) {
1067 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001068
Dan Gohmanc2277342008-10-17 21:16:08 +00001069 // If the leaf of the tree is a comparison, merge the condition into
1070 // the caseblock.
1071 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1072 // The operands of the cmp have to be in this block. We don't know
1073 // how to export them from some other block. If this is the first block
1074 // of the sequence, no exporting is needed.
1075 if (CurBB == CurMBB ||
1076 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1077 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001078 ISD::CondCode Condition;
1079 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001080 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001082 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001083 } else {
1084 Condition = ISD::SETEQ; // silence warning.
1085 assert(0 && "Unknown compare instruction");
1086 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001087
1088 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001089 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1090 SwitchCases.push_back(CB);
1091 return;
1092 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001093 }
1094
1095 // Create a CaseBlock record representing this branch.
1096 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
1097 NULL, TBB, FBB, CurBB);
1098 SwitchCases.push_back(CB);
1099}
1100
1101/// FindMergedConditions - If Cond is an expression like
1102void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1103 MachineBasicBlock *TBB,
1104 MachineBasicBlock *FBB,
1105 MachineBasicBlock *CurBB,
1106 unsigned Opc) {
1107 // If this node is not part of the or/and tree, emit it as a branch.
1108 Instruction *BOp = dyn_cast<Instruction>(Cond);
1109 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1110 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1111 BOp->getParent() != CurBB->getBasicBlock() ||
1112 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1113 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1114 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001115 return;
1116 }
1117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 // Create TmpBB after CurBB.
1119 MachineFunction::iterator BBI = CurBB;
1120 MachineFunction &MF = DAG.getMachineFunction();
1121 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1122 CurBB->getParent()->insert(++BBI, TmpBB);
1123
1124 if (Opc == Instruction::Or) {
1125 // Codegen X | Y as:
1126 // jmp_if_X TBB
1127 // jmp TmpBB
1128 // TmpBB:
1129 // jmp_if_Y TBB
1130 // jmp FBB
1131 //
1132
1133 // Emit the LHS condition.
1134 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1135
1136 // Emit the RHS condition into TmpBB.
1137 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1138 } else {
1139 assert(Opc == Instruction::And && "Unknown merge op!");
1140 // Codegen X & Y as:
1141 // jmp_if_X TmpBB
1142 // jmp FBB
1143 // TmpBB:
1144 // jmp_if_Y TBB
1145 // jmp FBB
1146 //
1147 // This requires creation of TmpBB after CurBB.
1148
1149 // Emit the LHS condition.
1150 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1151
1152 // Emit the RHS condition into TmpBB.
1153 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1154 }
1155}
1156
1157/// If the set of cases should be emitted as a series of branches, return true.
1158/// If we should emit this as a bunch of and/or'd together conditions, return
1159/// false.
1160bool
1161SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1162 if (Cases.size() != 2) return true;
1163
1164 // If this is two comparisons of the same values or'd or and'd together, they
1165 // will get folded into a single comparison, so don't emit two blocks.
1166 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1167 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1168 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1169 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1170 return false;
1171 }
1172
1173 return true;
1174}
1175
1176void SelectionDAGLowering::visitBr(BranchInst &I) {
1177 // Update machine-CFG edges.
1178 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1179
1180 // Figure out which block is immediately after the current one.
1181 MachineBasicBlock *NextBlock = 0;
1182 MachineFunction::iterator BBI = CurMBB;
1183 if (++BBI != CurMBB->getParent()->end())
1184 NextBlock = BBI;
1185
1186 if (I.isUnconditional()) {
1187 // Update machine-CFG edges.
1188 CurMBB->addSuccessor(Succ0MBB);
1189
1190 // If this is not a fall-through branch, emit the branch.
1191 if (Succ0MBB != NextBlock)
1192 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1193 DAG.getBasicBlock(Succ0MBB)));
1194 return;
1195 }
1196
1197 // If this condition is one of the special cases we handle, do special stuff
1198 // now.
1199 Value *CondVal = I.getCondition();
1200 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1201
1202 // If this is a series of conditions that are or'd or and'd together, emit
1203 // this as a sequence of branches instead of setcc's with and/or operations.
1204 // For example, instead of something like:
1205 // cmp A, B
1206 // C = seteq
1207 // cmp D, E
1208 // F = setle
1209 // or C, F
1210 // jnz foo
1211 // Emit:
1212 // cmp A, B
1213 // je foo
1214 // cmp D, E
1215 // jle foo
1216 //
1217 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1218 if (BOp->hasOneUse() &&
1219 (BOp->getOpcode() == Instruction::And ||
1220 BOp->getOpcode() == Instruction::Or)) {
1221 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1222 // If the compares in later blocks need to use values not currently
1223 // exported from this block, export them now. This block should always
1224 // be the first entry.
1225 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1226
1227 // Allow some cases to be rejected.
1228 if (ShouldEmitAsBranches(SwitchCases)) {
1229 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1230 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1231 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1232 }
1233
1234 // Emit the branch for this block.
1235 visitSwitchCase(SwitchCases[0]);
1236 SwitchCases.erase(SwitchCases.begin());
1237 return;
1238 }
1239
1240 // Okay, we decided not to do this, remove any inserted MBB's and clear
1241 // SwitchCases.
1242 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1243 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
1244
1245 SwitchCases.clear();
1246 }
1247 }
1248
1249 // Create a CaseBlock record representing this branch.
1250 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
1251 NULL, Succ0MBB, Succ1MBB, CurMBB);
1252 // Use visitSwitchCase to actually insert the fast branch sequence for this
1253 // cond branch.
1254 visitSwitchCase(CB);
1255}
1256
1257/// visitSwitchCase - Emits the necessary code to represent a single node in
1258/// the binary search tree resulting from lowering a switch instruction.
1259void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1260 SDValue Cond;
1261 SDValue CondLHS = getValue(CB.CmpLHS);
1262
1263 // Build the setcc now.
1264 if (CB.CmpMHS == NULL) {
1265 // Fold "(X == true)" to X and "(X == false)" to !X to
1266 // handle common cases produced by branch lowering.
1267 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1268 Cond = CondLHS;
1269 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1270 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
1271 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1272 } else
1273 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1274 } else {
1275 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1276
1277 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1278 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1279
1280 SDValue CmpOp = getValue(CB.CmpMHS);
1281 MVT VT = CmpOp.getValueType();
1282
1283 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1284 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1285 } else {
1286 SDValue SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1287 Cond = DAG.getSetCC(MVT::i1, SUB,
1288 DAG.getConstant(High-Low, VT), ISD::SETULE);
1289 }
1290 }
1291
1292 // Update successor info
1293 CurMBB->addSuccessor(CB.TrueBB);
1294 CurMBB->addSuccessor(CB.FalseBB);
1295
1296 // Set NextBlock to be the MBB immediately after the current one, if any.
1297 // This is used to avoid emitting unnecessary branches to the next block.
1298 MachineBasicBlock *NextBlock = 0;
1299 MachineFunction::iterator BBI = CurMBB;
1300 if (++BBI != CurMBB->getParent()->end())
1301 NextBlock = BBI;
1302
1303 // If the lhs block is the next block, invert the condition so that we can
1304 // fall through to the lhs instead of the rhs block.
1305 if (CB.TrueBB == NextBlock) {
1306 std::swap(CB.TrueBB, CB.FalseBB);
1307 SDValue True = DAG.getConstant(1, Cond.getValueType());
1308 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1309 }
1310 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
1311 DAG.getBasicBlock(CB.TrueBB));
1312
1313 // If the branch was constant folded, fix up the CFG.
1314 if (BrCond.getOpcode() == ISD::BR) {
1315 CurMBB->removeSuccessor(CB.FalseBB);
1316 DAG.setRoot(BrCond);
1317 } else {
1318 // Otherwise, go ahead and insert the false branch.
1319 if (BrCond == getControlRoot())
1320 CurMBB->removeSuccessor(CB.TrueBB);
1321
1322 if (CB.FalseBB == NextBlock)
1323 DAG.setRoot(BrCond);
1324 else
1325 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
1326 DAG.getBasicBlock(CB.FalseBB)));
1327 }
1328}
1329
1330/// visitJumpTable - Emit JumpTable node in the current MBB
1331void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1332 // Emit the code for the jump table
1333 assert(JT.Reg != -1U && "Should lower JT Header first!");
1334 MVT PTy = TLI.getPointerTy();
1335 SDValue Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
1336 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
1337 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1338 Table, Index));
1339 return;
1340}
1341
1342/// visitJumpTableHeader - This function emits necessary code to produce index
1343/// in the JumpTable from switch case.
1344void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1345 JumpTableHeader &JTH) {
1346 // Subtract the lowest switch case value from the value being switched on
1347 // and conditional branch to default mbb if the result is greater than the
1348 // difference between smallest and largest cases.
1349 SDValue SwitchOp = getValue(JTH.SValue);
1350 MVT VT = SwitchOp.getValueType();
1351 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1352 DAG.getConstant(JTH.First, VT));
1353
1354 // The SDNode we just created, which holds the value being switched on
1355 // minus the the smallest case value, needs to be copied to a virtual
1356 // register so it can be used as an index into the jump table in a
1357 // subsequent basic block. This value may be smaller or larger than the
1358 // target's pointer type, and therefore require extension or truncating.
1359 if (VT.bitsGT(TLI.getPointerTy()))
1360 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1361 else
1362 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1363
1364 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1365 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
1366 JT.Reg = JumpTableReg;
1367
1368 // Emit the range check for the jump table, and branch to the default
1369 // block for the switch statement if the value being switched on exceeds
1370 // the largest case in the switch.
1371 SDValue CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
1372 DAG.getConstant(JTH.Last-JTH.First,VT),
1373 ISD::SETUGT);
1374
1375 // Set NextBlock to be the MBB immediately after the current one, if any.
1376 // This is used to avoid emitting unnecessary branches to the next block.
1377 MachineBasicBlock *NextBlock = 0;
1378 MachineFunction::iterator BBI = CurMBB;
1379 if (++BBI != CurMBB->getParent()->end())
1380 NextBlock = BBI;
1381
1382 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1383 DAG.getBasicBlock(JT.Default));
1384
1385 if (JT.MBB == NextBlock)
1386 DAG.setRoot(BrCond);
1387 else
1388 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
1389 DAG.getBasicBlock(JT.MBB)));
1390
1391 return;
1392}
1393
1394/// visitBitTestHeader - This function emits necessary code to produce value
1395/// suitable for "bit tests"
1396void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1397 // Subtract the minimum value
1398 SDValue SwitchOp = getValue(B.SValue);
1399 MVT VT = SwitchOp.getValueType();
1400 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1401 DAG.getConstant(B.First, VT));
1402
1403 // Check range
1404 SDValue RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
1405 DAG.getConstant(B.Range, VT),
1406 ISD::SETUGT);
1407
1408 SDValue ShiftOp;
1409 if (VT.bitsGT(TLI.getShiftAmountTy()))
1410 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1411 else
1412 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1413
1414 // Make desired shift
1415 SDValue SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1416 DAG.getConstant(1, TLI.getPointerTy()),
1417 ShiftOp);
1418
1419 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1420 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
1421 B.Reg = SwitchReg;
1422
1423 // Set NextBlock to be the MBB immediately after the current one, if any.
1424 // This is used to avoid emitting unnecessary branches to the next block.
1425 MachineBasicBlock *NextBlock = 0;
1426 MachineFunction::iterator BBI = CurMBB;
1427 if (++BBI != CurMBB->getParent()->end())
1428 NextBlock = BBI;
1429
1430 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1431
1432 CurMBB->addSuccessor(B.Default);
1433 CurMBB->addSuccessor(MBB);
1434
1435 SDValue BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1436 DAG.getBasicBlock(B.Default));
1437
1438 if (MBB == NextBlock)
1439 DAG.setRoot(BrRange);
1440 else
1441 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1442 DAG.getBasicBlock(MBB)));
1443
1444 return;
1445}
1446
1447/// visitBitTestCase - this function produces one "bit test"
1448void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1449 unsigned Reg,
1450 BitTestCase &B) {
1451 // Emit bit tests and jumps
1452 SDValue SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg,
1453 TLI.getPointerTy());
1454
1455 SDValue AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(), SwitchVal,
1456 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1457 SDValue AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
1458 DAG.getConstant(0, TLI.getPointerTy()),
1459 ISD::SETNE);
1460
1461 CurMBB->addSuccessor(B.TargetBB);
1462 CurMBB->addSuccessor(NextMBB);
1463
1464 SDValue BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
1465 AndCmp, DAG.getBasicBlock(B.TargetBB));
1466
1467 // Set NextBlock to be the MBB immediately after the current one, if any.
1468 // This is used to avoid emitting unnecessary branches to the next block.
1469 MachineBasicBlock *NextBlock = 0;
1470 MachineFunction::iterator BBI = CurMBB;
1471 if (++BBI != CurMBB->getParent()->end())
1472 NextBlock = BBI;
1473
1474 if (NextMBB == NextBlock)
1475 DAG.setRoot(BrAnd);
1476 else
1477 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1478 DAG.getBasicBlock(NextMBB)));
1479
1480 return;
1481}
1482
1483void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1484 // Retrieve successors.
1485 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1486 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1487
1488 if (isa<InlineAsm>(I.getCalledValue()))
1489 visitInlineAsm(&I);
1490 else
1491 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
1492
1493 // If the value of the invoke is used outside of its defining block, make it
1494 // available as a virtual register.
1495 if (!I.use_empty()) {
1496 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1497 if (VMI != FuncInfo.ValueMap.end())
1498 CopyValueToVirtualRegister(&I, VMI->second);
1499 }
1500
1501 // Update successor info
1502 CurMBB->addSuccessor(Return);
1503 CurMBB->addSuccessor(LandingPad);
1504
1505 // Drop into normal successor.
1506 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1507 DAG.getBasicBlock(Return)));
1508}
1509
1510void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1511}
1512
1513/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1514/// small case ranges).
1515bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1516 CaseRecVector& WorkList,
1517 Value* SV,
1518 MachineBasicBlock* Default) {
1519 Case& BackCase = *(CR.Range.second-1);
1520
1521 // Size is the number of Cases represented by this range.
1522 unsigned Size = CR.Range.second - CR.Range.first;
1523 if (Size > 3)
1524 return false;
1525
1526 // Get the MachineFunction which holds the current MBB. This is used when
1527 // inserting any additional MBBs necessary to represent the switch.
1528 MachineFunction *CurMF = CurMBB->getParent();
1529
1530 // Figure out which block is immediately after the current one.
1531 MachineBasicBlock *NextBlock = 0;
1532 MachineFunction::iterator BBI = CR.CaseBB;
1533
1534 if (++BBI != CurMBB->getParent()->end())
1535 NextBlock = BBI;
1536
1537 // TODO: If any two of the cases has the same destination, and if one value
1538 // is the same as the other, but has one bit unset that the other has set,
1539 // use bit manipulation to do two compares at once. For example:
1540 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1541
1542 // Rearrange the case blocks so that the last one falls through if possible.
1543 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1544 // The last case block won't fall through into 'NextBlock' if we emit the
1545 // branches in this order. See if rearranging a case value would help.
1546 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1547 if (I->BB == NextBlock) {
1548 std::swap(*I, BackCase);
1549 break;
1550 }
1551 }
1552 }
1553
1554 // Create a CaseBlock record representing a conditional branch to
1555 // the Case's target mbb if the value being switched on SV is equal
1556 // to C.
1557 MachineBasicBlock *CurBlock = CR.CaseBB;
1558 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1559 MachineBasicBlock *FallThrough;
1560 if (I != E-1) {
1561 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1562 CurMF->insert(BBI, FallThrough);
1563 } else {
1564 // If the last case doesn't match, go to the default block.
1565 FallThrough = Default;
1566 }
1567
1568 Value *RHS, *LHS, *MHS;
1569 ISD::CondCode CC;
1570 if (I->High == I->Low) {
1571 // This is just small small case range :) containing exactly 1 case
1572 CC = ISD::SETEQ;
1573 LHS = SV; RHS = I->High; MHS = NULL;
1574 } else {
1575 CC = ISD::SETLE;
1576 LHS = I->Low; MHS = SV; RHS = I->High;
1577 }
1578 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
1579
1580 // If emitting the first comparison, just call visitSwitchCase to emit the
1581 // code into the current block. Otherwise, push the CaseBlock onto the
1582 // vector to be later processed by SDISel, and insert the node's MBB
1583 // before the next MBB.
1584 if (CurBlock == CurMBB)
1585 visitSwitchCase(CB);
1586 else
1587 SwitchCases.push_back(CB);
1588
1589 CurBlock = FallThrough;
1590 }
1591
1592 return true;
1593}
1594
1595static inline bool areJTsAllowed(const TargetLowering &TLI) {
1596 return !DisableJumpTables &&
1597 (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1598 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1599}
1600
1601/// handleJTSwitchCase - Emit jumptable for current switch case range
1602bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1603 CaseRecVector& WorkList,
1604 Value* SV,
1605 MachineBasicBlock* Default) {
1606 Case& FrontCase = *CR.Range.first;
1607 Case& BackCase = *(CR.Range.second-1);
1608
1609 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1610 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1611
1612 uint64_t TSize = 0;
1613 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1614 I!=E; ++I)
1615 TSize += I->size();
1616
1617 if (!areJTsAllowed(TLI) || TSize <= 3)
1618 return false;
1619
1620 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1621 if (Density < 0.4)
1622 return false;
1623
1624 DOUT << "Lowering jump table\n"
1625 << "First entry: " << First << ". Last entry: " << Last << "\n"
1626 << "Size: " << TSize << ". Density: " << Density << "\n\n";
1627
1628 // Get the MachineFunction which holds the current MBB. This is used when
1629 // inserting any additional MBBs necessary to represent the switch.
1630 MachineFunction *CurMF = CurMBB->getParent();
1631
1632 // Figure out which block is immediately after the current one.
1633 MachineBasicBlock *NextBlock = 0;
1634 MachineFunction::iterator BBI = CR.CaseBB;
1635
1636 if (++BBI != CurMBB->getParent()->end())
1637 NextBlock = BBI;
1638
1639 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1640
1641 // Create a new basic block to hold the code for loading the address
1642 // of the jump table, and jumping to it. Update successor information;
1643 // we will either branch to the default case for the switch, or the jump
1644 // table.
1645 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1646 CurMF->insert(BBI, JumpTableBB);
1647 CR.CaseBB->addSuccessor(Default);
1648 CR.CaseBB->addSuccessor(JumpTableBB);
1649
1650 // Build a vector of destination BBs, corresponding to each target
1651 // of the jump table. If the value of the jump table slot corresponds to
1652 // a case statement, push the case's BB onto the vector, otherwise, push
1653 // the default BB.
1654 std::vector<MachineBasicBlock*> DestBBs;
1655 int64_t TEI = First;
1656 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1657 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1658 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1659
1660 if ((Low <= TEI) && (TEI <= High)) {
1661 DestBBs.push_back(I->BB);
1662 if (TEI==High)
1663 ++I;
1664 } else {
1665 DestBBs.push_back(Default);
1666 }
1667 }
1668
1669 // Update successor info. Add one edge to each unique successor.
1670 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1671 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1672 E = DestBBs.end(); I != E; ++I) {
1673 if (!SuccsHandled[(*I)->getNumber()]) {
1674 SuccsHandled[(*I)->getNumber()] = true;
1675 JumpTableBB->addSuccessor(*I);
1676 }
1677 }
1678
1679 // Create a jump table index for this jump table, or return an existing
1680 // one.
1681 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1682
1683 // Set the jump table information so that we can codegen it as a second
1684 // MachineBasicBlock
1685 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1686 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1687 if (CR.CaseBB == CurMBB)
1688 visitJumpTableHeader(JT, JTH);
1689
1690 JTCases.push_back(JumpTableBlock(JTH, JT));
1691
1692 return true;
1693}
1694
1695/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1696/// 2 subtrees.
1697bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1698 CaseRecVector& WorkList,
1699 Value* SV,
1700 MachineBasicBlock* Default) {
1701 // Get the MachineFunction which holds the current MBB. This is used when
1702 // inserting any additional MBBs necessary to represent the switch.
1703 MachineFunction *CurMF = CurMBB->getParent();
1704
1705 // Figure out which block is immediately after the current one.
1706 MachineBasicBlock *NextBlock = 0;
1707 MachineFunction::iterator BBI = CR.CaseBB;
1708
1709 if (++BBI != CurMBB->getParent()->end())
1710 NextBlock = BBI;
1711
1712 Case& FrontCase = *CR.Range.first;
1713 Case& BackCase = *(CR.Range.second-1);
1714 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1715
1716 // Size is the number of Cases represented by this range.
1717 unsigned Size = CR.Range.second - CR.Range.first;
1718
1719 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1720 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1721 double FMetric = 0;
1722 CaseItr Pivot = CR.Range.first + Size/2;
1723
1724 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1725 // (heuristically) allow us to emit JumpTable's later.
1726 uint64_t TSize = 0;
1727 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1728 I!=E; ++I)
1729 TSize += I->size();
1730
1731 uint64_t LSize = FrontCase.size();
1732 uint64_t RSize = TSize-LSize;
1733 DOUT << "Selecting best pivot: \n"
1734 << "First: " << First << ", Last: " << Last <<"\n"
1735 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
1736 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1737 J!=E; ++I, ++J) {
1738 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1739 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
1740 assert((RBegin-LEnd>=1) && "Invalid case distance");
1741 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1742 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
1743 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
1744 // Should always split in some non-trivial place
1745 DOUT <<"=>Step\n"
1746 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1747 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1748 << "Metric: " << Metric << "\n";
1749 if (FMetric < Metric) {
1750 Pivot = J;
1751 FMetric = Metric;
1752 DOUT << "Current metric set to: " << FMetric << "\n";
1753 }
1754
1755 LSize += J->size();
1756 RSize -= J->size();
1757 }
1758 if (areJTsAllowed(TLI)) {
1759 // If our case is dense we *really* should handle it earlier!
1760 assert((FMetric > 0) && "Should handle dense range earlier!");
1761 } else {
1762 Pivot = CR.Range.first + Size/2;
1763 }
1764
1765 CaseRange LHSR(CR.Range.first, Pivot);
1766 CaseRange RHSR(Pivot, CR.Range.second);
1767 Constant *C = Pivot->Low;
1768 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1769
1770 // We know that we branch to the LHS if the Value being switched on is
1771 // less than the Pivot value, C. We use this to optimize our binary
1772 // tree a bit, by recognizing that if SV is greater than or equal to the
1773 // LHS's Case Value, and that Case Value is exactly one less than the
1774 // Pivot's Value, then we can branch directly to the LHS's Target,
1775 // rather than creating a leaf node for it.
1776 if ((LHSR.second - LHSR.first) == 1 &&
1777 LHSR.first->High == CR.GE &&
1778 cast<ConstantInt>(C)->getSExtValue() ==
1779 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1780 TrueBB = LHSR.first->BB;
1781 } else {
1782 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1783 CurMF->insert(BBI, TrueBB);
1784 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1785 }
1786
1787 // Similar to the optimization above, if the Value being switched on is
1788 // known to be less than the Constant CR.LT, and the current Case Value
1789 // is CR.LT - 1, then we can branch directly to the target block for
1790 // the current Case Value, rather than emitting a RHS leaf node for it.
1791 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
1792 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1793 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1794 FalseBB = RHSR.first->BB;
1795 } else {
1796 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1797 CurMF->insert(BBI, FalseBB);
1798 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1799 }
1800
1801 // Create a CaseBlock record representing a conditional branch to
1802 // the LHS node if the value being switched on SV is less than C.
1803 // Otherwise, branch to LHS.
1804 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1805
1806 if (CR.CaseBB == CurMBB)
1807 visitSwitchCase(CB);
1808 else
1809 SwitchCases.push_back(CB);
1810
1811 return true;
1812}
1813
1814/// handleBitTestsSwitchCase - if current case range has few destination and
1815/// range span less, than machine word bitwidth, encode case range into series
1816/// of masks and emit bit tests with these masks.
1817bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1818 CaseRecVector& WorkList,
1819 Value* SV,
1820 MachineBasicBlock* Default){
1821 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
1822
1823 Case& FrontCase = *CR.Range.first;
1824 Case& BackCase = *(CR.Range.second-1);
1825
1826 // Get the MachineFunction which holds the current MBB. This is used when
1827 // inserting any additional MBBs necessary to represent the switch.
1828 MachineFunction *CurMF = CurMBB->getParent();
1829
1830 unsigned numCmps = 0;
1831 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1832 I!=E; ++I) {
1833 // Single case counts one, case range - two.
1834 if (I->Low == I->High)
1835 numCmps +=1;
1836 else
1837 numCmps +=2;
1838 }
1839
1840 // Count unique destinations
1841 SmallSet<MachineBasicBlock*, 4> Dests;
1842 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1843 Dests.insert(I->BB);
1844 if (Dests.size() > 3)
1845 // Don't bother the code below, if there are too much unique destinations
1846 return false;
1847 }
1848 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1849 << "Total number of comparisons: " << numCmps << "\n";
1850
1851 // Compute span of values.
1852 Constant* minValue = FrontCase.Low;
1853 Constant* maxValue = BackCase.High;
1854 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1855 cast<ConstantInt>(minValue)->getSExtValue();
1856 DOUT << "Compare range: " << range << "\n"
1857 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1858 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1859
1860 if (range>=IntPtrBits ||
1861 (!(Dests.size() == 1 && numCmps >= 3) &&
1862 !(Dests.size() == 2 && numCmps >= 5) &&
1863 !(Dests.size() >= 3 && numCmps >= 6)))
1864 return false;
1865
1866 DOUT << "Emitting bit tests\n";
1867 int64_t lowBound = 0;
1868
1869 // Optimize the case where all the case values fit in a
1870 // word without having to subtract minValue. In this case,
1871 // we can optimize away the subtraction.
1872 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
1873 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
1874 range = cast<ConstantInt>(maxValue)->getSExtValue();
1875 } else {
1876 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1877 }
1878
1879 CaseBitsVector CasesBits;
1880 unsigned i, count = 0;
1881
1882 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1883 MachineBasicBlock* Dest = I->BB;
1884 for (i = 0; i < count; ++i)
1885 if (Dest == CasesBits[i].BB)
1886 break;
1887
1888 if (i == count) {
1889 assert((count < 3) && "Too much destinations to test!");
1890 CasesBits.push_back(CaseBits(0, Dest, 0));
1891 count++;
1892 }
1893
1894 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1895 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1896
1897 for (uint64_t j = lo; j <= hi; j++) {
1898 CasesBits[i].Mask |= 1ULL << j;
1899 CasesBits[i].Bits++;
1900 }
1901
1902 }
1903 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1904
1905 BitTestInfo BTC;
1906
1907 // Figure out which block is immediately after the current one.
1908 MachineFunction::iterator BBI = CR.CaseBB;
1909 ++BBI;
1910
1911 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1912
1913 DOUT << "Cases:\n";
1914 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1915 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1916 << ", BB: " << CasesBits[i].BB << "\n";
1917
1918 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1919 CurMF->insert(BBI, CaseBB);
1920 BTC.push_back(BitTestCase(CasesBits[i].Mask,
1921 CaseBB,
1922 CasesBits[i].BB));
1923 }
1924
1925 BitTestBlock BTB(lowBound, range, SV,
1926 -1U, (CR.CaseBB == CurMBB),
1927 CR.CaseBB, Default, BTC);
1928
1929 if (CR.CaseBB == CurMBB)
1930 visitBitTestHeader(BTB);
1931
1932 BitTestCases.push_back(BTB);
1933
1934 return true;
1935}
1936
1937
1938/// Clusterify - Transform simple list of Cases into list of CaseRange's
1939unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1940 const SwitchInst& SI) {
1941 unsigned numCmps = 0;
1942
1943 // Start with "simple" cases
1944 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1945 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1946 Cases.push_back(Case(SI.getSuccessorValue(i),
1947 SI.getSuccessorValue(i),
1948 SMBB));
1949 }
1950 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1951
1952 // Merge case into clusters
1953 if (Cases.size()>=2)
1954 // Must recompute end() each iteration because it may be
1955 // invalidated by erase if we hold on to it
1956 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
1957 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1958 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1959 MachineBasicBlock* nextBB = J->BB;
1960 MachineBasicBlock* currentBB = I->BB;
1961
1962 // If the two neighboring cases go to the same destination, merge them
1963 // into a single case.
1964 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1965 I->High = J->High;
1966 J = Cases.erase(J);
1967 } else {
1968 I = J++;
1969 }
1970 }
1971
1972 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1973 if (I->Low != I->High)
1974 // A range counts double, since it requires two compares.
1975 ++numCmps;
1976 }
1977
1978 return numCmps;
1979}
1980
1981void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
1982 // Figure out which block is immediately after the current one.
1983 MachineBasicBlock *NextBlock = 0;
1984 MachineFunction::iterator BBI = CurMBB;
1985
1986 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
1987
1988 // If there is only the default destination, branch to it if it is not the
1989 // next basic block. Otherwise, just fall through.
1990 if (SI.getNumOperands() == 2) {
1991 // Update machine-CFG edges.
1992
1993 // If this is not a fall-through branch, emit the branch.
1994 CurMBB->addSuccessor(Default);
1995 if (Default != NextBlock)
1996 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1997 DAG.getBasicBlock(Default)));
1998
1999 return;
2000 }
2001
2002 // If there are any non-default case statements, create a vector of Cases
2003 // representing each one, and sort the vector so that we can efficiently
2004 // create a binary search tree from them.
2005 CaseVector Cases;
2006 unsigned numCmps = Clusterify(Cases, SI);
2007 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2008 << ". Total compares: " << numCmps << "\n";
2009
2010 // Get the Value to be switched on and default basic blocks, which will be
2011 // inserted into CaseBlock records, representing basic blocks in the binary
2012 // search tree.
2013 Value *SV = SI.getOperand(0);
2014
2015 // Push the initial CaseRec onto the worklist
2016 CaseRecVector WorkList;
2017 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2018
2019 while (!WorkList.empty()) {
2020 // Grab a record representing a case range to process off the worklist
2021 CaseRec CR = WorkList.back();
2022 WorkList.pop_back();
2023
2024 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2025 continue;
2026
2027 // If the range has few cases (two or less) emit a series of specific
2028 // tests.
2029 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2030 continue;
2031
2032 // If the switch has more than 5 blocks, and at least 40% dense, and the
2033 // target supports indirect branches, then emit a jump table rather than
2034 // lowering the switch to a binary tree of conditional branches.
2035 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2036 continue;
2037
2038 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2039 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2040 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2041 }
2042}
2043
2044
2045void SelectionDAGLowering::visitSub(User &I) {
2046 // -0.0 - X --> fneg
2047 const Type *Ty = I.getType();
2048 if (isa<VectorType>(Ty)) {
2049 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2050 const VectorType *DestTy = cast<VectorType>(I.getType());
2051 const Type *ElTy = DestTy->getElementType();
2052 if (ElTy->isFloatingPoint()) {
2053 unsigned VL = DestTy->getNumElements();
2054 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
2055 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2056 if (CV == CNZ) {
2057 SDValue Op2 = getValue(I.getOperand(1));
2058 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2059 return;
2060 }
2061 }
2062 }
2063 }
2064 if (Ty->isFloatingPoint()) {
2065 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
2066 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
2067 SDValue Op2 = getValue(I.getOperand(1));
2068 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2069 return;
2070 }
2071 }
2072
2073 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
2074}
2075
2076void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2077 SDValue Op1 = getValue(I.getOperand(0));
2078 SDValue Op2 = getValue(I.getOperand(1));
2079
2080 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
2081}
2082
2083void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2084 SDValue Op1 = getValue(I.getOperand(0));
2085 SDValue Op2 = getValue(I.getOperand(1));
2086 if (!isa<VectorType>(I.getType())) {
2087 if (TLI.getShiftAmountTy().bitsLT(Op2.getValueType()))
2088 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2089 else if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2090 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
2091 }
2092
2093 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2094}
2095
2096void SelectionDAGLowering::visitICmp(User &I) {
2097 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2098 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2099 predicate = IC->getPredicate();
2100 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2101 predicate = ICmpInst::Predicate(IC->getPredicate());
2102 SDValue Op1 = getValue(I.getOperand(0));
2103 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002104 ISD::CondCode Opcode = getICmpCondCode(predicate);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2106}
2107
2108void SelectionDAGLowering::visitFCmp(User &I) {
2109 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2110 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2111 predicate = FC->getPredicate();
2112 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2113 predicate = FCmpInst::Predicate(FC->getPredicate());
2114 SDValue Op1 = getValue(I.getOperand(0));
2115 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002116 ISD::CondCode Condition = getFCmpCondCode(predicate);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
2118}
2119
2120void SelectionDAGLowering::visitVICmp(User &I) {
2121 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2122 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2123 predicate = IC->getPredicate();
2124 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2125 predicate = ICmpInst::Predicate(IC->getPredicate());
2126 SDValue Op1 = getValue(I.getOperand(0));
2127 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002128 ISD::CondCode Opcode = getICmpCondCode(predicate);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 setValue(&I, DAG.getVSetCC(Op1.getValueType(), Op1, Op2, Opcode));
2130}
2131
2132void SelectionDAGLowering::visitVFCmp(User &I) {
2133 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2134 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2135 predicate = FC->getPredicate();
2136 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2137 predicate = FCmpInst::Predicate(FC->getPredicate());
2138 SDValue Op1 = getValue(I.getOperand(0));
2139 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002140 ISD::CondCode Condition = getFCmpCondCode(predicate);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 MVT DestVT = TLI.getValueType(I.getType());
2142
2143 setValue(&I, DAG.getVSetCC(DestVT, Op1, Op2, Condition));
2144}
2145
2146void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002147 SmallVector<MVT, 4> ValueVTs;
2148 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2149 unsigned NumValues = ValueVTs.size();
2150 if (NumValues != 0) {
2151 SmallVector<SDValue, 4> Values(NumValues);
2152 SDValue Cond = getValue(I.getOperand(0));
2153 SDValue TrueVal = getValue(I.getOperand(1));
2154 SDValue FalseVal = getValue(I.getOperand(2));
2155
2156 for (unsigned i = 0; i != NumValues; ++i)
2157 Values[i] = DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2158 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2159 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2160
2161 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], NumValues),
2162 &Values[0], NumValues));
2163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164}
2165
2166
2167void SelectionDAGLowering::visitTrunc(User &I) {
2168 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2169 SDValue N = getValue(I.getOperand(0));
2170 MVT DestVT = TLI.getValueType(I.getType());
2171 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2172}
2173
2174void SelectionDAGLowering::visitZExt(User &I) {
2175 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2176 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2177 SDValue N = getValue(I.getOperand(0));
2178 MVT DestVT = TLI.getValueType(I.getType());
2179 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2180}
2181
2182void SelectionDAGLowering::visitSExt(User &I) {
2183 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2184 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2185 SDValue N = getValue(I.getOperand(0));
2186 MVT DestVT = TLI.getValueType(I.getType());
2187 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2188}
2189
2190void SelectionDAGLowering::visitFPTrunc(User &I) {
2191 // FPTrunc is never a no-op cast, no need to check
2192 SDValue N = getValue(I.getOperand(0));
2193 MVT DestVT = TLI.getValueType(I.getType());
2194 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
2195}
2196
2197void SelectionDAGLowering::visitFPExt(User &I){
2198 // FPTrunc is never a no-op cast, no need to check
2199 SDValue N = getValue(I.getOperand(0));
2200 MVT DestVT = TLI.getValueType(I.getType());
2201 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2202}
2203
2204void SelectionDAGLowering::visitFPToUI(User &I) {
2205 // FPToUI is never a no-op cast, no need to check
2206 SDValue N = getValue(I.getOperand(0));
2207 MVT DestVT = TLI.getValueType(I.getType());
2208 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2209}
2210
2211void SelectionDAGLowering::visitFPToSI(User &I) {
2212 // FPToSI is never a no-op cast, no need to check
2213 SDValue N = getValue(I.getOperand(0));
2214 MVT DestVT = TLI.getValueType(I.getType());
2215 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2216}
2217
2218void SelectionDAGLowering::visitUIToFP(User &I) {
2219 // UIToFP is never a no-op cast, no need to check
2220 SDValue N = getValue(I.getOperand(0));
2221 MVT DestVT = TLI.getValueType(I.getType());
2222 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2223}
2224
2225void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002226 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 SDValue N = getValue(I.getOperand(0));
2228 MVT DestVT = TLI.getValueType(I.getType());
2229 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2230}
2231
2232void SelectionDAGLowering::visitPtrToInt(User &I) {
2233 // What to do depends on the size of the integer and the size of the pointer.
2234 // We can either truncate, zero extend, or no-op, accordingly.
2235 SDValue N = getValue(I.getOperand(0));
2236 MVT SrcVT = N.getValueType();
2237 MVT DestVT = TLI.getValueType(I.getType());
2238 SDValue Result;
2239 if (DestVT.bitsLT(SrcVT))
2240 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2241 else
2242 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2243 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2244 setValue(&I, Result);
2245}
2246
2247void SelectionDAGLowering::visitIntToPtr(User &I) {
2248 // What to do depends on the size of the integer and the size of the pointer.
2249 // We can either truncate, zero extend, or no-op, accordingly.
2250 SDValue N = getValue(I.getOperand(0));
2251 MVT SrcVT = N.getValueType();
2252 MVT DestVT = TLI.getValueType(I.getType());
2253 if (DestVT.bitsLT(SrcVT))
2254 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2255 else
2256 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2257 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2258}
2259
2260void SelectionDAGLowering::visitBitCast(User &I) {
2261 SDValue N = getValue(I.getOperand(0));
2262 MVT DestVT = TLI.getValueType(I.getType());
2263
2264 // BitCast assures us that source and destination are the same size so this
2265 // is either a BIT_CONVERT or a no-op.
2266 if (DestVT != N.getValueType())
2267 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2268 else
2269 setValue(&I, N); // noop cast.
2270}
2271
2272void SelectionDAGLowering::visitInsertElement(User &I) {
2273 SDValue InVec = getValue(I.getOperand(0));
2274 SDValue InVal = getValue(I.getOperand(1));
2275 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2276 getValue(I.getOperand(2)));
2277
2278 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2279 TLI.getValueType(I.getType()),
2280 InVec, InVal, InIdx));
2281}
2282
2283void SelectionDAGLowering::visitExtractElement(User &I) {
2284 SDValue InVec = getValue(I.getOperand(0));
2285 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2286 getValue(I.getOperand(1)));
2287 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
2288 TLI.getValueType(I.getType()), InVec, InIdx));
2289}
2290
Mon P Wangaeb06d22008-11-10 04:46:22 +00002291
2292// Utility for visitShuffleVector - Returns true if the mask is mask starting
2293// from SIndx and increasing to the element length (undefs are allowed).
2294static bool SequentialMask(SDValue Mask, unsigned SIndx) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002295 unsigned MaskNumElts = Mask.getNumOperands();
2296 for (unsigned i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002297 if (Mask.getOperand(i).getOpcode() != ISD::UNDEF) {
2298 unsigned Idx = cast<ConstantSDNode>(Mask.getOperand(i))->getZExtValue();
2299 if (Idx != i + SIndx)
2300 return false;
2301 }
2302 }
2303 return true;
2304}
2305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306void SelectionDAGLowering::visitShuffleVector(User &I) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002307 SDValue Srcs[2];
2308 Srcs[0] = getValue(I.getOperand(0));
2309 Srcs[1] = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 SDValue Mask = getValue(I.getOperand(2));
2311
Mon P Wangaeb06d22008-11-10 04:46:22 +00002312 MVT VT = TLI.getValueType(I.getType());
Mon P Wangc7849c22008-11-16 05:06:27 +00002313 MVT SrcVT = Srcs[0].getValueType();
2314 int MaskNumElts = Mask.getNumOperands();
2315 int SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002316
Mon P Wangc7849c22008-11-16 05:06:27 +00002317 if (SrcNumElts == MaskNumElts) {
2318 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Srcs[0], Srcs[1], Mask));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002319 return;
2320 }
2321
2322 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002323 MVT MaskEltVT = Mask.getValueType().getVectorElementType();
2324
2325 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2326 // Mask is longer than the source vectors and is a multiple of the source
2327 // vectors. We can use concatenate vector to make the mask and vectors
2328 // length match.
2329 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2330 // The shuffle is concatenating two vectors together.
2331 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, VT, Srcs[0], Srcs[1]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002332 return;
2333 }
2334
Mon P Wangc7849c22008-11-16 05:06:27 +00002335 // Pad both vectors with undefs to make them the same length as the mask.
2336 unsigned NumConcat = MaskNumElts / SrcNumElts;
2337 SDValue UndefVal = DAG.getNode(ISD::UNDEF, SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002338
2339 SmallVector<SDValue, 8> MOps1, MOps2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002340 MOps1.push_back(Srcs[0]);
2341 MOps2.push_back(Srcs[1]);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002342 for (unsigned i = 1; i != NumConcat; ++i) {
2343 MOps1.push_back(UndefVal);
2344 MOps2.push_back(UndefVal);
2345 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002346 Srcs[0] = DAG.getNode(ISD::CONCAT_VECTORS, VT, &MOps1[0], MOps1.size());
2347 Srcs[1] = DAG.getNode(ISD::CONCAT_VECTORS, VT, &MOps2[0], MOps2.size());
Mon P Wangaeb06d22008-11-10 04:46:22 +00002348
2349 // Readjust mask for new input vector length.
2350 SmallVector<SDValue, 8> MappedOps;
Mon P Wangc7849c22008-11-16 05:06:27 +00002351 for (int i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002352 if (Mask.getOperand(i).getOpcode() == ISD::UNDEF) {
2353 MappedOps.push_back(Mask.getOperand(i));
2354 } else {
Mon P Wangc7849c22008-11-16 05:06:27 +00002355 int Idx = cast<ConstantSDNode>(Mask.getOperand(i))->getZExtValue();
2356 if (Idx < SrcNumElts)
2357 MappedOps.push_back(DAG.getConstant(Idx, MaskEltVT));
2358 else
2359 MappedOps.push_back(DAG.getConstant(Idx + MaskNumElts - SrcNumElts,
2360 MaskEltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002361 }
2362 }
2363 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2364 &MappedOps[0], MappedOps.size());
2365
Mon P Wangc7849c22008-11-16 05:06:27 +00002366 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Srcs[0], Srcs[1], Mask));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002367 return;
2368 }
2369
Mon P Wangc7849c22008-11-16 05:06:27 +00002370 if (SrcNumElts > MaskNumElts) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002371 // Resulting vector is shorter than the incoming vector.
Mon P Wangc7849c22008-11-16 05:06:27 +00002372 if (SrcNumElts == MaskNumElts && SequentialMask(Mask,0)) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002373 // Shuffle extracts 1st vector.
Mon P Wangc7849c22008-11-16 05:06:27 +00002374 setValue(&I, Srcs[0]);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002375 return;
2376 }
2377
Mon P Wangc7849c22008-11-16 05:06:27 +00002378 if (SrcNumElts == MaskNumElts && SequentialMask(Mask,MaskNumElts)) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002379 // Shuffle extracts 2nd vector.
Mon P Wangc7849c22008-11-16 05:06:27 +00002380 setValue(&I, Srcs[1]);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002381 return;
2382 }
2383
Mon P Wangc7849c22008-11-16 05:06:27 +00002384 // Analyze the access pattern of the vector to see if we can extract
2385 // two subvectors and do the shuffle. The analysis is done by calculating
2386 // the range of elements the mask access on both vectors.
2387 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2388 int MaxRange[2] = {-1, -1};
2389
2390 for (int i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002391 SDValue Arg = Mask.getOperand(i);
2392 if (Arg.getOpcode() != ISD::UNDEF) {
2393 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Mon P Wangc7849c22008-11-16 05:06:27 +00002394 int Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
2395 int Input = 0;
2396 if (Idx >= SrcNumElts) {
2397 Input = 1;
2398 Idx -= SrcNumElts;
2399 }
2400 if (Idx > MaxRange[Input])
2401 MaxRange[Input] = Idx;
2402 if (Idx < MinRange[Input])
2403 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002404 }
2405 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002406
Mon P Wangc7849c22008-11-16 05:06:27 +00002407 // Check if the access is smaller than the vector size and can we find
2408 // a reasonable extract index.
2409 int RangeUse[2]; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
2410 int StartIdx[2]; // StartIdx to extract from
2411 for (int Input=0; Input < 2; ++Input) {
2412 if (MinRange[Input] == SrcNumElts+1 && MaxRange[Input] == -1) {
2413 RangeUse[Input] = 0; // Unused
2414 StartIdx[Input] = 0;
2415 } else if (MaxRange[Input] - MinRange[Input] < MaskNumElts) {
2416 // Fits within range but we should see if we can find a good
2417 // start index that a multiple of the mask length.
2418 if (MaxRange[Input] < MaskNumElts) {
2419 RangeUse[Input] = 1; // Extract from beginning of the vector
2420 StartIdx[Input] = 0;
2421 } else {
2422 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2423 if (MaxRange[Input] - StartIdx[Input] < MaskNumElts)
2424 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
2425 else
2426 RangeUse[Input] = 2; // Can not extract
2427 }
2428 } else
2429 RangeUse[Input] = 2; // Access doesn't fit within range
2430 }
2431
2432 if (RangeUse[0] == 0 && RangeUse[0] == 0) {
2433 setValue(&I, DAG.getNode(ISD::UNDEF, VT)); // Vectors are not used.
2434 return;
2435 }
2436 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2437 // Extract appropriate subvector and generate a vector shuffle
2438 for (int Input=0; Input < 2; ++Input) {
2439 if (RangeUse[Input] == 0) {
2440 Srcs[Input] = DAG.getNode(ISD::UNDEF, VT);
2441 } else {
2442 Srcs[Input] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, VT, Srcs[Input],
2443 DAG.getIntPtrConstant(StartIdx[Input]));
2444 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002445 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002446 // Calculate new mask.
2447 SmallVector<SDValue, 8> MappedOps;
2448 for (int i = 0; i != MaskNumElts; ++i) {
2449 SDValue Arg = Mask.getOperand(i);
2450 if (Arg.getOpcode() == ISD::UNDEF) {
2451 MappedOps.push_back(Arg);
2452 } else {
2453 int Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
2454 if (Idx < SrcNumElts)
2455 MappedOps.push_back(DAG.getConstant(Idx - StartIdx[0], MaskEltVT));
2456 else {
2457 Idx = Idx - SrcNumElts - StartIdx[1] + MaskNumElts;
2458 MappedOps.push_back(DAG.getConstant(Idx, MaskEltVT));
2459 }
2460 }
2461 }
2462 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2463 &MappedOps[0], MappedOps.size());
2464 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Srcs[0], Srcs[1], Mask));
2465 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002466 }
2467 }
2468
Mon P Wangc7849c22008-11-16 05:06:27 +00002469 // We can't use either concat vectors or extract subvectors so fall back to
2470 // replacing the shuffle with extract and build vector.
2471 // to insert and build vector.
Mon P Wangaeb06d22008-11-10 04:46:22 +00002472 MVT EltVT = VT.getVectorElementType();
2473 MVT PtrVT = TLI.getPointerTy();
2474 SmallVector<SDValue,8> Ops;
Mon P Wangc7849c22008-11-16 05:06:27 +00002475 for (int i = 0; i != MaskNumElts; ++i) {
Mon P Wangaeb06d22008-11-10 04:46:22 +00002476 SDValue Arg = Mask.getOperand(i);
2477 if (Arg.getOpcode() == ISD::UNDEF) {
2478 Ops.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2479 } else {
2480 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Mon P Wangc7849c22008-11-16 05:06:27 +00002481 int Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
2482 if (Idx < SrcNumElts)
2483 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Srcs[0],
Mon P Wangaeb06d22008-11-10 04:46:22 +00002484 DAG.getConstant(Idx, PtrVT)));
2485 else
Mon P Wangc7849c22008-11-16 05:06:27 +00002486 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Srcs[1],
2487 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002488 }
2489 }
2490 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491}
2492
2493void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2494 const Value *Op0 = I.getOperand(0);
2495 const Value *Op1 = I.getOperand(1);
2496 const Type *AggTy = I.getType();
2497 const Type *ValTy = Op1->getType();
2498 bool IntoUndef = isa<UndefValue>(Op0);
2499 bool FromUndef = isa<UndefValue>(Op1);
2500
2501 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2502 I.idx_begin(), I.idx_end());
2503
2504 SmallVector<MVT, 4> AggValueVTs;
2505 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2506 SmallVector<MVT, 4> ValValueVTs;
2507 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2508
2509 unsigned NumAggValues = AggValueVTs.size();
2510 unsigned NumValValues = ValValueVTs.size();
2511 SmallVector<SDValue, 4> Values(NumAggValues);
2512
2513 SDValue Agg = getValue(Op0);
2514 SDValue Val = getValue(Op1);
2515 unsigned i = 0;
2516 // Copy the beginning value(s) from the original aggregate.
2517 for (; i != LinearIndex; ++i)
2518 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
2519 SDValue(Agg.getNode(), Agg.getResNo() + i);
2520 // Copy values from the inserted value(s).
2521 for (; i != LinearIndex + NumValValues; ++i)
2522 Values[i] = FromUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
2523 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2524 // Copy remaining value(s) from the original aggregate.
2525 for (; i != NumAggValues; ++i)
2526 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
2527 SDValue(Agg.getNode(), Agg.getResNo() + i);
2528
2529 setValue(&I, DAG.getMergeValues(DAG.getVTList(&AggValueVTs[0], NumAggValues),
2530 &Values[0], NumAggValues));
2531}
2532
2533void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2534 const Value *Op0 = I.getOperand(0);
2535 const Type *AggTy = Op0->getType();
2536 const Type *ValTy = I.getType();
2537 bool OutOfUndef = isa<UndefValue>(Op0);
2538
2539 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2540 I.idx_begin(), I.idx_end());
2541
2542 SmallVector<MVT, 4> ValValueVTs;
2543 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2544
2545 unsigned NumValValues = ValValueVTs.size();
2546 SmallVector<SDValue, 4> Values(NumValValues);
2547
2548 SDValue Agg = getValue(Op0);
2549 // Copy out the selected value(s).
2550 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2551 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002552 OutOfUndef ?
2553 DAG.getNode(ISD::UNDEF,
2554 Agg.getNode()->getValueType(Agg.getResNo() + i)) :
2555 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556
2557 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValValueVTs[0], NumValValues),
2558 &Values[0], NumValValues));
2559}
2560
2561
2562void SelectionDAGLowering::visitGetElementPtr(User &I) {
2563 SDValue N = getValue(I.getOperand(0));
2564 const Type *Ty = I.getOperand(0)->getType();
2565
2566 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2567 OI != E; ++OI) {
2568 Value *Idx = *OI;
2569 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2570 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2571 if (Field) {
2572 // N = N + Offset
2573 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
2574 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2575 DAG.getIntPtrConstant(Offset));
2576 }
2577 Ty = StTy->getElementType(Field);
2578 } else {
2579 Ty = cast<SequentialType>(Ty)->getElementType();
2580
2581 // If this is a constant subscript, handle it quickly.
2582 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2583 if (CI->getZExtValue() == 0) continue;
2584 uint64_t Offs =
2585 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
2586 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2587 DAG.getIntPtrConstant(Offs));
2588 continue;
2589 }
2590
2591 // N = N + Idx * ElementSize;
2592 uint64_t ElementSize = TD->getABITypeSize(Ty);
2593 SDValue IdxN = getValue(Idx);
2594
2595 // If the index is smaller or larger than intptr_t, truncate or extend
2596 // it.
2597 if (IdxN.getValueType().bitsLT(N.getValueType()))
2598 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
2599 else if (IdxN.getValueType().bitsGT(N.getValueType()))
2600 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2601
2602 // If this is a multiply by a power of two, turn it into a shl
2603 // immediately. This is a very common case.
2604 if (ElementSize != 1) {
2605 if (isPowerOf2_64(ElementSize)) {
2606 unsigned Amt = Log2_64(ElementSize);
2607 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
2608 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
2609 } else {
2610 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
2611 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2612 }
2613 }
2614
2615 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2616 }
2617 }
2618 setValue(&I, N);
2619}
2620
2621void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2622 // If this is a fixed sized alloca in the entry block of the function,
2623 // allocate it statically on the stack.
2624 if (FuncInfo.StaticAllocaMap.count(&I))
2625 return; // getValue will auto-populate this.
2626
2627 const Type *Ty = I.getAllocatedType();
2628 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
2629 unsigned Align =
2630 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2631 I.getAlignment());
2632
2633 SDValue AllocSize = getValue(I.getArraySize());
2634 MVT IntPtr = TLI.getPointerTy();
2635 if (IntPtr.bitsLT(AllocSize.getValueType()))
2636 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2637 else if (IntPtr.bitsGT(AllocSize.getValueType()))
2638 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
2639
2640 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
2641 DAG.getIntPtrConstant(TySize));
2642
2643 // Handle alignment. If the requested alignment is less than or equal to
2644 // the stack alignment, ignore it. If the size is greater than or equal to
2645 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2646 unsigned StackAlign =
2647 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2648 if (Align <= StackAlign)
2649 Align = 0;
2650
2651 // Round the size of the allocation up to the stack alignment size
2652 // by add SA-1 to the size.
2653 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
2654 DAG.getIntPtrConstant(StackAlign-1));
2655 // Mask out the low bits for alignment purposes.
2656 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
2657 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2658
2659 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
2660 const MVT *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2661 MVT::Other);
2662 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
2663 setValue(&I, DSA);
2664 DAG.setRoot(DSA.getValue(1));
2665
2666 // Inform the Frame Information that we have just allocated a variable-sized
2667 // object.
2668 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2669}
2670
2671void SelectionDAGLowering::visitLoad(LoadInst &I) {
2672 const Value *SV = I.getOperand(0);
2673 SDValue Ptr = getValue(SV);
2674
2675 const Type *Ty = I.getType();
2676 bool isVolatile = I.isVolatile();
2677 unsigned Alignment = I.getAlignment();
2678
2679 SmallVector<MVT, 4> ValueVTs;
2680 SmallVector<uint64_t, 4> Offsets;
2681 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2682 unsigned NumValues = ValueVTs.size();
2683 if (NumValues == 0)
2684 return;
2685
2686 SDValue Root;
2687 bool ConstantMemory = false;
2688 if (I.isVolatile())
2689 // Serialize volatile loads with other side effects.
2690 Root = getRoot();
2691 else if (AA->pointsToConstantMemory(SV)) {
2692 // Do not serialize (non-volatile) loads of constant memory with anything.
2693 Root = DAG.getEntryNode();
2694 ConstantMemory = true;
2695 } else {
2696 // Do not serialize non-volatile loads against each other.
2697 Root = DAG.getRoot();
2698 }
2699
2700 SmallVector<SDValue, 4> Values(NumValues);
2701 SmallVector<SDValue, 4> Chains(NumValues);
2702 MVT PtrVT = Ptr.getValueType();
2703 for (unsigned i = 0; i != NumValues; ++i) {
2704 SDValue L = DAG.getLoad(ValueVTs[i], Root,
2705 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2706 DAG.getConstant(Offsets[i], PtrVT)),
2707 SV, Offsets[i],
2708 isVolatile, Alignment);
2709 Values[i] = L;
2710 Chains[i] = L.getValue(1);
2711 }
2712
2713 if (!ConstantMemory) {
2714 SDValue Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2715 &Chains[0], NumValues);
2716 if (isVolatile)
2717 DAG.setRoot(Chain);
2718 else
2719 PendingLoads.push_back(Chain);
2720 }
2721
2722 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], NumValues),
2723 &Values[0], NumValues));
2724}
2725
2726
2727void SelectionDAGLowering::visitStore(StoreInst &I) {
2728 Value *SrcV = I.getOperand(0);
2729 Value *PtrV = I.getOperand(1);
2730
2731 SmallVector<MVT, 4> ValueVTs;
2732 SmallVector<uint64_t, 4> Offsets;
2733 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2734 unsigned NumValues = ValueVTs.size();
2735 if (NumValues == 0)
2736 return;
2737
2738 // Get the lowered operands. Note that we do this after
2739 // checking if NumResults is zero, because with zero results
2740 // the operands won't have values in the map.
2741 SDValue Src = getValue(SrcV);
2742 SDValue Ptr = getValue(PtrV);
2743
2744 SDValue Root = getRoot();
2745 SmallVector<SDValue, 4> Chains(NumValues);
2746 MVT PtrVT = Ptr.getValueType();
2747 bool isVolatile = I.isVolatile();
2748 unsigned Alignment = I.getAlignment();
2749 for (unsigned i = 0; i != NumValues; ++i)
2750 Chains[i] = DAG.getStore(Root, SDValue(Src.getNode(), Src.getResNo() + i),
2751 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2752 DAG.getConstant(Offsets[i], PtrVT)),
2753 PtrV, Offsets[i],
2754 isVolatile, Alignment);
2755
2756 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumValues));
2757}
2758
2759/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2760/// node.
2761void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2762 unsigned Intrinsic) {
2763 bool HasChain = !I.doesNotAccessMemory();
2764 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2765
2766 // Build the operand list.
2767 SmallVector<SDValue, 8> Ops;
2768 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2769 if (OnlyLoad) {
2770 // We don't need to serialize loads against other loads.
2771 Ops.push_back(DAG.getRoot());
2772 } else {
2773 Ops.push_back(getRoot());
2774 }
2775 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002776
2777 // Info is set by getTgtMemInstrinsic
2778 TargetLowering::IntrinsicInfo Info;
2779 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2780
2781 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
2782 if (!IsTgtIntrinsic)
2783 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784
2785 // Add all operands of the call to the operand list.
2786 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2787 SDValue Op = getValue(I.getOperand(i));
2788 assert(TLI.isTypeLegal(Op.getValueType()) &&
2789 "Intrinsic uses a non-legal type?");
2790 Ops.push_back(Op);
2791 }
2792
2793 std::vector<MVT> VTs;
2794 if (I.getType() != Type::VoidTy) {
2795 MVT VT = TLI.getValueType(I.getType());
2796 if (VT.isVector()) {
2797 const VectorType *DestTy = cast<VectorType>(I.getType());
2798 MVT EltVT = TLI.getValueType(DestTy->getElementType());
2799
2800 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
2801 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2802 }
2803
2804 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2805 VTs.push_back(VT);
2806 }
2807 if (HasChain)
2808 VTs.push_back(MVT::Other);
2809
2810 const MVT *VTList = DAG.getNodeValueTypes(VTs);
2811
2812 // Create the node.
2813 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002814 if (IsTgtIntrinsic) {
2815 // This is target intrinsic that touches memory
2816 Result = DAG.getMemIntrinsicNode(Info.opc, VTList, VTs.size(),
2817 &Ops[0], Ops.size(),
2818 Info.memVT, Info.ptrVal, Info.offset,
2819 Info.align, Info.vol,
2820 Info.readMem, Info.writeMem);
2821 }
2822 else if (!HasChain)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2824 &Ops[0], Ops.size());
2825 else if (I.getType() != Type::VoidTy)
2826 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2827 &Ops[0], Ops.size());
2828 else
2829 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2830 &Ops[0], Ops.size());
2831
2832 if (HasChain) {
2833 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2834 if (OnlyLoad)
2835 PendingLoads.push_back(Chain);
2836 else
2837 DAG.setRoot(Chain);
2838 }
2839 if (I.getType() != Type::VoidTy) {
2840 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
2841 MVT VT = TLI.getValueType(PTy);
2842 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
2843 }
2844 setValue(&I, Result);
2845 }
2846}
2847
2848/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2849static GlobalVariable *ExtractTypeInfo(Value *V) {
2850 V = V->stripPointerCasts();
2851 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2852 assert ((GV || isa<ConstantPointerNull>(V)) &&
2853 "TypeInfo must be a global variable or NULL");
2854 return GV;
2855}
2856
2857namespace llvm {
2858
2859/// AddCatchInfo - Extract the personality and type infos from an eh.selector
2860/// call, and add them to the specified machine basic block.
2861void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2862 MachineBasicBlock *MBB) {
2863 // Inform the MachineModuleInfo of the personality for this landing pad.
2864 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2865 assert(CE->getOpcode() == Instruction::BitCast &&
2866 isa<Function>(CE->getOperand(0)) &&
2867 "Personality should be a function");
2868 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2869
2870 // Gather all the type infos for this landing pad and pass them along to
2871 // MachineModuleInfo.
2872 std::vector<GlobalVariable *> TyInfo;
2873 unsigned N = I.getNumOperands();
2874
2875 for (unsigned i = N - 1; i > 2; --i) {
2876 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2877 unsigned FilterLength = CI->getZExtValue();
2878 unsigned FirstCatch = i + FilterLength + !FilterLength;
2879 assert (FirstCatch <= N && "Invalid filter length");
2880
2881 if (FirstCatch < N) {
2882 TyInfo.reserve(N - FirstCatch);
2883 for (unsigned j = FirstCatch; j < N; ++j)
2884 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2885 MMI->addCatchTypeInfo(MBB, TyInfo);
2886 TyInfo.clear();
2887 }
2888
2889 if (!FilterLength) {
2890 // Cleanup.
2891 MMI->addCleanup(MBB);
2892 } else {
2893 // Filter.
2894 TyInfo.reserve(FilterLength - 1);
2895 for (unsigned j = i + 1; j < FirstCatch; ++j)
2896 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2897 MMI->addFilterTypeInfo(MBB, TyInfo);
2898 TyInfo.clear();
2899 }
2900
2901 N = i;
2902 }
2903 }
2904
2905 if (N > 3) {
2906 TyInfo.reserve(N - 3);
2907 for (unsigned j = 3; j < N; ++j)
2908 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2909 MMI->addCatchTypeInfo(MBB, TyInfo);
2910 }
2911}
2912
2913}
2914
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002915/// GetSignificand - Get the significand and build it into a floating-point
2916/// number with exponent of 1:
2917///
2918/// Op = (Op & 0x007fffff) | 0x3f800000;
2919///
2920/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002921static SDValue
2922GetSignificand(SelectionDAG &DAG, SDValue Op) {
2923 SDValue t1 = DAG.getNode(ISD::AND, MVT::i32, Op,
2924 DAG.getConstant(0x007fffff, MVT::i32));
2925 SDValue t2 = DAG.getNode(ISD::OR, MVT::i32, t1,
2926 DAG.getConstant(0x3f800000, MVT::i32));
2927 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, t2);
2928}
2929
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002930/// GetExponent - Get the exponent:
2931///
2932/// (float)((Op1 >> 23) - 127);
2933///
2934/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002935static SDValue
2936GetExponent(SelectionDAG &DAG, SDValue Op) {
Bill Wendlingfc2508e2008-09-10 06:26:10 +00002937 SDValue t1 = DAG.getNode(ISD::SRL, MVT::i32, Op,
Bill Wendling39150252008-09-09 20:39:27 +00002938 DAG.getConstant(23, MVT::i32));
Bill Wendlingfc2508e2008-09-10 06:26:10 +00002939 SDValue t2 = DAG.getNode(ISD::SUB, MVT::i32, t1,
Bill Wendling39150252008-09-09 20:39:27 +00002940 DAG.getConstant(127, MVT::i32));
Bill Wendlingfc2508e2008-09-10 06:26:10 +00002941 return DAG.getNode(ISD::UINT_TO_FP, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002942}
2943
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002944/// getF32Constant - Get 32-bit floating point constant.
2945static SDValue
2946getF32Constant(SelectionDAG &DAG, unsigned Flt) {
2947 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
2948}
2949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950/// Inlined utility function to implement binary input atomic intrinsics for
2951/// visitIntrinsicCall: I is a call instruction
2952/// Op is the associated NodeType for I
2953const char *
2954SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
2955 SDValue Root = getRoot();
2956 SDValue L = DAG.getAtomic(Op, Root,
2957 getValue(I.getOperand(1)),
2958 getValue(I.getOperand(2)),
2959 I.getOperand(1));
2960 setValue(&I, L);
2961 DAG.setRoot(L.getValue(1));
2962 return 0;
2963}
2964
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002965/// visitExp - Lower an exp intrinsic. Handles the special sequences for
2966/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00002967void
2968SelectionDAGLowering::visitExp(CallInst &I) {
2969 SDValue result;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002970
2971 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
2972 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
2973 SDValue Op = getValue(I.getOperand(1));
2974
2975 // Put the exponent in the right bit position for later addition to the
2976 // final result:
2977 //
2978 // #define LOG2OFe 1.4426950f
2979 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
2980 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002981 getF32Constant(DAG, 0x3fb8aa3b));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002982 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, MVT::i32, t0);
2983
2984 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
2985 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, MVT::f32, IntegerPartOfX);
2986 SDValue X = DAG.getNode(ISD::FSUB, MVT::f32, t0, t1);
2987
2988 // IntegerPartOfX <<= 23;
2989 IntegerPartOfX = DAG.getNode(ISD::SHL, MVT::i32, IntegerPartOfX,
2990 DAG.getConstant(23, MVT::i32));
2991
2992 if (LimitFloatPrecision <= 6) {
2993 // For floating-point precision of 6:
2994 //
2995 // TwoToFractionalPartOfX =
2996 // 0.997535578f +
2997 // (0.735607626f + 0.252464424f * x) * x;
2998 //
2999 // error 0.0144103317, which is 6 bits
3000 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003001 getF32Constant(DAG, 0x3e814304));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003002 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003003 getF32Constant(DAG, 0x3f3c50c8));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003004 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3005 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003006 getF32Constant(DAG, 0x3f7f5e7e));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003007 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t5);
3008
3009 // Add the exponent into the result in integer domain.
3010 SDValue t6 = DAG.getNode(ISD::ADD, MVT::i32,
3011 TwoToFracPartOfX, IntegerPartOfX);
3012
3013 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, t6);
3014 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3015 // For floating-point precision of 12:
3016 //
3017 // TwoToFractionalPartOfX =
3018 // 0.999892986f +
3019 // (0.696457318f +
3020 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3021 //
3022 // 0.000107046256 error, which is 13 to 14 bits
3023 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003024 getF32Constant(DAG, 0x3da235e3));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003025 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003026 getF32Constant(DAG, 0x3e65b8f3));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003027 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3028 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003029 getF32Constant(DAG, 0x3f324b07));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003030 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3031 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003032 getF32Constant(DAG, 0x3f7ff8fd));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003033 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t7);
3034
3035 // Add the exponent into the result in integer domain.
3036 SDValue t8 = DAG.getNode(ISD::ADD, MVT::i32,
3037 TwoToFracPartOfX, IntegerPartOfX);
3038
3039 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, t8);
3040 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3041 // For floating-point precision of 18:
3042 //
3043 // TwoToFractionalPartOfX =
3044 // 0.999999982f +
3045 // (0.693148872f +
3046 // (0.240227044f +
3047 // (0.554906021e-1f +
3048 // (0.961591928e-2f +
3049 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3050 //
3051 // error 2.47208000*10^(-7), which is better than 18 bits
3052 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003053 getF32Constant(DAG, 0x3924b03e));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003054 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003055 getF32Constant(DAG, 0x3ab24b87));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003056 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3057 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003058 getF32Constant(DAG, 0x3c1d8c17));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003059 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3060 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003061 getF32Constant(DAG, 0x3d634a1d));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003062 SDValue t8 = DAG.getNode(ISD::FMUL, MVT::f32, t7, X);
3063 SDValue t9 = DAG.getNode(ISD::FADD, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003064 getF32Constant(DAG, 0x3e75fe14));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003065 SDValue t10 = DAG.getNode(ISD::FMUL, MVT::f32, t9, X);
3066 SDValue t11 = DAG.getNode(ISD::FADD, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003067 getF32Constant(DAG, 0x3f317234));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003068 SDValue t12 = DAG.getNode(ISD::FMUL, MVT::f32, t11, X);
3069 SDValue t13 = DAG.getNode(ISD::FADD, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003070 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003071 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t13);
3072
3073 // Add the exponent into the result in integer domain.
3074 SDValue t14 = DAG.getNode(ISD::ADD, MVT::i32,
3075 TwoToFracPartOfX, IntegerPartOfX);
3076
3077 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, t14);
3078 }
3079 } else {
3080 // No special expansion.
3081 result = DAG.getNode(ISD::FEXP,
3082 getValue(I.getOperand(1)).getValueType(),
3083 getValue(I.getOperand(1)));
3084 }
3085
Dale Johannesen59e577f2008-09-05 18:38:42 +00003086 setValue(&I, result);
3087}
3088
Bill Wendling39150252008-09-09 20:39:27 +00003089/// visitLog - Lower a log intrinsic. Handles the special sequences for
3090/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003091void
3092SelectionDAGLowering::visitLog(CallInst &I) {
3093 SDValue result;
Bill Wendling39150252008-09-09 20:39:27 +00003094
3095 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
3096 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3097 SDValue Op = getValue(I.getOperand(1));
3098 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
3099
3100 // Scale the exponent by log(2) [0.69314718f].
3101 SDValue Exp = GetExponent(DAG, Op1);
3102 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003103 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003104
3105 // Get the significand and build it into a floating-point number with
3106 // exponent of 1.
3107 SDValue X = GetSignificand(DAG, Op1);
3108
3109 if (LimitFloatPrecision <= 6) {
3110 // For floating-point precision of 6:
3111 //
3112 // LogofMantissa =
3113 // -1.1609546f +
3114 // (1.4034025f - 0.23903021f * x) * x;
3115 //
3116 // error 0.0034276066, which is better than 8 bits
3117 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003118 getF32Constant(DAG, 0xbe74c456));
Bill Wendling39150252008-09-09 20:39:27 +00003119 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003120 getF32Constant(DAG, 0x3fb3a2b1));
Bill Wendling39150252008-09-09 20:39:27 +00003121 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3122 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003123 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003124
3125 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, LogOfMantissa);
3126 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3127 // For floating-point precision of 12:
3128 //
3129 // LogOfMantissa =
3130 // -1.7417939f +
3131 // (2.8212026f +
3132 // (-1.4699568f +
3133 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3134 //
3135 // error 0.000061011436, which is 14 bits
3136 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003137 getF32Constant(DAG, 0xbd67b6d6));
Bill Wendling39150252008-09-09 20:39:27 +00003138 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003139 getF32Constant(DAG, 0x3ee4f4b8));
Bill Wendling39150252008-09-09 20:39:27 +00003140 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3141 SDValue t3 = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003142 getF32Constant(DAG, 0x3fbc278b));
Bill Wendling39150252008-09-09 20:39:27 +00003143 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3144 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003145 getF32Constant(DAG, 0x40348e95));
Bill Wendling39150252008-09-09 20:39:27 +00003146 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3147 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003148 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003149
3150 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, LogOfMantissa);
3151 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3152 // For floating-point precision of 18:
3153 //
3154 // LogOfMantissa =
3155 // -2.1072184f +
3156 // (4.2372794f +
3157 // (-3.7029485f +
3158 // (2.2781945f +
3159 // (-0.87823314f +
3160 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3161 //
3162 // error 0.0000023660568, which is better than 18 bits
3163 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003164 getF32Constant(DAG, 0xbc91e5ac));
Bill Wendling39150252008-09-09 20:39:27 +00003165 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003166 getF32Constant(DAG, 0x3e4350aa));
Bill Wendling39150252008-09-09 20:39:27 +00003167 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3168 SDValue t3 = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003169 getF32Constant(DAG, 0x3f60d3e3));
Bill Wendling39150252008-09-09 20:39:27 +00003170 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3171 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003172 getF32Constant(DAG, 0x4011cdf0));
Bill Wendling39150252008-09-09 20:39:27 +00003173 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3174 SDValue t7 = DAG.getNode(ISD::FSUB, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003175 getF32Constant(DAG, 0x406cfd1c));
Bill Wendling39150252008-09-09 20:39:27 +00003176 SDValue t8 = DAG.getNode(ISD::FMUL, MVT::f32, t7, X);
3177 SDValue t9 = DAG.getNode(ISD::FADD, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003178 getF32Constant(DAG, 0x408797cb));
Bill Wendling39150252008-09-09 20:39:27 +00003179 SDValue t10 = DAG.getNode(ISD::FMUL, MVT::f32, t9, X);
3180 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003181 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003182
3183 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, LogOfMantissa);
3184 }
3185 } else {
3186 // No special expansion.
3187 result = DAG.getNode(ISD::FLOG,
3188 getValue(I.getOperand(1)).getValueType(),
3189 getValue(I.getOperand(1)));
3190 }
3191
Dale Johannesen59e577f2008-09-05 18:38:42 +00003192 setValue(&I, result);
3193}
3194
Bill Wendling3eb59402008-09-09 00:28:24 +00003195/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3196/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003197void
3198SelectionDAGLowering::visitLog2(CallInst &I) {
3199 SDValue result;
Bill Wendling3eb59402008-09-09 00:28:24 +00003200
Dale Johannesen853244f2008-09-05 23:49:37 +00003201 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003202 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3203 SDValue Op = getValue(I.getOperand(1));
3204 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
3205
Bill Wendling39150252008-09-09 20:39:27 +00003206 // Get the exponent.
3207 SDValue LogOfExponent = GetExponent(DAG, Op1);
Bill Wendling3eb59402008-09-09 00:28:24 +00003208
3209 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003210 // exponent of 1.
3211 SDValue X = GetSignificand(DAG, Op1);
Bill Wendling3eb59402008-09-09 00:28:24 +00003212
3213 // Different possible minimax approximations of significand in
3214 // floating-point for various degrees of accuracy over [1,2].
3215 if (LimitFloatPrecision <= 6) {
3216 // For floating-point precision of 6:
3217 //
3218 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3219 //
3220 // error 0.0049451742, which is more than 7 bits
Bill Wendling39150252008-09-09 20:39:27 +00003221 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222 getF32Constant(DAG, 0xbeb08fe0));
Bill Wendling39150252008-09-09 20:39:27 +00003223 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003224 getF32Constant(DAG, 0x40019463));
Bill Wendling39150252008-09-09 20:39:27 +00003225 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3226 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003227 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003228
3229 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, Log2ofMantissa);
3230 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3231 // For floating-point precision of 12:
3232 //
3233 // Log2ofMantissa =
3234 // -2.51285454f +
3235 // (4.07009056f +
3236 // (-2.12067489f +
3237 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
3238 //
3239 // error 0.0000876136000, which is better than 13 bits
Bill Wendling39150252008-09-09 20:39:27 +00003240 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241 getF32Constant(DAG, 0xbda7262e));
Bill Wendling39150252008-09-09 20:39:27 +00003242 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243 getF32Constant(DAG, 0x3f25280b));
Bill Wendling39150252008-09-09 20:39:27 +00003244 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3245 SDValue t3 = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0x4007b923));
Bill Wendling39150252008-09-09 20:39:27 +00003247 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3248 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003249 getF32Constant(DAG, 0x40823e2f));
Bill Wendling39150252008-09-09 20:39:27 +00003250 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3251 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003252 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003253
3254 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, Log2ofMantissa);
3255 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3256 // For floating-point precision of 18:
3257 //
3258 // Log2ofMantissa =
3259 // -3.0400495f +
3260 // (6.1129976f +
3261 // (-5.3420409f +
3262 // (3.2865683f +
3263 // (-1.2669343f +
3264 // (0.27515199f -
3265 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3266 //
3267 // error 0.0000018516, which is better than 18 bits
Bill Wendling39150252008-09-09 20:39:27 +00003268 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0xbcd2769e));
Bill Wendling39150252008-09-09 20:39:27 +00003270 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3e8ce0b9));
Bill Wendling39150252008-09-09 20:39:27 +00003272 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3273 SDValue t3 = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x3fa22ae7));
Bill Wendling39150252008-09-09 20:39:27 +00003275 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3276 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x40525723));
Bill Wendling39150252008-09-09 20:39:27 +00003278 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3279 SDValue t7 = DAG.getNode(ISD::FSUB, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x40aaf200));
Bill Wendling39150252008-09-09 20:39:27 +00003281 SDValue t8 = DAG.getNode(ISD::FMUL, MVT::f32, t7, X);
3282 SDValue t9 = DAG.getNode(ISD::FADD, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x40c39dad));
Bill Wendling3eb59402008-09-09 00:28:24 +00003284 SDValue t10 = DAG.getNode(ISD::FMUL, MVT::f32, t9, X);
Bill Wendling39150252008-09-09 20:39:27 +00003285 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003287
3288 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, Log2ofMantissa);
3289 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003290 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003291 // No special expansion.
Dale Johannesen853244f2008-09-05 23:49:37 +00003292 result = DAG.getNode(ISD::FLOG2,
3293 getValue(I.getOperand(1)).getValueType(),
3294 getValue(I.getOperand(1)));
3295 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003296
Dale Johannesen59e577f2008-09-05 18:38:42 +00003297 setValue(&I, result);
3298}
3299
Bill Wendling3eb59402008-09-09 00:28:24 +00003300/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3301/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003302void
3303SelectionDAGLowering::visitLog10(CallInst &I) {
3304 SDValue result;
Bill Wendling181b6272008-10-19 20:34:04 +00003305
Dale Johannesen852680a2008-09-05 21:27:19 +00003306 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003307 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3308 SDValue Op = getValue(I.getOperand(1));
3309 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
3310
Bill Wendling39150252008-09-09 20:39:27 +00003311 // Scale the exponent by log10(2) [0.30102999f].
3312 SDValue Exp = GetExponent(DAG, Op1);
3313 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003315
3316 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003317 // exponent of 1.
3318 SDValue X = GetSignificand(DAG, Op1);
Bill Wendling3eb59402008-09-09 00:28:24 +00003319
3320 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003321 // For floating-point precision of 6:
3322 //
3323 // Log10ofMantissa =
3324 // -0.50419619f +
3325 // (0.60948995f - 0.10380950f * x) * x;
3326 //
3327 // error 0.0014886165, which is 6 bits
Bill Wendling39150252008-09-09 20:39:27 +00003328 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003329 getF32Constant(DAG, 0xbdd49a13));
Bill Wendling39150252008-09-09 20:39:27 +00003330 SDValue t1 = DAG.getNode(ISD::FADD, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003331 getF32Constant(DAG, 0x3f1c0789));
Bill Wendling39150252008-09-09 20:39:27 +00003332 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3333 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003335
3336 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003337 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3338 // For floating-point precision of 12:
3339 //
3340 // Log10ofMantissa =
3341 // -0.64831180f +
3342 // (0.91751397f +
3343 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3344 //
3345 // error 0.00019228036, which is better than 12 bits
Bill Wendling39150252008-09-09 20:39:27 +00003346 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003347 getF32Constant(DAG, 0x3d431f31));
Bill Wendling39150252008-09-09 20:39:27 +00003348 SDValue t1 = DAG.getNode(ISD::FSUB, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003349 getF32Constant(DAG, 0x3ea21fb2));
Bill Wendling39150252008-09-09 20:39:27 +00003350 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3351 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352 getF32Constant(DAG, 0x3f6ae232));
Bill Wendling39150252008-09-09 20:39:27 +00003353 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3354 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003355 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003356
3357 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, Log10ofMantissa);
3358 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003359 // For floating-point precision of 18:
3360 //
3361 // Log10ofMantissa =
3362 // -0.84299375f +
3363 // (1.5327582f +
3364 // (-1.0688956f +
3365 // (0.49102474f +
3366 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3367 //
3368 // error 0.0000037995730, which is better than 18 bits
Bill Wendling39150252008-09-09 20:39:27 +00003369 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003370 getF32Constant(DAG, 0x3c5d51ce));
Bill Wendling39150252008-09-09 20:39:27 +00003371 SDValue t1 = DAG.getNode(ISD::FSUB, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003372 getF32Constant(DAG, 0x3e00685a));
Bill Wendling39150252008-09-09 20:39:27 +00003373 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, t1, X);
3374 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3efb6798));
Bill Wendling39150252008-09-09 20:39:27 +00003376 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3377 SDValue t5 = DAG.getNode(ISD::FSUB, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x3f88d192));
Bill Wendling39150252008-09-09 20:39:27 +00003379 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3380 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x3fc4316c));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003382 SDValue t8 = DAG.getNode(ISD::FMUL, MVT::f32, t7, X);
Bill Wendling39150252008-09-09 20:39:27 +00003383 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003385
3386 result = DAG.getNode(ISD::FADD, MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003387 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003388 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003389 // No special expansion.
Dale Johannesen852680a2008-09-05 21:27:19 +00003390 result = DAG.getNode(ISD::FLOG10,
3391 getValue(I.getOperand(1)).getValueType(),
3392 getValue(I.getOperand(1)));
3393 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003394
Dale Johannesen59e577f2008-09-05 18:38:42 +00003395 setValue(&I, result);
3396}
3397
Bill Wendlinge10c8142008-09-09 22:39:21 +00003398/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3399/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003400void
3401SelectionDAGLowering::visitExp2(CallInst &I) {
3402 SDValue result;
Bill Wendlinge10c8142008-09-09 22:39:21 +00003403
Dale Johannesen601d3c02008-09-05 01:48:15 +00003404 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003405 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3406 SDValue Op = getValue(I.getOperand(1));
3407
3408 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, MVT::i32, Op);
3409
3410 // FractionalPartOfX = x - (float)IntegerPartOfX;
3411 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, MVT::f32, IntegerPartOfX);
3412 SDValue X = DAG.getNode(ISD::FSUB, MVT::f32, Op, t1);
3413
3414 // IntegerPartOfX <<= 23;
3415 IntegerPartOfX = DAG.getNode(ISD::SHL, MVT::i32, IntegerPartOfX,
3416 DAG.getConstant(23, MVT::i32));
3417
3418 if (LimitFloatPrecision <= 6) {
3419 // For floating-point precision of 6:
3420 //
3421 // TwoToFractionalPartOfX =
3422 // 0.997535578f +
3423 // (0.735607626f + 0.252464424f * x) * x;
3424 //
3425 // error 0.0144103317, which is 6 bits
3426 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003427 getF32Constant(DAG, 0x3e814304));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003428 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x3f3c50c8));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003430 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3431 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x3f7f5e7e));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003433 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t5);
3434 SDValue TwoToFractionalPartOfX =
3435 DAG.getNode(ISD::ADD, MVT::i32, t6, IntegerPartOfX);
3436
3437 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, TwoToFractionalPartOfX);
3438 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3439 // For floating-point precision of 12:
3440 //
3441 // TwoToFractionalPartOfX =
3442 // 0.999892986f +
3443 // (0.696457318f +
3444 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3445 //
3446 // error 0.000107046256, which is 13 to 14 bits
3447 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x3da235e3));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003449 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3e65b8f3));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003451 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3452 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x3f324b07));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003454 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3455 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3f7ff8fd));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003457 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t7);
3458 SDValue TwoToFractionalPartOfX =
3459 DAG.getNode(ISD::ADD, MVT::i32, t8, IntegerPartOfX);
3460
3461 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, TwoToFractionalPartOfX);
3462 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3463 // For floating-point precision of 18:
3464 //
3465 // TwoToFractionalPartOfX =
3466 // 0.999999982f +
3467 // (0.693148872f +
3468 // (0.240227044f +
3469 // (0.554906021e-1f +
3470 // (0.961591928e-2f +
3471 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3472 // error 2.47208000*10^(-7), which is better than 18 bits
3473 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x3924b03e));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003475 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0x3ab24b87));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003477 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3478 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0x3c1d8c17));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003480 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3481 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3d634a1d));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003483 SDValue t8 = DAG.getNode(ISD::FMUL, MVT::f32, t7, X);
3484 SDValue t9 = DAG.getNode(ISD::FADD, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3e75fe14));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003486 SDValue t10 = DAG.getNode(ISD::FMUL, MVT::f32, t9, X);
3487 SDValue t11 = DAG.getNode(ISD::FADD, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x3f317234));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003489 SDValue t12 = DAG.getNode(ISD::FMUL, MVT::f32, t11, X);
3490 SDValue t13 = DAG.getNode(ISD::FADD, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003492 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t13);
3493 SDValue TwoToFractionalPartOfX =
3494 DAG.getNode(ISD::ADD, MVT::i32, t14, IntegerPartOfX);
3495
3496 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, TwoToFractionalPartOfX);
3497 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003498 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003499 // No special expansion.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003500 result = DAG.getNode(ISD::FEXP2,
3501 getValue(I.getOperand(1)).getValueType(),
3502 getValue(I.getOperand(1)));
3503 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003504
Dale Johannesen601d3c02008-09-05 01:48:15 +00003505 setValue(&I, result);
3506}
3507
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003508/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3509/// limited-precision mode with x == 10.0f.
3510void
3511SelectionDAGLowering::visitPow(CallInst &I) {
3512 SDValue result;
3513 Value *Val = I.getOperand(1);
3514 bool IsExp10 = false;
3515
3516 if (getValue(Val).getValueType() == MVT::f32 &&
Bill Wendling277fc242008-09-10 00:24:59 +00003517 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003518 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3519 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3520 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3521 APFloat Ten(10.0f);
3522 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3523 }
3524 }
3525 }
3526
3527 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3528 SDValue Op = getValue(I.getOperand(2));
3529
3530 // Put the exponent in the right bit position for later addition to the
3531 // final result:
3532 //
3533 // #define LOG2OF10 3.3219281f
3534 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
3535 SDValue t0 = DAG.getNode(ISD::FMUL, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003536 getF32Constant(DAG, 0x40549a78));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003537 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, MVT::i32, t0);
3538
3539 // FractionalPartOfX = x - (float)IntegerPartOfX;
3540 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, MVT::f32, IntegerPartOfX);
3541 SDValue X = DAG.getNode(ISD::FSUB, MVT::f32, t0, t1);
3542
3543 // IntegerPartOfX <<= 23;
3544 IntegerPartOfX = DAG.getNode(ISD::SHL, MVT::i32, IntegerPartOfX,
3545 DAG.getConstant(23, MVT::i32));
3546
3547 if (LimitFloatPrecision <= 6) {
3548 // For floating-point precision of 6:
3549 //
3550 // twoToFractionalPartOfX =
3551 // 0.997535578f +
3552 // (0.735607626f + 0.252464424f * x) * x;
3553 //
3554 // error 0.0144103317, which is 6 bits
3555 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0x3e814304));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003557 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3f3c50c8));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003559 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3560 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3f7f5e7e));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003562 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t5);
3563 SDValue TwoToFractionalPartOfX =
3564 DAG.getNode(ISD::ADD, MVT::i32, t6, IntegerPartOfX);
3565
3566 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, TwoToFractionalPartOfX);
3567 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3568 // For floating-point precision of 12:
3569 //
3570 // TwoToFractionalPartOfX =
3571 // 0.999892986f +
3572 // (0.696457318f +
3573 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3574 //
3575 // error 0.000107046256, which is 13 to 14 bits
3576 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577 getF32Constant(DAG, 0x3da235e3));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003578 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003579 getF32Constant(DAG, 0x3e65b8f3));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003580 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3581 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0x3f324b07));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003583 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3584 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003585 getF32Constant(DAG, 0x3f7ff8fd));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003586 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t7);
3587 SDValue TwoToFractionalPartOfX =
3588 DAG.getNode(ISD::ADD, MVT::i32, t8, IntegerPartOfX);
3589
3590 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, TwoToFractionalPartOfX);
3591 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3592 // For floating-point precision of 18:
3593 //
3594 // TwoToFractionalPartOfX =
3595 // 0.999999982f +
3596 // (0.693148872f +
3597 // (0.240227044f +
3598 // (0.554906021e-1f +
3599 // (0.961591928e-2f +
3600 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3601 // error 2.47208000*10^(-7), which is better than 18 bits
3602 SDValue t2 = DAG.getNode(ISD::FMUL, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3924b03e));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003604 SDValue t3 = DAG.getNode(ISD::FADD, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3ab24b87));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003606 SDValue t4 = DAG.getNode(ISD::FMUL, MVT::f32, t3, X);
3607 SDValue t5 = DAG.getNode(ISD::FADD, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x3c1d8c17));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003609 SDValue t6 = DAG.getNode(ISD::FMUL, MVT::f32, t5, X);
3610 SDValue t7 = DAG.getNode(ISD::FADD, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3d634a1d));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003612 SDValue t8 = DAG.getNode(ISD::FMUL, MVT::f32, t7, X);
3613 SDValue t9 = DAG.getNode(ISD::FADD, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3e75fe14));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003615 SDValue t10 = DAG.getNode(ISD::FMUL, MVT::f32, t9, X);
3616 SDValue t11 = DAG.getNode(ISD::FADD, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x3f317234));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003618 SDValue t12 = DAG.getNode(ISD::FMUL, MVT::f32, t11, X);
3619 SDValue t13 = DAG.getNode(ISD::FADD, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003621 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, t13);
3622 SDValue TwoToFractionalPartOfX =
3623 DAG.getNode(ISD::ADD, MVT::i32, t14, IntegerPartOfX);
3624
3625 result = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, TwoToFractionalPartOfX);
3626 }
3627 } else {
3628 // No special expansion.
3629 result = DAG.getNode(ISD::FPOW,
3630 getValue(I.getOperand(1)).getValueType(),
3631 getValue(I.getOperand(1)),
3632 getValue(I.getOperand(2)));
3633 }
3634
3635 setValue(&I, result);
3636}
3637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003638/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3639/// we want to emit this as a call to a named external function, return the name
3640/// otherwise lower it and return null.
3641const char *
3642SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
3643 switch (Intrinsic) {
3644 default:
3645 // By default, turn this into a target intrinsic node.
3646 visitTargetIntrinsic(I, Intrinsic);
3647 return 0;
3648 case Intrinsic::vastart: visitVAStart(I); return 0;
3649 case Intrinsic::vaend: visitVAEnd(I); return 0;
3650 case Intrinsic::vacopy: visitVACopy(I); return 0;
3651 case Intrinsic::returnaddress:
3652 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
3653 getValue(I.getOperand(1))));
3654 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003655 case Intrinsic::frameaddress:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003656 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
3657 getValue(I.getOperand(1))));
3658 return 0;
3659 case Intrinsic::setjmp:
3660 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3661 break;
3662 case Intrinsic::longjmp:
3663 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3664 break;
3665 case Intrinsic::memcpy_i32:
3666 case Intrinsic::memcpy_i64: {
3667 SDValue Op1 = getValue(I.getOperand(1));
3668 SDValue Op2 = getValue(I.getOperand(2));
3669 SDValue Op3 = getValue(I.getOperand(3));
3670 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3671 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3672 I.getOperand(1), 0, I.getOperand(2), 0));
3673 return 0;
3674 }
3675 case Intrinsic::memset_i32:
3676 case Intrinsic::memset_i64: {
3677 SDValue Op1 = getValue(I.getOperand(1));
3678 SDValue Op2 = getValue(I.getOperand(2));
3679 SDValue Op3 = getValue(I.getOperand(3));
3680 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3681 DAG.setRoot(DAG.getMemset(getRoot(), Op1, Op2, Op3, Align,
3682 I.getOperand(1), 0));
3683 return 0;
3684 }
3685 case Intrinsic::memmove_i32:
3686 case Intrinsic::memmove_i64: {
3687 SDValue Op1 = getValue(I.getOperand(1));
3688 SDValue Op2 = getValue(I.getOperand(2));
3689 SDValue Op3 = getValue(I.getOperand(3));
3690 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3691
3692 // If the source and destination are known to not be aliases, we can
3693 // lower memmove as memcpy.
3694 uint64_t Size = -1ULL;
3695 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003696 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003697 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3698 AliasAnalysis::NoAlias) {
3699 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3700 I.getOperand(1), 0, I.getOperand(2), 0));
3701 return 0;
3702 }
3703
3704 DAG.setRoot(DAG.getMemmove(getRoot(), Op1, Op2, Op3, Align,
3705 I.getOperand(1), 0, I.getOperand(2), 0));
3706 return 0;
3707 }
3708 case Intrinsic::dbg_stoppoint: {
3709 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3710 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
3711 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
3712 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
3713 assert(DD && "Not a debug information descriptor");
3714 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3715 SPI.getLine(),
3716 SPI.getColumn(),
3717 cast<CompileUnitDesc>(DD)));
3718 }
3719
3720 return 0;
3721 }
3722 case Intrinsic::dbg_region_start: {
3723 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3724 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
3725 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
3726 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
3727 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
3728 }
3729
3730 return 0;
3731 }
3732 case Intrinsic::dbg_region_end: {
3733 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3734 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
3735 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
3736 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
3737 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
3738 }
3739
3740 return 0;
3741 }
3742 case Intrinsic::dbg_func_start: {
3743 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3744 if (!MMI) return 0;
3745 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
3746 Value *SP = FSI.getSubprogram();
3747 if (SP && MMI->Verify(SP)) {
3748 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
3749 // what (most?) gdb expects.
3750 DebugInfoDesc *DD = MMI->getDescFor(SP);
3751 assert(DD && "Not a debug information descriptor");
3752 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
3753 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
3754 unsigned SrcFile = MMI->RecordSource(CompileUnit);
Devang Patel20dd0462008-11-06 00:30:09 +00003755 // Record the source line but does not create a label for the normal
3756 // function start. It will be emitted at asm emission time. However,
3757 // create a label if this is a beginning of inlined function.
3758 unsigned LabelID = MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
3759 if (MMI->getSourceLines().size() != 1)
3760 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003761 }
3762
3763 return 0;
3764 }
3765 case Intrinsic::dbg_declare: {
3766 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3767 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3768 Value *Variable = DI.getVariable();
3769 if (MMI && Variable && MMI->Verify(Variable))
3770 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
3771 getValue(DI.getAddress()), getValue(Variable)));
3772 return 0;
3773 }
3774
3775 case Intrinsic::eh_exception: {
3776 if (!CurMBB->isLandingPad()) {
3777 // FIXME: Mark exception register as live in. Hack for PR1508.
3778 unsigned Reg = TLI.getExceptionAddressRegister();
3779 if (Reg) CurMBB->addLiveIn(Reg);
3780 }
3781 // Insert the EXCEPTIONADDR instruction.
3782 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3783 SDValue Ops[1];
3784 Ops[0] = DAG.getRoot();
3785 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
3786 setValue(&I, Op);
3787 DAG.setRoot(Op.getValue(1));
3788 return 0;
3789 }
3790
3791 case Intrinsic::eh_selector_i32:
3792 case Intrinsic::eh_selector_i64: {
3793 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3794 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
3795 MVT::i32 : MVT::i64);
3796
3797 if (MMI) {
3798 if (CurMBB->isLandingPad())
3799 AddCatchInfo(I, MMI, CurMBB);
3800 else {
3801#ifndef NDEBUG
3802 FuncInfo.CatchInfoLost.insert(&I);
3803#endif
3804 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3805 unsigned Reg = TLI.getExceptionSelectorRegister();
3806 if (Reg) CurMBB->addLiveIn(Reg);
3807 }
3808
3809 // Insert the EHSELECTION instruction.
3810 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
3811 SDValue Ops[2];
3812 Ops[0] = getValue(I.getOperand(1));
3813 Ops[1] = getRoot();
3814 SDValue Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
3815 setValue(&I, Op);
3816 DAG.setRoot(Op.getValue(1));
3817 } else {
3818 setValue(&I, DAG.getConstant(0, VT));
3819 }
3820
3821 return 0;
3822 }
3823
3824 case Intrinsic::eh_typeid_for_i32:
3825 case Intrinsic::eh_typeid_for_i64: {
3826 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3827 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
3828 MVT::i32 : MVT::i64);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003830 if (MMI) {
3831 // Find the type id for the given typeinfo.
3832 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
3833
3834 unsigned TypeID = MMI->getTypeIDFor(GV);
3835 setValue(&I, DAG.getConstant(TypeID, VT));
3836 } else {
3837 // Return something different to eh_selector.
3838 setValue(&I, DAG.getConstant(1, VT));
3839 }
3840
3841 return 0;
3842 }
3843
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003844 case Intrinsic::eh_return_i32:
3845 case Intrinsic::eh_return_i64:
3846 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003847 MMI->setCallsEHReturn(true);
3848 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
3849 MVT::Other,
3850 getControlRoot(),
3851 getValue(I.getOperand(1)),
3852 getValue(I.getOperand(2))));
3853 } else {
3854 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3855 }
3856
3857 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003858 case Intrinsic::eh_unwind_init:
3859 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3860 MMI->setCallsUnwindInit(true);
3861 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003862
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003863 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003864
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003865 case Intrinsic::eh_dwarf_cfa: {
3866 MVT VT = getValue(I.getOperand(1)).getValueType();
3867 SDValue CfaArg;
3868 if (VT.bitsGT(TLI.getPointerTy()))
3869 CfaArg = DAG.getNode(ISD::TRUNCATE,
3870 TLI.getPointerTy(), getValue(I.getOperand(1)));
3871 else
3872 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
3873 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003874
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003875 SDValue Offset = DAG.getNode(ISD::ADD,
3876 TLI.getPointerTy(),
3877 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
3878 TLI.getPointerTy()),
3879 CfaArg);
3880 setValue(&I, DAG.getNode(ISD::ADD,
3881 TLI.getPointerTy(),
3882 DAG.getNode(ISD::FRAMEADDR,
3883 TLI.getPointerTy(),
3884 DAG.getConstant(0,
3885 TLI.getPointerTy())),
3886 Offset));
3887 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003888 }
3889
Mon P Wang77cdf302008-11-10 20:54:11 +00003890 case Intrinsic::convertff:
3891 case Intrinsic::convertfsi:
3892 case Intrinsic::convertfui:
3893 case Intrinsic::convertsif:
3894 case Intrinsic::convertuif:
3895 case Intrinsic::convertss:
3896 case Intrinsic::convertsu:
3897 case Intrinsic::convertus:
3898 case Intrinsic::convertuu: {
3899 ISD::CvtCode Code = ISD::CVT_INVALID;
3900 switch (Intrinsic) {
3901 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
3902 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
3903 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
3904 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
3905 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
3906 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
3907 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
3908 case Intrinsic::convertus: Code = ISD::CVT_US; break;
3909 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
3910 }
3911 MVT DestVT = TLI.getValueType(I.getType());
3912 Value* Op1 = I.getOperand(1);
3913 setValue(&I, DAG.getConvertRndSat(DestVT, getValue(Op1),
3914 DAG.getValueType(DestVT),
3915 DAG.getValueType(getValue(Op1).getValueType()),
3916 getValue(I.getOperand(2)),
3917 getValue(I.getOperand(3)),
3918 Code));
3919 return 0;
3920 }
3921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003922 case Intrinsic::sqrt:
3923 setValue(&I, DAG.getNode(ISD::FSQRT,
3924 getValue(I.getOperand(1)).getValueType(),
3925 getValue(I.getOperand(1))));
3926 return 0;
3927 case Intrinsic::powi:
3928 setValue(&I, DAG.getNode(ISD::FPOWI,
3929 getValue(I.getOperand(1)).getValueType(),
3930 getValue(I.getOperand(1)),
3931 getValue(I.getOperand(2))));
3932 return 0;
3933 case Intrinsic::sin:
3934 setValue(&I, DAG.getNode(ISD::FSIN,
3935 getValue(I.getOperand(1)).getValueType(),
3936 getValue(I.getOperand(1))));
3937 return 0;
3938 case Intrinsic::cos:
3939 setValue(&I, DAG.getNode(ISD::FCOS,
3940 getValue(I.getOperand(1)).getValueType(),
3941 getValue(I.getOperand(1))));
3942 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003943 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003944 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003945 return 0;
3946 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003947 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003948 return 0;
3949 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003950 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003951 return 0;
3952 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003953 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003954 return 0;
3955 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00003956 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003957 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003958 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003959 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003960 return 0;
3961 case Intrinsic::pcmarker: {
3962 SDValue Tmp = getValue(I.getOperand(1));
3963 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
3964 return 0;
3965 }
3966 case Intrinsic::readcyclecounter: {
3967 SDValue Op = getRoot();
3968 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
3969 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
3970 &Op, 1);
3971 setValue(&I, Tmp);
3972 DAG.setRoot(Tmp.getValue(1));
3973 return 0;
3974 }
3975 case Intrinsic::part_select: {
3976 // Currently not implemented: just abort
3977 assert(0 && "part_select intrinsic not implemented");
3978 abort();
3979 }
3980 case Intrinsic::part_set: {
3981 // Currently not implemented: just abort
3982 assert(0 && "part_set intrinsic not implemented");
3983 abort();
3984 }
3985 case Intrinsic::bswap:
3986 setValue(&I, DAG.getNode(ISD::BSWAP,
3987 getValue(I.getOperand(1)).getValueType(),
3988 getValue(I.getOperand(1))));
3989 return 0;
3990 case Intrinsic::cttz: {
3991 SDValue Arg = getValue(I.getOperand(1));
3992 MVT Ty = Arg.getValueType();
3993 SDValue result = DAG.getNode(ISD::CTTZ, Ty, Arg);
3994 setValue(&I, result);
3995 return 0;
3996 }
3997 case Intrinsic::ctlz: {
3998 SDValue Arg = getValue(I.getOperand(1));
3999 MVT Ty = Arg.getValueType();
4000 SDValue result = DAG.getNode(ISD::CTLZ, Ty, Arg);
4001 setValue(&I, result);
4002 return 0;
4003 }
4004 case Intrinsic::ctpop: {
4005 SDValue Arg = getValue(I.getOperand(1));
4006 MVT Ty = Arg.getValueType();
4007 SDValue result = DAG.getNode(ISD::CTPOP, Ty, Arg);
4008 setValue(&I, result);
4009 return 0;
4010 }
4011 case Intrinsic::stacksave: {
4012 SDValue Op = getRoot();
4013 SDValue Tmp = DAG.getNode(ISD::STACKSAVE,
4014 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
4015 setValue(&I, Tmp);
4016 DAG.setRoot(Tmp.getValue(1));
4017 return 0;
4018 }
4019 case Intrinsic::stackrestore: {
4020 SDValue Tmp = getValue(I.getOperand(1));
4021 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
4022 return 0;
4023 }
Bill Wendling57344502008-11-18 11:01:33 +00004024 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004025 // Emit code into the DAG to store the stack guard onto the stack.
4026 MachineFunction &MF = DAG.getMachineFunction();
4027 MachineFrameInfo *MFI = MF.getFrameInfo();
4028 MVT PtrTy = TLI.getPointerTy();
4029
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004030 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4031 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004032
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004033 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004034 MFI->setStackProtectorIndex(FI);
4035
4036 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4037
4038 // Store the stack protector onto the stack.
4039 SDValue Result = DAG.getStore(getRoot(), Src, FIN,
4040 PseudoSourceValue::getFixedStack(FI),
4041 0, true);
4042 setValue(&I, Result);
4043 DAG.setRoot(Result);
4044 return 0;
4045 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004046 case Intrinsic::var_annotation:
4047 // Discard annotate attributes
4048 return 0;
4049
4050 case Intrinsic::init_trampoline: {
4051 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4052
4053 SDValue Ops[6];
4054 Ops[0] = getRoot();
4055 Ops[1] = getValue(I.getOperand(1));
4056 Ops[2] = getValue(I.getOperand(2));
4057 Ops[3] = getValue(I.getOperand(3));
4058 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4059 Ops[5] = DAG.getSrcValue(F);
4060
4061 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE,
4062 DAG.getNodeValueTypes(TLI.getPointerTy(),
4063 MVT::Other), 2,
4064 Ops, 6);
4065
4066 setValue(&I, Tmp);
4067 DAG.setRoot(Tmp.getValue(1));
4068 return 0;
4069 }
4070
4071 case Intrinsic::gcroot:
4072 if (GFI) {
4073 Value *Alloca = I.getOperand(1);
4074 Constant *TypeMap = cast<Constant>(I.getOperand(2));
4075
4076 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4077 GFI->addStackRoot(FI->getIndex(), TypeMap);
4078 }
4079 return 0;
4080
4081 case Intrinsic::gcread:
4082 case Intrinsic::gcwrite:
4083 assert(0 && "GC failed to lower gcread/gcwrite intrinsics!");
4084 return 0;
4085
4086 case Intrinsic::flt_rounds: {
4087 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
4088 return 0;
4089 }
4090
4091 case Intrinsic::trap: {
4092 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
4093 return 0;
4094 }
4095 case Intrinsic::prefetch: {
4096 SDValue Ops[4];
4097 Ops[0] = getRoot();
4098 Ops[1] = getValue(I.getOperand(1));
4099 Ops[2] = getValue(I.getOperand(2));
4100 Ops[3] = getValue(I.getOperand(3));
4101 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
4102 return 0;
4103 }
4104
4105 case Intrinsic::memory_barrier: {
4106 SDValue Ops[6];
4107 Ops[0] = getRoot();
4108 for (int x = 1; x < 6; ++x)
4109 Ops[x] = getValue(I.getOperand(x));
4110
4111 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
4112 return 0;
4113 }
4114 case Intrinsic::atomic_cmp_swap: {
4115 SDValue Root = getRoot();
4116 SDValue L;
4117 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4118 case MVT::i8:
4119 L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP_8, Root,
4120 getValue(I.getOperand(1)),
4121 getValue(I.getOperand(2)),
4122 getValue(I.getOperand(3)),
4123 I.getOperand(1));
4124 break;
4125 case MVT::i16:
4126 L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP_16, Root,
4127 getValue(I.getOperand(1)),
4128 getValue(I.getOperand(2)),
4129 getValue(I.getOperand(3)),
4130 I.getOperand(1));
4131 break;
4132 case MVT::i32:
4133 L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP_32, Root,
4134 getValue(I.getOperand(1)),
4135 getValue(I.getOperand(2)),
4136 getValue(I.getOperand(3)),
4137 I.getOperand(1));
4138 break;
4139 case MVT::i64:
4140 L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP_64, Root,
4141 getValue(I.getOperand(1)),
4142 getValue(I.getOperand(2)),
4143 getValue(I.getOperand(3)),
4144 I.getOperand(1));
4145 break;
4146 default:
4147 assert(0 && "Invalid atomic type");
4148 abort();
4149 }
4150 setValue(&I, L);
4151 DAG.setRoot(L.getValue(1));
4152 return 0;
4153 }
4154 case Intrinsic::atomic_load_add:
4155 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4156 case MVT::i8:
4157 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD_8);
4158 case MVT::i16:
4159 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD_16);
4160 case MVT::i32:
4161 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD_32);
4162 case MVT::i64:
4163 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD_64);
4164 default:
4165 assert(0 && "Invalid atomic type");
4166 abort();
4167 }
4168 case Intrinsic::atomic_load_sub:
4169 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4170 case MVT::i8:
4171 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB_8);
4172 case MVT::i16:
4173 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB_16);
4174 case MVT::i32:
4175 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB_32);
4176 case MVT::i64:
4177 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB_64);
4178 default:
4179 assert(0 && "Invalid atomic type");
4180 abort();
4181 }
4182 case Intrinsic::atomic_load_or:
4183 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4184 case MVT::i8:
4185 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR_8);
4186 case MVT::i16:
4187 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR_16);
4188 case MVT::i32:
4189 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR_32);
4190 case MVT::i64:
4191 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR_64);
4192 default:
4193 assert(0 && "Invalid atomic type");
4194 abort();
4195 }
4196 case Intrinsic::atomic_load_xor:
4197 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4198 case MVT::i8:
4199 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR_8);
4200 case MVT::i16:
4201 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR_16);
4202 case MVT::i32:
4203 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR_32);
4204 case MVT::i64:
4205 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR_64);
4206 default:
4207 assert(0 && "Invalid atomic type");
4208 abort();
4209 }
4210 case Intrinsic::atomic_load_and:
4211 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4212 case MVT::i8:
4213 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND_8);
4214 case MVT::i16:
4215 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND_16);
4216 case MVT::i32:
4217 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND_32);
4218 case MVT::i64:
4219 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND_64);
4220 default:
4221 assert(0 && "Invalid atomic type");
4222 abort();
4223 }
4224 case Intrinsic::atomic_load_nand:
4225 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4226 case MVT::i8:
4227 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND_8);
4228 case MVT::i16:
4229 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND_16);
4230 case MVT::i32:
4231 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND_32);
4232 case MVT::i64:
4233 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND_64);
4234 default:
4235 assert(0 && "Invalid atomic type");
4236 abort();
4237 }
4238 case Intrinsic::atomic_load_max:
4239 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4240 case MVT::i8:
4241 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX_8);
4242 case MVT::i16:
4243 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX_16);
4244 case MVT::i32:
4245 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX_32);
4246 case MVT::i64:
4247 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX_64);
4248 default:
4249 assert(0 && "Invalid atomic type");
4250 abort();
4251 }
4252 case Intrinsic::atomic_load_min:
4253 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4254 case MVT::i8:
4255 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN_8);
4256 case MVT::i16:
4257 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN_16);
4258 case MVT::i32:
4259 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN_32);
4260 case MVT::i64:
4261 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN_64);
4262 default:
4263 assert(0 && "Invalid atomic type");
4264 abort();
4265 }
4266 case Intrinsic::atomic_load_umin:
4267 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4268 case MVT::i8:
4269 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN_8);
4270 case MVT::i16:
4271 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN_16);
4272 case MVT::i32:
4273 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN_32);
4274 case MVT::i64:
4275 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN_64);
4276 default:
4277 assert(0 && "Invalid atomic type");
4278 abort();
4279 }
4280 case Intrinsic::atomic_load_umax:
4281 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4282 case MVT::i8:
4283 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX_8);
4284 case MVT::i16:
4285 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX_16);
4286 case MVT::i32:
4287 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX_32);
4288 case MVT::i64:
4289 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX_64);
4290 default:
4291 assert(0 && "Invalid atomic type");
4292 abort();
4293 }
4294 case Intrinsic::atomic_swap:
4295 switch (getValue(I.getOperand(2)).getValueType().getSimpleVT()) {
4296 case MVT::i8:
4297 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP_8);
4298 case MVT::i16:
4299 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP_16);
4300 case MVT::i32:
4301 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP_32);
4302 case MVT::i64:
4303 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP_64);
4304 default:
4305 assert(0 && "Invalid atomic type");
4306 abort();
4307 }
4308 }
4309}
4310
4311
4312void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
4313 bool IsTailCall,
4314 MachineBasicBlock *LandingPad) {
4315 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4316 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4317 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4318 unsigned BeginLabel = 0, EndLabel = 0;
4319
4320 TargetLowering::ArgListTy Args;
4321 TargetLowering::ArgListEntry Entry;
4322 Args.reserve(CS.arg_size());
4323 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
4324 i != e; ++i) {
4325 SDValue ArgNode = getValue(*i);
4326 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4327
4328 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004329 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4330 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4331 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4332 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4333 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4334 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335 Entry.Alignment = CS.getParamAlignment(attrInd);
4336 Args.push_back(Entry);
4337 }
4338
4339 if (LandingPad && MMI) {
4340 // Insert a label before the invoke call to mark the try range. This can be
4341 // used to detect deletion of the invoke via the MachineModuleInfo.
4342 BeginLabel = MMI->NextLabelID();
4343 // Both PendingLoads and PendingExports must be flushed here;
4344 // this call might not return.
4345 (void)getRoot();
4346 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getControlRoot(), BeginLabel));
4347 }
4348
4349 std::pair<SDValue,SDValue> Result =
4350 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004351 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004352 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
4353 CS.paramHasAttr(0, Attribute::InReg),
4354 CS.getCallingConv(),
Dan Gohman1937e2f2008-09-16 01:42:28 +00004355 IsTailCall && PerformTailCallOpt,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 Callee, Args, DAG);
4357 if (CS.getType() != Type::VoidTy)
4358 setValue(CS.getInstruction(), Result.first);
4359 DAG.setRoot(Result.second);
4360
4361 if (LandingPad && MMI) {
4362 // Insert a label at the end of the invoke call to mark the try range. This
4363 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4364 EndLabel = MMI->NextLabelID();
4365 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getRoot(), EndLabel));
4366
4367 // Inform MachineModuleInfo of range.
4368 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4369 }
4370}
4371
4372
4373void SelectionDAGLowering::visitCall(CallInst &I) {
4374 const char *RenameFn = 0;
4375 if (Function *F = I.getCalledFunction()) {
4376 if (F->isDeclaration()) {
4377 if (unsigned IID = F->getIntrinsicID()) {
4378 RenameFn = visitIntrinsicCall(I, IID);
4379 if (!RenameFn)
4380 return;
4381 }
4382 }
4383
4384 // Check for well-known libc/libm calls. If the function is internal, it
4385 // can't be a library call.
4386 unsigned NameLen = F->getNameLen();
4387 if (!F->hasInternalLinkage() && NameLen) {
4388 const char *NameStr = F->getNameStart();
4389 if (NameStr[0] == 'c' &&
4390 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
4391 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
4392 if (I.getNumOperands() == 3 && // Basic sanity checks.
4393 I.getOperand(1)->getType()->isFloatingPoint() &&
4394 I.getType() == I.getOperand(1)->getType() &&
4395 I.getType() == I.getOperand(2)->getType()) {
4396 SDValue LHS = getValue(I.getOperand(1));
4397 SDValue RHS = getValue(I.getOperand(2));
4398 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
4399 LHS, RHS));
4400 return;
4401 }
4402 } else if (NameStr[0] == 'f' &&
4403 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
4404 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
4405 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
4406 if (I.getNumOperands() == 2 && // Basic sanity checks.
4407 I.getOperand(1)->getType()->isFloatingPoint() &&
4408 I.getType() == I.getOperand(1)->getType()) {
4409 SDValue Tmp = getValue(I.getOperand(1));
4410 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
4411 return;
4412 }
4413 } else if (NameStr[0] == 's' &&
4414 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
4415 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
4416 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
4417 if (I.getNumOperands() == 2 && // Basic sanity checks.
4418 I.getOperand(1)->getType()->isFloatingPoint() &&
4419 I.getType() == I.getOperand(1)->getType()) {
4420 SDValue Tmp = getValue(I.getOperand(1));
4421 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
4422 return;
4423 }
4424 } else if (NameStr[0] == 'c' &&
4425 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
4426 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
4427 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
4428 if (I.getNumOperands() == 2 && // Basic sanity checks.
4429 I.getOperand(1)->getType()->isFloatingPoint() &&
4430 I.getType() == I.getOperand(1)->getType()) {
4431 SDValue Tmp = getValue(I.getOperand(1));
4432 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
4433 return;
4434 }
4435 }
4436 }
4437 } else if (isa<InlineAsm>(I.getOperand(0))) {
4438 visitInlineAsm(&I);
4439 return;
4440 }
4441
4442 SDValue Callee;
4443 if (!RenameFn)
4444 Callee = getValue(I.getOperand(0));
4445 else
Bill Wendling056292f2008-09-16 21:48:12 +00004446 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447
4448 LowerCallTo(&I, Callee, I.isTailCall());
4449}
4450
4451
4452/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
4453/// this value and returns the result as a ValueVT value. This uses
4454/// Chain/Flag as the input and updates them for the output Chain/Flag.
4455/// If the Flag pointer is NULL, no flag is used.
4456SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
4457 SDValue &Chain,
4458 SDValue *Flag) const {
4459 // Assemble the legal parts into the final values.
4460 SmallVector<SDValue, 4> Values(ValueVTs.size());
4461 SmallVector<SDValue, 8> Parts;
4462 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4463 // Copy the legal parts from the registers.
4464 MVT ValueVT = ValueVTs[Value];
4465 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
4466 MVT RegisterVT = RegVTs[Value];
4467
4468 Parts.resize(NumRegs);
4469 for (unsigned i = 0; i != NumRegs; ++i) {
4470 SDValue P;
4471 if (Flag == 0)
4472 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT);
4473 else {
4474 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT, *Flag);
4475 *Flag = P.getValue(2);
4476 }
4477 Chain = P.getValue(1);
4478
4479 // If the source register was virtual and if we know something about it,
4480 // add an assert node.
4481 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4482 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4483 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4484 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4485 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4486 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
4487
4488 unsigned RegSize = RegisterVT.getSizeInBits();
4489 unsigned NumSignBits = LOI.NumSignBits;
4490 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
4491
4492 // FIXME: We capture more information than the dag can represent. For
4493 // now, just use the tightest assertzext/assertsext possible.
4494 bool isSExt = true;
4495 MVT FromVT(MVT::Other);
4496 if (NumSignBits == RegSize)
4497 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
4498 else if (NumZeroBits >= RegSize-1)
4499 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
4500 else if (NumSignBits > RegSize-8)
4501 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
4502 else if (NumZeroBits >= RegSize-9)
4503 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
4504 else if (NumSignBits > RegSize-16)
Bill Wendling181b6272008-10-19 20:34:04 +00004505 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 else if (NumZeroBits >= RegSize-17)
Bill Wendling181b6272008-10-19 20:34:04 +00004507 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 else if (NumSignBits > RegSize-32)
Bill Wendling181b6272008-10-19 20:34:04 +00004509 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 else if (NumZeroBits >= RegSize-33)
Bill Wendling181b6272008-10-19 20:34:04 +00004511 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004512
4513 if (FromVT != MVT::Other) {
4514 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext,
4515 RegisterVT, P, DAG.getValueType(FromVT));
4516
4517 }
4518 }
4519 }
4520
4521 Parts[i] = P;
4522 }
4523
4524 Values[Value] = getCopyFromParts(DAG, Parts.begin(), NumRegs, RegisterVT,
4525 ValueVT);
4526 Part += NumRegs;
4527 Parts.clear();
4528 }
4529
4530 return DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4531 &Values[0], ValueVTs.size());
4532}
4533
4534/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
4535/// specified value into the registers specified by this object. This uses
4536/// Chain/Flag as the input and updates them for the output Chain/Flag.
4537/// If the Flag pointer is NULL, no flag is used.
4538void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
4539 SDValue &Chain, SDValue *Flag) const {
4540 // Get the list of the values's legal parts.
4541 unsigned NumRegs = Regs.size();
4542 SmallVector<SDValue, 8> Parts(NumRegs);
4543 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4544 MVT ValueVT = ValueVTs[Value];
4545 unsigned NumParts = TLI->getNumRegisters(ValueVT);
4546 MVT RegisterVT = RegVTs[Value];
4547
4548 getCopyToParts(DAG, Val.getValue(Val.getResNo() + Value),
4549 &Parts[Part], NumParts, RegisterVT);
4550 Part += NumParts;
4551 }
4552
4553 // Copy the parts into the registers.
4554 SmallVector<SDValue, 8> Chains(NumRegs);
4555 for (unsigned i = 0; i != NumRegs; ++i) {
4556 SDValue Part;
4557 if (Flag == 0)
4558 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
4559 else {
4560 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag);
4561 *Flag = Part.getValue(1);
4562 }
4563 Chains[i] = Part.getValue(0);
4564 }
4565
4566 if (NumRegs == 1 || Flag)
4567 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
4568 // flagged to it. That is the CopyToReg nodes and the user are considered
4569 // a single scheduling unit. If we create a TokenFactor and return it as
4570 // chain, then the TokenFactor is both a predecessor (operand) of the
4571 // user as well as a successor (the TF operands are flagged to the user).
4572 // c1, f1 = CopyToReg
4573 // c2, f2 = CopyToReg
4574 // c3 = TokenFactor c1, c2
4575 // ...
4576 // = op c3, ..., f2
4577 Chain = Chains[NumRegs-1];
4578 else
4579 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
4580}
4581
4582/// AddInlineAsmOperands - Add this value to the specified inlineasm node
4583/// operand list. This adds the code marker and includes the number of
4584/// values added into it.
4585void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
4586 std::vector<SDValue> &Ops) const {
4587 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
4588 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
4589 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
4590 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
4591 MVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004592 for (unsigned i = 0; i != NumRegs; ++i) {
4593 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004594 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004595 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004596 }
4597}
4598
4599/// isAllocatableRegister - If the specified register is safe to allocate,
4600/// i.e. it isn't a stack pointer or some other special register, return the
4601/// register class for the register. Otherwise, return null.
4602static const TargetRegisterClass *
4603isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4604 const TargetLowering &TLI,
4605 const TargetRegisterInfo *TRI) {
4606 MVT FoundVT = MVT::Other;
4607 const TargetRegisterClass *FoundRC = 0;
4608 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4609 E = TRI->regclass_end(); RCI != E; ++RCI) {
4610 MVT ThisVT = MVT::Other;
4611
4612 const TargetRegisterClass *RC = *RCI;
4613 // If none of the the value types for this register class are valid, we
4614 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4615 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4616 I != E; ++I) {
4617 if (TLI.isTypeLegal(*I)) {
4618 // If we have already found this register in a different register class,
4619 // choose the one with the largest VT specified. For example, on
4620 // PowerPC, we favor f64 register classes over f32.
4621 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
4622 ThisVT = *I;
4623 break;
4624 }
4625 }
4626 }
4627
4628 if (ThisVT == MVT::Other) continue;
4629
4630 // NOTE: This isn't ideal. In particular, this might allocate the
4631 // frame pointer in functions that need it (due to them not being taken
4632 // out of allocation, because a variable sized allocation hasn't been seen
4633 // yet). This is a slight code pessimization, but should still work.
4634 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4635 E = RC->allocation_order_end(MF); I != E; ++I)
4636 if (*I == Reg) {
4637 // We found a matching register class. Keep looking at others in case
4638 // we find one with larger registers that this physreg is also in.
4639 FoundRC = RC;
4640 FoundVT = ThisVT;
4641 break;
4642 }
4643 }
4644 return FoundRC;
4645}
4646
4647
4648namespace llvm {
4649/// AsmOperandInfo - This contains information for each constraint that we are
4650/// lowering.
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004651struct VISIBILITY_HIDDEN SDISelAsmOperandInfo :
4652 public TargetLowering::AsmOperandInfo {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653 /// CallOperand - If this is the result output operand or a clobber
4654 /// this is null, otherwise it is the incoming operand to the CallInst.
4655 /// This gets modified as the asm is processed.
4656 SDValue CallOperand;
4657
4658 /// AssignedRegs - If this is a register or register class operand, this
4659 /// contains the set of register corresponding to the operand.
4660 RegsForValue AssignedRegs;
4661
4662 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4663 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4664 }
4665
4666 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4667 /// busy in OutputRegs/InputRegs.
4668 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
4669 std::set<unsigned> &OutputRegs,
4670 std::set<unsigned> &InputRegs,
4671 const TargetRegisterInfo &TRI) const {
4672 if (isOutReg) {
4673 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4674 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4675 }
4676 if (isInReg) {
4677 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4678 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4679 }
4680 }
Chris Lattner81249c92008-10-17 17:05:25 +00004681
4682 /// getCallOperandValMVT - Return the MVT of the Value* that this operand
4683 /// corresponds to. If there is no Value* for this operand, it returns
4684 /// MVT::Other.
4685 MVT getCallOperandValMVT(const TargetLowering &TLI,
4686 const TargetData *TD) const {
4687 if (CallOperandVal == 0) return MVT::Other;
4688
4689 if (isa<BasicBlock>(CallOperandVal))
4690 return TLI.getPointerTy();
4691
4692 const llvm::Type *OpTy = CallOperandVal->getType();
4693
4694 // If this is an indirect operand, the operand is a pointer to the
4695 // accessed type.
4696 if (isIndirect)
4697 OpTy = cast<PointerType>(OpTy)->getElementType();
4698
4699 // If OpTy is not a single value, it may be a struct/union that we
4700 // can tile with integers.
4701 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4702 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4703 switch (BitSize) {
4704 default: break;
4705 case 1:
4706 case 8:
4707 case 16:
4708 case 32:
4709 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004710 case 128:
Chris Lattner81249c92008-10-17 17:05:25 +00004711 OpTy = IntegerType::get(BitSize);
4712 break;
4713 }
4714 }
4715
4716 return TLI.getValueType(OpTy, true);
4717 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718
4719private:
4720 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4721 /// specified set.
4722 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
4723 const TargetRegisterInfo &TRI) {
4724 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4725 Regs.insert(Reg);
4726 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4727 for (; *Aliases; ++Aliases)
4728 Regs.insert(*Aliases);
4729 }
4730};
4731} // end llvm namespace.
4732
4733
4734/// GetRegistersForValue - Assign registers (virtual or physical) for the
4735/// specified operand. We prefer to assign virtual registers, to allow the
4736/// register allocator handle the assignment process. However, if the asm uses
4737/// features that we can't model on machineinstrs, we have SDISel do the
4738/// allocation. This produces generally horrible, but correct, code.
4739///
4740/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741/// Input and OutputRegs are the set of already allocated physical registers.
4742///
4743void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004744GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 std::set<unsigned> &OutputRegs,
4746 std::set<unsigned> &InputRegs) {
4747 // Compute whether this value requires an input register, an output register,
4748 // or both.
4749 bool isOutReg = false;
4750 bool isInReg = false;
4751 switch (OpInfo.Type) {
4752 case InlineAsm::isOutput:
4753 isOutReg = true;
4754
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004755 // If there is an input constraint that matches this, we need to reserve
4756 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004757 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 break;
4759 case InlineAsm::isInput:
4760 isInReg = true;
4761 isOutReg = false;
4762 break;
4763 case InlineAsm::isClobber:
4764 isOutReg = true;
4765 isInReg = true;
4766 break;
4767 }
4768
4769
4770 MachineFunction &MF = DAG.getMachineFunction();
4771 SmallVector<unsigned, 4> Regs;
4772
4773 // If this is a constraint for a single physreg, or a constraint for a
4774 // register class, find it.
4775 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
4776 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4777 OpInfo.ConstraintVT);
4778
4779 unsigned NumRegs = 1;
Chris Lattner01426e12008-10-21 00:45:36 +00004780 if (OpInfo.ConstraintVT != MVT::Other) {
4781 // If this is a FP input in an integer register (or visa versa) insert a bit
4782 // cast of the input value. More generally, handle any case where the input
4783 // value disagrees with the register class we plan to stick this in.
4784 if (OpInfo.Type == InlineAsm::isInput &&
4785 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
4786 // Try to convert to the first MVT that the reg class contains. If the
4787 // types are identical size, use a bitcast to convert (e.g. two differing
4788 // vector types).
4789 MVT RegVT = *PhysReg.second->vt_begin();
4790 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
4791 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, RegVT,
4792 OpInfo.CallOperand);
4793 OpInfo.ConstraintVT = RegVT;
4794 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4795 // If the input is a FP value and we want it in FP registers, do a
4796 // bitcast to the corresponding integer type. This turns an f64 value
4797 // into i64, which can be passed with two i32 values on a 32-bit
4798 // machine.
4799 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
4800 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, RegVT,
4801 OpInfo.CallOperand);
4802 OpInfo.ConstraintVT = RegVT;
4803 }
4804 }
4805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004806 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004807 }
4808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004809 MVT RegVT;
4810 MVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004811
4812 // If this is a constraint for a specific physical register, like {r17},
4813 // assign it now.
4814 if (PhysReg.first) {
4815 if (OpInfo.ConstraintVT == MVT::Other)
4816 ValueVT = *PhysReg.second->vt_begin();
4817
4818 // Get the actual register value type. This is important, because the user
4819 // may have asked for (e.g.) the AX register in i32 type. We need to
4820 // remember that AX is actually i16 to get the right extension.
4821 RegVT = *PhysReg.second->vt_begin();
4822
4823 // This is a explicit reference to a physical register.
4824 Regs.push_back(PhysReg.first);
4825
4826 // If this is an expanded reference, add the rest of the regs to Regs.
4827 if (NumRegs != 1) {
4828 TargetRegisterClass::iterator I = PhysReg.second->begin();
4829 for (; *I != PhysReg.first; ++I)
4830 assert(I != PhysReg.second->end() && "Didn't find reg!");
4831
4832 // Already added the first reg.
4833 --NumRegs; ++I;
4834 for (; NumRegs; --NumRegs, ++I) {
4835 assert(I != PhysReg.second->end() && "Ran out of registers to allocate!");
4836 Regs.push_back(*I);
4837 }
4838 }
4839 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4840 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4841 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4842 return;
4843 }
4844
4845 // Otherwise, if this was a reference to an LLVM register class, create vregs
4846 // for this reference.
4847 std::vector<unsigned> RegClassRegs;
4848 const TargetRegisterClass *RC = PhysReg.second;
4849 if (RC) {
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004850 // If this is a tied register, our regalloc doesn't know how to maintain
Chris Lattner58f15c42008-10-17 16:21:11 +00004851 // the constraint, so we have to pick a register to pin the input/output to.
4852 // If it isn't a matched constraint, go ahead and create vreg and let the
4853 // regalloc do its thing.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004854 if (!OpInfo.hasMatchingInput()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004855 RegVT = *PhysReg.second->vt_begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 if (OpInfo.ConstraintVT == MVT::Other)
4857 ValueVT = RegVT;
4858
4859 // Create the appropriate number of virtual registers.
4860 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4861 for (; NumRegs; --NumRegs)
4862 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
4863
4864 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4865 return;
4866 }
4867
4868 // Otherwise, we can't allocate it. Let the code below figure out how to
4869 // maintain these constraints.
4870 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
4871
4872 } else {
4873 // This is a reference to a register class that doesn't directly correspond
4874 // to an LLVM register class. Allocate NumRegs consecutive, available,
4875 // registers from the class.
4876 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4877 OpInfo.ConstraintVT);
4878 }
4879
4880 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4881 unsigned NumAllocated = 0;
4882 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4883 unsigned Reg = RegClassRegs[i];
4884 // See if this register is available.
4885 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4886 (isInReg && InputRegs.count(Reg))) { // Already used.
4887 // Make sure we find consecutive registers.
4888 NumAllocated = 0;
4889 continue;
4890 }
4891
4892 // Check to see if this register is allocatable (i.e. don't give out the
4893 // stack pointer).
4894 if (RC == 0) {
4895 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
4896 if (!RC) { // Couldn't allocate this register.
4897 // Reset NumAllocated to make sure we return consecutive registers.
4898 NumAllocated = 0;
4899 continue;
4900 }
4901 }
4902
4903 // Okay, this register is good, we can use it.
4904 ++NumAllocated;
4905
4906 // If we allocated enough consecutive registers, succeed.
4907 if (NumAllocated == NumRegs) {
4908 unsigned RegStart = (i-NumAllocated)+1;
4909 unsigned RegEnd = i+1;
4910 // Mark all of the allocated registers used.
4911 for (unsigned i = RegStart; i != RegEnd; ++i)
4912 Regs.push_back(RegClassRegs[i]);
4913
4914 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
4915 OpInfo.ConstraintVT);
4916 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4917 return;
4918 }
4919 }
4920
4921 // Otherwise, we couldn't allocate enough registers for this.
4922}
4923
Evan Chengda43bcf2008-09-24 00:05:32 +00004924/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
4925/// processed uses a memory 'm' constraint.
4926static bool
4927hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
4928 TargetLowering &TLI) {
4929 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
4930 InlineAsm::ConstraintInfo &CI = CInfos[i];
4931 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
4932 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
4933 if (CType == TargetLowering::C_Memory)
4934 return true;
4935 }
4936 }
4937
4938 return false;
4939}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940
4941/// visitInlineAsm - Handle a call to an InlineAsm object.
4942///
4943void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
4944 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
4945
4946 /// ConstraintOperands - Information about all of the constraints.
4947 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
4948
4949 SDValue Chain = getRoot();
4950 SDValue Flag;
4951
4952 std::set<unsigned> OutputRegs, InputRegs;
4953
4954 // Do a prepass over the constraints, canonicalizing them, and building up the
4955 // ConstraintOperands list.
4956 std::vector<InlineAsm::ConstraintInfo>
4957 ConstraintInfos = IA->ParseConstraints();
4958
Evan Chengda43bcf2008-09-24 00:05:32 +00004959 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960
4961 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
4962 unsigned ResNo = 0; // ResNo - The result number of the next output.
4963 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
4964 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
4965 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
4966
4967 MVT OpVT = MVT::Other;
4968
4969 // Compute the value type for each operand.
4970 switch (OpInfo.Type) {
4971 case InlineAsm::isOutput:
4972 // Indirect outputs just consume an argument.
4973 if (OpInfo.isIndirect) {
4974 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
4975 break;
4976 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00004977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 // The return value of the call is this value. As such, there is no
4979 // corresponding argument.
4980 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4981 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
4982 OpVT = TLI.getValueType(STy->getElementType(ResNo));
4983 } else {
4984 assert(ResNo == 0 && "Asm only has one result!");
4985 OpVT = TLI.getValueType(CS.getType());
4986 }
4987 ++ResNo;
4988 break;
4989 case InlineAsm::isInput:
4990 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
4991 break;
4992 case InlineAsm::isClobber:
4993 // Nothing to do.
4994 break;
4995 }
4996
4997 // If this is an input or an indirect output, process the call argument.
4998 // BasicBlocks are labels, currently appearing only in asm's.
4999 if (OpInfo.CallOperandVal) {
Chris Lattner81249c92008-10-17 17:05:25 +00005000 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005001 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005002 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005003 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 }
Chris Lattner81249c92008-10-17 17:05:25 +00005005
5006 OpVT = OpInfo.getCallOperandValMVT(TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007 }
5008
5009 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005010 }
5011
5012 // Second pass over the constraints: compute which constraint option to use
5013 // and assign registers to constraints that want a specific physreg.
5014 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5015 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5016
5017 // If this is an output operand with a matching input operand, look up the
5018 // matching input. It might have a different type (e.g. the output might be
5019 // i32 and the input i64) and we need to pick the larger width to ensure we
5020 // reserve the right number of registers.
5021 if (OpInfo.hasMatchingInput()) {
5022 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5023 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5024 assert(OpInfo.ConstraintVT.isInteger() &&
5025 Input.ConstraintVT.isInteger() &&
5026 "Asm constraints must be the same or different sized integers");
5027 if (OpInfo.ConstraintVT.getSizeInBits() <
5028 Input.ConstraintVT.getSizeInBits())
5029 OpInfo.ConstraintVT = Input.ConstraintVT;
5030 else
5031 Input.ConstraintVT = OpInfo.ConstraintVT;
5032 }
5033 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034
5035 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005036 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005038 // If this is a memory input, and if the operand is not indirect, do what we
5039 // need to to provide an address for the memory input.
5040 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5041 !OpInfo.isIndirect) {
5042 assert(OpInfo.Type == InlineAsm::isInput &&
5043 "Can only indirectify direct input operands!");
5044
5045 // Memory operands really want the address of the value. If we don't have
5046 // an indirect input, put it in the constpool if we can, otherwise spill
5047 // it to a stack slot.
5048
5049 // If the operand is a float, integer, or vector constant, spill to a
5050 // constant pool entry to get its address.
5051 Value *OpVal = OpInfo.CallOperandVal;
5052 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5053 isa<ConstantVector>(OpVal)) {
5054 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5055 TLI.getPointerTy());
5056 } else {
5057 // Otherwise, create a stack slot and emit a store to it before the
5058 // asm.
5059 const Type *Ty = OpVal->getType();
5060 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
5061 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5062 MachineFunction &MF = DAG.getMachineFunction();
5063 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5064 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
5065 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
5066 OpInfo.CallOperand = StackSlot;
5067 }
5068
5069 // There is no longer a Value* corresponding to this operand.
5070 OpInfo.CallOperandVal = 0;
5071 // It is now an indirect operand.
5072 OpInfo.isIndirect = true;
5073 }
5074
5075 // If this constraint is for a specific register, allocate it before
5076 // anything else.
5077 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005078 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 }
5080 ConstraintInfos.clear();
5081
5082
5083 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005084 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5086 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5087
5088 // C_Register operands have already been allocated, Other/Memory don't need
5089 // to be.
5090 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005091 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005092 }
5093
5094 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5095 std::vector<SDValue> AsmNodeOperands;
5096 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5097 AsmNodeOperands.push_back(
Bill Wendling056292f2008-09-16 21:48:12 +00005098 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005099
5100
5101 // Loop over all of the inputs, copying the operand values into the
5102 // appropriate registers and processing the output regs.
5103 RegsForValue RetValRegs;
5104
5105 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5106 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
5107
5108 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5109 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5110
5111 switch (OpInfo.Type) {
5112 case InlineAsm::isOutput: {
5113 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5114 OpInfo.ConstraintType != TargetLowering::C_Register) {
5115 // Memory output, or 'other' output (e.g. 'X' constraint).
5116 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5117
5118 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005119 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5120 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005121 TLI.getPointerTy()));
5122 AsmNodeOperands.push_back(OpInfo.CallOperand);
5123 break;
5124 }
5125
5126 // Otherwise, this is a register or register class output.
5127
5128 // Copy the output from the appropriate register. Find a register that
5129 // we can use.
5130 if (OpInfo.AssignedRegs.Regs.empty()) {
5131 cerr << "Couldn't allocate output reg for constraint '"
5132 << OpInfo.ConstraintCode << "'!\n";
5133 exit(1);
5134 }
5135
5136 // If this is an indirect operand, store through the pointer after the
5137 // asm.
5138 if (OpInfo.isIndirect) {
5139 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5140 OpInfo.CallOperandVal));
5141 } else {
5142 // This is the result value of the call.
5143 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
5144 // Concatenate this output onto the outputs list.
5145 RetValRegs.append(OpInfo.AssignedRegs);
5146 }
5147
5148 // Add information to the INLINEASM node to know that this register is
5149 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005150 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5151 6 /* EARLYCLOBBER REGDEF */ :
5152 2 /* REGDEF */ ,
5153 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 break;
5155 }
5156 case InlineAsm::isInput: {
5157 SDValue InOperandVal = OpInfo.CallOperand;
5158
Chris Lattner6bdcda32008-10-17 16:47:46 +00005159 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 // If this is required to match an output register we have already set,
5161 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005162 unsigned OperandNo = OpInfo.getMatchedOperand();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163
5164 // Scan until we find the definition we already emitted of this operand.
5165 // When we find it, create a RegsForValue operand.
5166 unsigned CurOp = 2; // The first operand.
5167 for (; OperandNo; --OperandNo) {
5168 // Advance to the next operand.
5169 unsigned NumOps =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005170 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005171 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
Dale Johannesen913d3df2008-09-12 17:49:03 +00005172 (NumOps & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
Dale Johannesen86b49f82008-09-24 01:07:17 +00005173 (NumOps & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 "Skipped past definitions?");
5175 CurOp += (NumOps>>3)+1;
5176 }
5177
5178 unsigned NumOps =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005179 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Dale Johannesen913d3df2008-09-12 17:49:03 +00005180 if ((NumOps & 7) == 2 /*REGDEF*/
5181 || (NumOps & 7) == 6 /* EARLYCLOBBER REGDEF */) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 // Add NumOps>>3 registers to MatchedRegs.
5183 RegsForValue MatchedRegs;
5184 MatchedRegs.TLI = &TLI;
5185 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
5186 MatchedRegs.RegVTs.push_back(AsmNodeOperands[CurOp+1].getValueType());
5187 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
5188 unsigned Reg =
5189 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
5190 MatchedRegs.Regs.push_back(Reg);
5191 }
5192
5193 // Use the produced MatchedRegs object to
5194 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005195 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196 break;
5197 } else {
Dale Johannesen86b49f82008-09-24 01:07:17 +00005198 assert(((NumOps & 7) == 4) && "Unknown matching constraint!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
5200 // Add information to the INLINEASM node to know about this input.
Dale Johannesen91aac102008-09-17 21:13:11 +00005201 AsmNodeOperands.push_back(DAG.getTargetConstant(NumOps,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005202 TLI.getPointerTy()));
5203 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5204 break;
5205 }
5206 }
5207
5208 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
5209 assert(!OpInfo.isIndirect &&
5210 "Don't know how to handle indirect other inputs yet!");
5211
5212 std::vector<SDValue> Ops;
5213 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005214 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 if (Ops.empty()) {
5216 cerr << "Invalid operand for inline asm constraint '"
5217 << OpInfo.ConstraintCode << "'!\n";
5218 exit(1);
5219 }
5220
5221 // Add information to the INLINEASM node to know about this input.
5222 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
5223 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
5224 TLI.getPointerTy()));
5225 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5226 break;
5227 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5228 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5229 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5230 "Memory operands expect pointer values");
5231
5232 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005233 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5234 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005235 TLI.getPointerTy()));
5236 AsmNodeOperands.push_back(InOperandVal);
5237 break;
5238 }
5239
5240 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5241 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5242 "Unknown constraint type!");
5243 assert(!OpInfo.isIndirect &&
5244 "Don't know how to handle indirect register inputs yet!");
5245
5246 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005247 if (OpInfo.AssignedRegs.Regs.empty()) {
5248 cerr << "Couldn't allocate output reg for constraint '"
5249 << OpInfo.ConstraintCode << "'!\n";
5250 exit(1);
5251 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252
5253 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
5254
Dale Johannesen86b49f82008-09-24 01:07:17 +00005255 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/,
5256 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005257 break;
5258 }
5259 case InlineAsm::isClobber: {
5260 // Add the clobbered value to the operand list, so that the register
5261 // allocator is aware that the physreg got clobbered.
5262 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005263 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
5264 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005265 break;
5266 }
5267 }
5268 }
5269
5270 // Finish up input operands.
5271 AsmNodeOperands[0] = Chain;
5272 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
5273
5274 Chain = DAG.getNode(ISD::INLINEASM,
5275 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
5276 &AsmNodeOperands[0], AsmNodeOperands.size());
5277 Flag = Chain.getValue(1);
5278
5279 // If this asm returns a register value, copy the result from that register
5280 // and set it as the value of the call.
5281 if (!RetValRegs.Regs.empty()) {
5282 SDValue Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005283
5284 // FIXME: Why don't we do this for inline asms with MRVs?
5285 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
5286 MVT ResultType = TLI.getValueType(CS.getType());
5287
5288 // If any of the results of the inline asm is a vector, it may have the
5289 // wrong width/num elts. This can happen for register classes that can
5290 // contain multiple different value types. The preg or vreg allocated may
5291 // not have the same VT as was expected. Convert it to the right type
5292 // with bit_convert.
5293 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
5294 Val = DAG.getNode(ISD::BIT_CONVERT, ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005295
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005296 } else if (ResultType != Val.getValueType() &&
5297 ResultType.isInteger() && Val.getValueType().isInteger()) {
5298 // If a result value was tied to an input value, the computed result may
5299 // have a wider width than the expected result. Extract the relevant
5300 // portion.
5301 Val = DAG.getNode(ISD::TRUNCATE, ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005302 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005303
5304 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005305 }
Dan Gohman95915732008-10-18 01:03:45 +00005306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005307 setValue(CS.getInstruction(), Val);
5308 }
5309
5310 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
5311
5312 // Process indirect outputs, first output all of the flagged copies out of
5313 // physregs.
5314 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5315 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5316 Value *Ptr = IndirectStoresToEmit[i].second;
5317 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
5318 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5319 }
5320
5321 // Emit the non-flagged stores from the physregs.
5322 SmallVector<SDValue, 8> OutChains;
5323 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
5324 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
5325 getValue(StoresToEmit[i].second),
5326 StoresToEmit[i].second, 0));
5327 if (!OutChains.empty())
5328 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
5329 &OutChains[0], OutChains.size());
5330 DAG.setRoot(Chain);
5331}
5332
5333
5334void SelectionDAGLowering::visitMalloc(MallocInst &I) {
5335 SDValue Src = getValue(I.getOperand(0));
5336
5337 MVT IntPtr = TLI.getPointerTy();
5338
5339 if (IntPtr.bitsLT(Src.getValueType()))
5340 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
5341 else if (IntPtr.bitsGT(Src.getValueType()))
5342 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
5343
5344 // Scale the source by the type size.
5345 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
5346 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
5347 Src, DAG.getIntPtrConstant(ElementSize));
5348
5349 TargetLowering::ArgListTy Args;
5350 TargetLowering::ArgListEntry Entry;
5351 Entry.Node = Src;
5352 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5353 Args.push_back(Entry);
5354
5355 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005356 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, false,
5357 CallingConv::C, PerformTailCallOpt,
5358 DAG.getExternalSymbol("malloc", IntPtr),
Dan Gohman1937e2f2008-09-16 01:42:28 +00005359 Args, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 setValue(&I, Result.first); // Pointers always fit in registers
5361 DAG.setRoot(Result.second);
5362}
5363
5364void SelectionDAGLowering::visitFree(FreeInst &I) {
5365 TargetLowering::ArgListTy Args;
5366 TargetLowering::ArgListEntry Entry;
5367 Entry.Node = getValue(I.getOperand(0));
5368 Entry.Ty = TLI.getTargetData()->getIntPtrType();
5369 Args.push_back(Entry);
5370 MVT IntPtr = TLI.getPointerTy();
5371 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005372 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false, false,
Dan Gohman1937e2f2008-09-16 01:42:28 +00005373 CallingConv::C, PerformTailCallOpt,
Bill Wendling056292f2008-09-16 21:48:12 +00005374 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 DAG.setRoot(Result.second);
5376}
5377
5378void SelectionDAGLowering::visitVAStart(CallInst &I) {
5379 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
5380 getValue(I.getOperand(1)),
5381 DAG.getSrcValue(I.getOperand(1))));
5382}
5383
5384void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
5385 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
5386 getValue(I.getOperand(0)),
5387 DAG.getSrcValue(I.getOperand(0)));
5388 setValue(&I, V);
5389 DAG.setRoot(V.getValue(1));
5390}
5391
5392void SelectionDAGLowering::visitVAEnd(CallInst &I) {
5393 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
5394 getValue(I.getOperand(1)),
5395 DAG.getSrcValue(I.getOperand(1))));
5396}
5397
5398void SelectionDAGLowering::visitVACopy(CallInst &I) {
5399 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
5400 getValue(I.getOperand(1)),
5401 getValue(I.getOperand(2)),
5402 DAG.getSrcValue(I.getOperand(1)),
5403 DAG.getSrcValue(I.getOperand(2))));
5404}
5405
5406/// TargetLowering::LowerArguments - This is the default LowerArguments
5407/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
5408/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
5409/// integrated into SDISel.
5410void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
5411 SmallVectorImpl<SDValue> &ArgValues) {
5412 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
5413 SmallVector<SDValue, 3+16> Ops;
5414 Ops.push_back(DAG.getRoot());
5415 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
5416 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
5417
5418 // Add one result value for each formal argument.
5419 SmallVector<MVT, 16> RetVals;
5420 unsigned j = 1;
5421 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5422 I != E; ++I, ++j) {
5423 SmallVector<MVT, 4> ValueVTs;
5424 ComputeValueVTs(*this, I->getType(), ValueVTs);
5425 for (unsigned Value = 0, NumValues = ValueVTs.size();
5426 Value != NumValues; ++Value) {
5427 MVT VT = ValueVTs[Value];
5428 const Type *ArgTy = VT.getTypeForMVT();
5429 ISD::ArgFlagsTy Flags;
5430 unsigned OriginalAlignment =
5431 getTargetData()->getABITypeAlignment(ArgTy);
5432
Devang Patel05988662008-09-25 21:00:45 +00005433 if (F.paramHasAttr(j, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005434 Flags.setZExt();
Devang Patel05988662008-09-25 21:00:45 +00005435 if (F.paramHasAttr(j, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00005437 if (F.paramHasAttr(j, Attribute::InReg))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438 Flags.setInReg();
Devang Patel05988662008-09-25 21:00:45 +00005439 if (F.paramHasAttr(j, Attribute::StructRet))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440 Flags.setSRet();
Devang Patel05988662008-09-25 21:00:45 +00005441 if (F.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005442 Flags.setByVal();
5443 const PointerType *Ty = cast<PointerType>(I->getType());
5444 const Type *ElementTy = Ty->getElementType();
5445 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
5446 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
5447 // For ByVal, alignment should be passed from FE. BE will guess if
5448 // this info is not there but there are cases it cannot get right.
5449 if (F.getParamAlignment(j))
5450 FrameAlign = F.getParamAlignment(j);
5451 Flags.setByValAlign(FrameAlign);
5452 Flags.setByValSize(FrameSize);
5453 }
Devang Patel05988662008-09-25 21:00:45 +00005454 if (F.paramHasAttr(j, Attribute::Nest))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005455 Flags.setNest();
5456 Flags.setOrigAlign(OriginalAlignment);
5457
5458 MVT RegisterVT = getRegisterType(VT);
5459 unsigned NumRegs = getNumRegisters(VT);
5460 for (unsigned i = 0; i != NumRegs; ++i) {
5461 RetVals.push_back(RegisterVT);
5462 ISD::ArgFlagsTy MyFlags = Flags;
5463 if (NumRegs > 1 && i == 0)
5464 MyFlags.setSplit();
5465 // if it isn't first piece, alignment must be 1
5466 else if (i > 0)
5467 MyFlags.setOrigAlign(1);
5468 Ops.push_back(DAG.getArgFlags(MyFlags));
5469 }
5470 }
5471 }
5472
5473 RetVals.push_back(MVT::Other);
5474
5475 // Create the node.
5476 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
5477 DAG.getVTList(&RetVals[0], RetVals.size()),
5478 &Ops[0], Ops.size()).getNode();
5479
5480 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
5481 // allows exposing the loads that may be part of the argument access to the
5482 // first DAGCombiner pass.
5483 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
5484
5485 // The number of results should match up, except that the lowered one may have
5486 // an extra flag result.
5487 assert((Result->getNumValues() == TmpRes.getNode()->getNumValues() ||
5488 (Result->getNumValues()+1 == TmpRes.getNode()->getNumValues() &&
5489 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
5490 && "Lowering produced unexpected number of results!");
5491
5492 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
5493 if (Result != TmpRes.getNode() && Result->use_empty()) {
5494 HandleSDNode Dummy(DAG.getRoot());
5495 DAG.RemoveDeadNode(Result);
5496 }
5497
5498 Result = TmpRes.getNode();
5499
5500 unsigned NumArgRegs = Result->getNumValues() - 1;
5501 DAG.setRoot(SDValue(Result, NumArgRegs));
5502
5503 // Set up the return result vector.
5504 unsigned i = 0;
5505 unsigned Idx = 1;
5506 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5507 ++I, ++Idx) {
5508 SmallVector<MVT, 4> ValueVTs;
5509 ComputeValueVTs(*this, I->getType(), ValueVTs);
5510 for (unsigned Value = 0, NumValues = ValueVTs.size();
5511 Value != NumValues; ++Value) {
5512 MVT VT = ValueVTs[Value];
5513 MVT PartVT = getRegisterType(VT);
5514
5515 unsigned NumParts = getNumRegisters(VT);
5516 SmallVector<SDValue, 4> Parts(NumParts);
5517 for (unsigned j = 0; j != NumParts; ++j)
5518 Parts[j] = SDValue(Result, i++);
5519
5520 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Devang Patel05988662008-09-25 21:00:45 +00005521 if (F.paramHasAttr(Idx, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 AssertOp = ISD::AssertSext;
Devang Patel05988662008-09-25 21:00:45 +00005523 else if (F.paramHasAttr(Idx, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 AssertOp = ISD::AssertZext;
5525
5526 ArgValues.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
5527 AssertOp));
5528 }
5529 }
5530 assert(i == NumArgRegs && "Argument register count mismatch!");
5531}
5532
5533
5534/// TargetLowering::LowerCallTo - This is the default LowerCallTo
5535/// implementation, which just inserts an ISD::CALL node, which is later custom
5536/// lowered by the target to something concrete. FIXME: When all targets are
5537/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
5538std::pair<SDValue, SDValue>
5539TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5540 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005541 bool isInreg,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 unsigned CallingConv, bool isTailCall,
5543 SDValue Callee,
5544 ArgListTy &Args, SelectionDAG &DAG) {
Dan Gohman1937e2f2008-09-16 01:42:28 +00005545 assert((!isTailCall || PerformTailCallOpt) &&
5546 "isTailCall set when tail-call optimizations are disabled!");
5547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 SmallVector<SDValue, 32> Ops;
5549 Ops.push_back(Chain); // Op#0 - Chain
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 Ops.push_back(Callee);
5551
5552 // Handle all of the outgoing arguments.
5553 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
5554 SmallVector<MVT, 4> ValueVTs;
5555 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5556 for (unsigned Value = 0, NumValues = ValueVTs.size();
5557 Value != NumValues; ++Value) {
5558 MVT VT = ValueVTs[Value];
5559 const Type *ArgTy = VT.getTypeForMVT();
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005560 SDValue Op = SDValue(Args[i].Node.getNode(),
5561 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 ISD::ArgFlagsTy Flags;
5563 unsigned OriginalAlignment =
5564 getTargetData()->getABITypeAlignment(ArgTy);
5565
5566 if (Args[i].isZExt)
5567 Flags.setZExt();
5568 if (Args[i].isSExt)
5569 Flags.setSExt();
5570 if (Args[i].isInReg)
5571 Flags.setInReg();
5572 if (Args[i].isSRet)
5573 Flags.setSRet();
5574 if (Args[i].isByVal) {
5575 Flags.setByVal();
5576 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5577 const Type *ElementTy = Ty->getElementType();
5578 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
5579 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
5580 // For ByVal, alignment should come from FE. BE will guess if this
5581 // info is not there but there are cases it cannot get right.
5582 if (Args[i].Alignment)
5583 FrameAlign = Args[i].Alignment;
5584 Flags.setByValAlign(FrameAlign);
5585 Flags.setByValSize(FrameSize);
5586 }
5587 if (Args[i].isNest)
5588 Flags.setNest();
5589 Flags.setOrigAlign(OriginalAlignment);
5590
5591 MVT PartVT = getRegisterType(VT);
5592 unsigned NumParts = getNumRegisters(VT);
5593 SmallVector<SDValue, 4> Parts(NumParts);
5594 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5595
5596 if (Args[i].isSExt)
5597 ExtendKind = ISD::SIGN_EXTEND;
5598 else if (Args[i].isZExt)
5599 ExtendKind = ISD::ZERO_EXTEND;
5600
5601 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
5602
5603 for (unsigned i = 0; i != NumParts; ++i) {
5604 // if it isn't first piece, alignment must be 1
5605 ISD::ArgFlagsTy MyFlags = Flags;
5606 if (NumParts > 1 && i == 0)
5607 MyFlags.setSplit();
5608 else if (i != 0)
5609 MyFlags.setOrigAlign(1);
5610
5611 Ops.push_back(Parts[i]);
5612 Ops.push_back(DAG.getArgFlags(MyFlags));
5613 }
5614 }
5615 }
5616
5617 // Figure out the result value types. We start by making a list of
5618 // the potentially illegal return value types.
5619 SmallVector<MVT, 4> LoweredRetTys;
5620 SmallVector<MVT, 4> RetTys;
5621 ComputeValueVTs(*this, RetTy, RetTys);
5622
5623 // Then we translate that to a list of legal types.
5624 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5625 MVT VT = RetTys[I];
5626 MVT RegisterVT = getRegisterType(VT);
5627 unsigned NumRegs = getNumRegisters(VT);
5628 for (unsigned i = 0; i != NumRegs; ++i)
5629 LoweredRetTys.push_back(RegisterVT);
5630 }
5631
5632 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
5633
5634 // Create the CALL node.
Dale Johannesen86098bd2008-09-26 19:31:26 +00005635 SDValue Res = DAG.getCall(CallingConv, isVarArg, isTailCall, isInreg,
Dan Gohman095cc292008-09-13 01:54:27 +00005636 DAG.getVTList(&LoweredRetTys[0],
5637 LoweredRetTys.size()),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005638 &Ops[0], Ops.size()
5639 );
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 Chain = Res.getValue(LoweredRetTys.size() - 1);
5641
5642 // Gather up the call result into a single value.
Dan Gohmanb5cc34d2008-10-07 00:12:37 +00005643 if (RetTy != Type::VoidTy && !RetTys.empty()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5645
5646 if (RetSExt)
5647 AssertOp = ISD::AssertSext;
5648 else if (RetZExt)
5649 AssertOp = ISD::AssertZext;
5650
5651 SmallVector<SDValue, 4> ReturnValues;
5652 unsigned RegNo = 0;
5653 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5654 MVT VT = RetTys[I];
5655 MVT RegisterVT = getRegisterType(VT);
5656 unsigned NumRegs = getNumRegisters(VT);
5657 unsigned RegNoEnd = NumRegs + RegNo;
5658 SmallVector<SDValue, 4> Results;
5659 for (; RegNo != RegNoEnd; ++RegNo)
5660 Results.push_back(Res.getValue(RegNo));
5661 SDValue ReturnValue =
5662 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
5663 AssertOp);
5664 ReturnValues.push_back(ReturnValue);
5665 }
5666 Res = DAG.getMergeValues(DAG.getVTList(&RetTys[0], RetTys.size()),
5667 &ReturnValues[0], ReturnValues.size());
5668 }
5669
5670 return std::make_pair(Res, Chain);
5671}
5672
5673SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
5674 assert(0 && "LowerOperation not implemented for this target!");
5675 abort();
5676 return SDValue();
5677}
5678
5679
5680void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5681 SDValue Op = getValue(V);
5682 assert((Op.getOpcode() != ISD::CopyFromReg ||
5683 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5684 "Copy from a reg to the same reg!");
5685 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5686
5687 RegsForValue RFV(TLI, Reg, V->getType());
5688 SDValue Chain = DAG.getEntryNode();
5689 RFV.getCopyToRegs(Op, DAG, Chain, 0);
5690 PendingExports.push_back(Chain);
5691}
5692
5693#include "llvm/CodeGen/SelectionDAGISel.h"
5694
5695void SelectionDAGISel::
5696LowerArguments(BasicBlock *LLVMBB) {
5697 // If this is the entry block, emit arguments.
5698 Function &F = *LLVMBB->getParent();
5699 SDValue OldRoot = SDL->DAG.getRoot();
5700 SmallVector<SDValue, 16> Args;
5701 TLI.LowerArguments(F, SDL->DAG, Args);
5702
5703 unsigned a = 0;
5704 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
5705 AI != E; ++AI) {
5706 SmallVector<MVT, 4> ValueVTs;
5707 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
5708 unsigned NumValues = ValueVTs.size();
5709 if (!AI->use_empty()) {
5710 SDL->setValue(AI, SDL->DAG.getMergeValues(&Args[a], NumValues));
5711 // If this argument is live outside of the entry block, insert a copy from
5712 // whereever we got it to the vreg that other BB's will reference it as.
5713 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo->ValueMap.find(AI);
5714 if (VMI != FuncInfo->ValueMap.end()) {
5715 SDL->CopyValueToVirtualRegister(AI, VMI->second);
5716 }
5717 }
5718 a += NumValues;
5719 }
5720
5721 // Finally, if the target has anything special to do, allow it to do so.
5722 // FIXME: this should insert code into the DAG!
5723 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5724}
5725
5726/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5727/// ensure constants are generated when needed. Remember the virtual registers
5728/// that need to be added to the Machine PHI nodes as input. We cannot just
5729/// directly add them, because expansion might result in multiple MBB's for one
5730/// BB. As such, the start of the BB might correspond to a different MBB than
5731/// the end.
5732///
5733void
5734SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5735 TerminatorInst *TI = LLVMBB->getTerminator();
5736
5737 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5738
5739 // Check successor nodes' PHI nodes that expect a constant to be available
5740 // from this block.
5741 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5742 BasicBlock *SuccBB = TI->getSuccessor(succ);
5743 if (!isa<PHINode>(SuccBB->begin())) continue;
5744 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
5745
5746 // If this terminator has multiple identical successors (common for
5747 // switches), only handle each succ once.
5748 if (!SuccsHandled.insert(SuccMBB)) continue;
5749
5750 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5751 PHINode *PN;
5752
5753 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5754 // nodes and Machine PHI nodes, but the incoming operands have not been
5755 // emitted yet.
5756 for (BasicBlock::iterator I = SuccBB->begin();
5757 (PN = dyn_cast<PHINode>(I)); ++I) {
5758 // Ignore dead phi's.
5759 if (PN->use_empty()) continue;
5760
5761 unsigned Reg;
5762 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5763
5764 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5765 unsigned &RegOut = SDL->ConstantsOut[C];
5766 if (RegOut == 0) {
5767 RegOut = FuncInfo->CreateRegForValue(C);
5768 SDL->CopyValueToVirtualRegister(C, RegOut);
5769 }
5770 Reg = RegOut;
5771 } else {
5772 Reg = FuncInfo->ValueMap[PHIOp];
5773 if (Reg == 0) {
5774 assert(isa<AllocaInst>(PHIOp) &&
5775 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5776 "Didn't codegen value into a register!??");
5777 Reg = FuncInfo->CreateRegForValue(PHIOp);
5778 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5779 }
5780 }
5781
5782 // Remember that this register needs to added to the machine PHI node as
5783 // the input for this MBB.
5784 SmallVector<MVT, 4> ValueVTs;
5785 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5786 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
5787 MVT VT = ValueVTs[vti];
5788 unsigned NumRegisters = TLI.getNumRegisters(VT);
5789 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5790 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5791 Reg += NumRegisters;
5792 }
5793 }
5794 }
5795 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796}
5797
Dan Gohman3df24e62008-09-03 23:12:08 +00005798/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5799/// supports legal types, and it emits MachineInstrs directly instead of
5800/// creating SelectionDAG nodes.
5801///
5802bool
5803SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5804 FastISel *F) {
5805 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806
Dan Gohman3df24e62008-09-03 23:12:08 +00005807 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5808 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
5809
5810 // Check successor nodes' PHI nodes that expect a constant to be available
5811 // from this block.
5812 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5813 BasicBlock *SuccBB = TI->getSuccessor(succ);
5814 if (!isa<PHINode>(SuccBB->begin())) continue;
5815 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
5816
5817 // If this terminator has multiple identical successors (common for
5818 // switches), only handle each succ once.
5819 if (!SuccsHandled.insert(SuccMBB)) continue;
5820
5821 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5822 PHINode *PN;
5823
5824 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5825 // nodes and Machine PHI nodes, but the incoming operands have not been
5826 // emitted yet.
5827 for (BasicBlock::iterator I = SuccBB->begin();
5828 (PN = dyn_cast<PHINode>(I)); ++I) {
5829 // Ignore dead phi's.
5830 if (PN->use_empty()) continue;
5831
5832 // Only handle legal types. Two interesting things to note here. First,
5833 // by bailing out early, we may leave behind some dead instructions,
5834 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
5835 // own moves. Second, this check is necessary becuase FastISel doesn't
5836 // use CreateRegForValue to create registers, so it always creates
5837 // exactly one register for each non-void instruction.
5838 MVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
5839 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Dan Gohman74321ab2008-09-10 21:01:31 +00005840 // Promote MVT::i1.
5841 if (VT == MVT::i1)
5842 VT = TLI.getTypeToTransformTo(VT);
5843 else {
5844 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
5845 return false;
5846 }
Dan Gohman3df24e62008-09-03 23:12:08 +00005847 }
5848
5849 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5850
5851 unsigned Reg = F->getRegForValue(PHIOp);
5852 if (Reg == 0) {
5853 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
5854 return false;
5855 }
5856 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
5857 }
5858 }
5859
5860 return true;
5861}