Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 1 | //===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/ARMMCTargetDesc.h" |
Evan Cheng | be74029 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/ARMBaseInfo.h" |
| 12 | #include "MCTargetDesc/ARMFixupKinds.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 13 | #include "MCTargetDesc/ARMAddressingModes.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 14 | #include "llvm/ADT/Twine.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 15 | #include "llvm/MC/MCAssembler.h" |
Jim Grosbach | 5be6d2a | 2010-12-08 01:16:55 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCDirectives.h" |
Rafael Espindola | 285b3e5 | 2010-12-17 16:59:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCELFObjectWriter.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
Daniel Dunbar | aa4b7dd | 2010-12-16 16:08:33 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCMachObjectWriter.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCObjectWriter.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSectionELF.h" |
| 22 | #include "llvm/MC/MCSectionMachO.h" |
Evan Cheng | 78c10ee | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCAsmBackend.h" |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCSubtargetInfo.h" |
Jim Grosbach | 9b5b125 | 2012-01-18 00:23:57 +0000 | [diff] [blame] | 25 | #include "llvm/MC/MCValue.h" |
Daniel Dunbar | 36d76a8 | 2010-11-27 04:38:36 +0000 | [diff] [blame] | 26 | #include "llvm/Object/MachOFormat.h" |
Wesley Peck | eecb858 | 2010-10-22 15:52:49 +0000 | [diff] [blame] | 27 | #include "llvm/Support/ELF.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 28 | #include "llvm/Support/ErrorHandling.h" |
| 29 | #include "llvm/Support/raw_ostream.h" |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | namespace { |
Rafael Espindola | 6024c97 | 2010-12-17 17:45:22 +0000 | [diff] [blame] | 33 | class ARMELFObjectWriter : public MCELFObjectTargetWriter { |
| 34 | public: |
Rafael Espindola | dc9a8a3 | 2011-12-21 17:00:36 +0000 | [diff] [blame] | 35 | ARMELFObjectWriter(uint8_t OSABI) |
| 36 | : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSABI, ELF::EM_ARM, |
Rafael Espindola | bff66a8 | 2010-12-18 03:27:34 +0000 | [diff] [blame] | 37 | /*HasRelocationAddend*/ false) {} |
Rafael Espindola | 6024c97 | 2010-12-17 17:45:22 +0000 | [diff] [blame] | 38 | }; |
| 39 | |
Evan Cheng | 78c10ee | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 40 | class ARMAsmBackend : public MCAsmBackend { |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 41 | const MCSubtargetInfo* STI; |
Jim Grosbach | 5be6d2a | 2010-12-08 01:16:55 +0000 | [diff] [blame] | 42 | bool isThumbMode; // Currently emitting Thumb code. |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 43 | public: |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 44 | ARMAsmBackend(const Target &T, const StringRef TT) |
| 45 | : MCAsmBackend(), STI(ARM_MC::createARMMCSubtargetInfo(TT, "", "")), |
Jim Grosbach | b9d3ff8 | 2011-08-24 22:27:35 +0000 | [diff] [blame] | 46 | isThumbMode(TT.startswith("thumb")) {} |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 47 | |
| 48 | ~ARMAsmBackend() { |
| 49 | delete STI; |
| 50 | } |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 51 | |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 52 | unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; } |
| 53 | |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 54 | bool hasNOP() const { |
| 55 | return (STI->getFeatureBits() & ARM::HasV6T2Ops) != 0; |
| 56 | } |
| 57 | |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 58 | const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const { |
| 59 | const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = { |
| 60 | // This table *must* be in the order that the fixup_* kinds are defined in |
| 61 | // ARMFixupKinds.h. |
| 62 | // |
| 63 | // Name Offset (bits) Size (bits) Flags |
Jim Grosbach | 2abba84 | 2011-11-16 22:48:37 +0000 | [diff] [blame] | 64 | { "fixup_arm_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 65 | { "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel | |
| 66 | MCFixupKindInfo::FKF_IsAlignedDownTo32Bits}, |
Jim Grosbach | 2f19674 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 67 | { "fixup_arm_pcrel_10_unscaled", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
Jim Grosbach | 681460f | 2011-11-01 01:24:45 +0000 | [diff] [blame] | 68 | { "fixup_arm_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 69 | { "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel | |
| 70 | MCFixupKindInfo::FKF_IsAlignedDownTo32Bits}, |
| 71 | { "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel | |
| 72 | MCFixupKindInfo::FKF_IsAlignedDownTo32Bits}, |
Jim Grosbach | 2abba84 | 2011-11-16 22:48:37 +0000 | [diff] [blame] | 73 | { "fixup_arm_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 74 | { "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel | |
| 75 | MCFixupKindInfo::FKF_IsAlignedDownTo32Bits}, |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 76 | { "fixup_arm_condbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel }, |
| 77 | { "fixup_arm_uncondbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 78 | { "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
| 79 | { "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
| 80 | { "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel }, |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 81 | { "fixup_arm_bl", 0, 24, MCFixupKindInfo::FKF_IsPCRel }, |
| 82 | { "fixup_arm_blx", 0, 24, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 83 | { "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
Jim Grosbach | 90b5a08 | 2011-08-18 16:57:50 +0000 | [diff] [blame] | 84 | { "fixup_arm_thumb_blx", 0, 32, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 85 | { "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel }, |
Jim Grosbach | 67b95f9 | 2011-08-19 18:20:48 +0000 | [diff] [blame] | 86 | { "fixup_arm_thumb_cp", 0, 8, MCFixupKindInfo::FKF_IsPCRel }, |
Eric Christopher | fea51fc | 2011-05-28 03:16:22 +0000 | [diff] [blame] | 87 | { "fixup_arm_thumb_bcc", 0, 8, MCFixupKindInfo::FKF_IsPCRel }, |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 88 | // movw / movt: 16-bits immediate but scattered into two chunks 0 - 12, 16 - 19. |
| 89 | { "fixup_arm_movt_hi16", 0, 20, 0 }, |
| 90 | { "fixup_arm_movw_lo16", 0, 20, 0 }, |
| 91 | { "fixup_t2_movt_hi16", 0, 20, 0 }, |
| 92 | { "fixup_t2_movw_lo16", 0, 20, 0 }, |
| 93 | { "fixup_arm_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel }, |
| 94 | { "fixup_arm_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel }, |
| 95 | { "fixup_t2_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel }, |
| 96 | { "fixup_t2_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel }, |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 97 | }; |
| 98 | |
| 99 | if (Kind < FirstTargetFixupKind) |
Evan Cheng | 78c10ee | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 100 | return MCAsmBackend::getFixupKindInfo(Kind); |
Daniel Dunbar | 2761fc4 | 2010-12-16 03:20:06 +0000 | [diff] [blame] | 101 | |
| 102 | assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() && |
| 103 | "Invalid kind!"); |
| 104 | return Infos[Kind - FirstTargetFixupKind]; |
| 105 | } |
| 106 | |
Jim Grosbach | 9b5b125 | 2012-01-18 00:23:57 +0000 | [diff] [blame] | 107 | /// processFixupValue - Target hook to process the literal value of a fixup |
| 108 | /// if necessary. |
| 109 | void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout, |
| 110 | const MCFixup &Fixup, const MCFragment *DF, |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 111 | MCValue &Target, uint64_t &Value, |
| 112 | bool &IsResolved) { |
| 113 | const MCSymbolRefExpr *A = Target.getSymA(); |
Jim Grosbach | 9b5b125 | 2012-01-18 00:23:57 +0000 | [diff] [blame] | 114 | // Some fixups to thumb function symbols need the low bit (thumb bit) |
| 115 | // twiddled. |
Jim Grosbach | 5a7efa7 | 2012-01-18 00:40:25 +0000 | [diff] [blame] | 116 | if ((unsigned)Fixup.getKind() != ARM::fixup_arm_ldst_pcrel_12 && |
| 117 | (unsigned)Fixup.getKind() != ARM::fixup_t2_ldst_pcrel_12 && |
| 118 | (unsigned)Fixup.getKind() != ARM::fixup_arm_thumb_cp) { |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 119 | if (A) { |
Jim Grosbach | 5a7efa7 | 2012-01-18 00:40:25 +0000 | [diff] [blame] | 120 | const MCSymbol &Sym = A->getSymbol().AliasedSymbol(); |
| 121 | if (Asm.isThumbFunc(&Sym)) |
| 122 | Value |= 1; |
| 123 | } |
Jim Grosbach | 9b5b125 | 2012-01-18 00:23:57 +0000 | [diff] [blame] | 124 | } |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 125 | // We must always generate a relocation for BL/BLX instructions if we have |
| 126 | // a symbol to reference, as the linker relies on knowing the destination |
| 127 | // symbol's thumb-ness to get interworking right. |
| 128 | if (A && ((unsigned)Fixup.getKind() == ARM::fixup_arm_thumb_blx || |
| 129 | (unsigned)Fixup.getKind() == ARM::fixup_arm_thumb_bl || |
| 130 | (unsigned)Fixup.getKind() == ARM::fixup_arm_blx || |
| 131 | (unsigned)Fixup.getKind() == ARM::fixup_arm_bl)) |
| 132 | IsResolved = false; |
Jim Grosbach | 9b5b125 | 2012-01-18 00:23:57 +0000 | [diff] [blame] | 133 | } |
| 134 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 135 | bool mayNeedRelaxation(const MCInst &Inst) const; |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 136 | |
Jim Grosbach | 370b78d | 2011-12-06 00:47:03 +0000 | [diff] [blame] | 137 | bool fixupNeedsRelaxation(const MCFixup &Fixup, |
| 138 | uint64_t Value, |
| 139 | const MCInstFragment *DF, |
| 140 | const MCAsmLayout &Layout) const; |
| 141 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 142 | void relaxInstruction(const MCInst &Inst, MCInst &Res) const; |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 143 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 144 | bool writeNopData(uint64_t Count, MCObjectWriter *OW) const; |
Jim Grosbach | 3787a40 | 2010-09-30 17:45:51 +0000 | [diff] [blame] | 145 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 146 | void handleAssemblerFlag(MCAssemblerFlag Flag) { |
Jim Grosbach | 5be6d2a | 2010-12-08 01:16:55 +0000 | [diff] [blame] | 147 | switch (Flag) { |
| 148 | default: break; |
| 149 | case MCAF_Code16: |
| 150 | setIsThumb(true); |
| 151 | break; |
| 152 | case MCAF_Code32: |
| 153 | setIsThumb(false); |
| 154 | break; |
| 155 | } |
Jim Grosbach | 3787a40 | 2010-09-30 17:45:51 +0000 | [diff] [blame] | 156 | } |
Jim Grosbach | 5be6d2a | 2010-12-08 01:16:55 +0000 | [diff] [blame] | 157 | |
| 158 | unsigned getPointerSize() const { return 4; } |
| 159 | bool isThumb() const { return isThumbMode; } |
| 160 | void setIsThumb(bool it) { isThumbMode = it; } |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 161 | }; |
Chris Lattner | b75c651 | 2010-11-17 05:41:32 +0000 | [diff] [blame] | 162 | } // end anonymous namespace |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 163 | |
Jim Grosbach | f503ef6 | 2011-12-05 23:45:46 +0000 | [diff] [blame] | 164 | static unsigned getRelaxedOpcode(unsigned Op) { |
| 165 | switch (Op) { |
| 166 | default: return Op; |
Jim Grosbach | 256ba4f | 2012-01-18 21:54:16 +0000 | [diff] [blame] | 167 | case ARM::tBcc: return ARM::t2Bcc; |
| 168 | case ARM::tLDRpciASM: return ARM::t2LDRpci; |
Jim Grosbach | 9363c58 | 2012-01-19 02:09:38 +0000 | [diff] [blame] | 169 | case ARM::tADR: return ARM::t2ADR; |
Jim Grosbach | fa1f744 | 2012-03-19 21:32:32 +0000 | [diff] [blame^] | 170 | case ARM::tB: return ARM::t2B; |
Jim Grosbach | f503ef6 | 2011-12-05 23:45:46 +0000 | [diff] [blame] | 171 | } |
| 172 | } |
| 173 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 174 | bool ARMAsmBackend::mayNeedRelaxation(const MCInst &Inst) const { |
Jim Grosbach | f503ef6 | 2011-12-05 23:45:46 +0000 | [diff] [blame] | 175 | if (getRelaxedOpcode(Inst.getOpcode()) != Inst.getOpcode()) |
| 176 | return true; |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 177 | return false; |
| 178 | } |
| 179 | |
Jim Grosbach | 370b78d | 2011-12-06 00:47:03 +0000 | [diff] [blame] | 180 | bool ARMAsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup, |
| 181 | uint64_t Value, |
| 182 | const MCInstFragment *DF, |
| 183 | const MCAsmLayout &Layout) const { |
Benjamin Kramer | e545ee2 | 2012-01-19 21:11:13 +0000 | [diff] [blame] | 184 | switch ((unsigned)Fixup.getKind()) { |
Jim Grosbach | fa1f744 | 2012-03-19 21:32:32 +0000 | [diff] [blame^] | 185 | case ARM::fixup_arm_thumb_br: { |
| 186 | // Relaxing tB to t2B. tB has a signed 12-bit displacement with the |
| 187 | // low bit being an implied zero. There's an implied +4 offset for the |
| 188 | // branch, so we adjust the other way here to determine what's |
| 189 | // encodable. |
| 190 | // |
| 191 | // Relax if the value is too big for a (signed) i8. |
| 192 | int64_t Offset = int64_t(Value) - 4; |
| 193 | return Offset > 2046 || Offset < -2048; |
| 194 | } |
Jim Grosbach | 256ba4f | 2012-01-18 21:54:16 +0000 | [diff] [blame] | 195 | case ARM::fixup_arm_thumb_bcc: { |
| 196 | // Relaxing tBcc to t2Bcc. tBcc has a signed 9-bit displacement with the |
| 197 | // low bit being an implied zero. There's an implied +4 offset for the |
| 198 | // branch, so we adjust the other way here to determine what's |
| 199 | // encodable. |
| 200 | // |
| 201 | // Relax if the value is too big for a (signed) i8. |
| 202 | int64_t Offset = int64_t(Value) - 4; |
| 203 | return Offset > 254 || Offset < -256; |
| 204 | } |
Jim Grosbach | 9363c58 | 2012-01-19 02:09:38 +0000 | [diff] [blame] | 205 | case ARM::fixup_thumb_adr_pcrel_10: |
Jim Grosbach | 256ba4f | 2012-01-18 21:54:16 +0000 | [diff] [blame] | 206 | case ARM::fixup_arm_thumb_cp: { |
Jim Grosbach | d26bad0 | 2012-01-19 01:50:30 +0000 | [diff] [blame] | 207 | // If the immediate is negative, greater than 1020, or not a multiple |
| 208 | // of four, the wide version of the instruction must be used. |
Jim Grosbach | 256ba4f | 2012-01-18 21:54:16 +0000 | [diff] [blame] | 209 | int64_t Offset = int64_t(Value) - 4; |
Jim Grosbach | d26bad0 | 2012-01-19 01:50:30 +0000 | [diff] [blame] | 210 | return Offset > 1020 || Offset < 0 || Offset & 3; |
Jim Grosbach | 256ba4f | 2012-01-18 21:54:16 +0000 | [diff] [blame] | 211 | } |
| 212 | } |
Benjamin Kramer | e545ee2 | 2012-01-19 21:11:13 +0000 | [diff] [blame] | 213 | llvm_unreachable("Unexpected fixup kind in fixupNeedsRelaxation()!"); |
Jim Grosbach | 370b78d | 2011-12-06 00:47:03 +0000 | [diff] [blame] | 214 | } |
| 215 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 216 | void ARMAsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const { |
Jim Grosbach | f503ef6 | 2011-12-05 23:45:46 +0000 | [diff] [blame] | 217 | unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode()); |
| 218 | |
| 219 | // Sanity check w/ diagnostic if we get here w/ a bogus instruction. |
| 220 | if (RelaxedOp == Inst.getOpcode()) { |
| 221 | SmallString<256> Tmp; |
| 222 | raw_svector_ostream OS(Tmp); |
| 223 | Inst.dump_pretty(OS); |
| 224 | OS << "\n"; |
| 225 | report_fatal_error("unexpected instruction to relax: " + OS.str()); |
| 226 | } |
| 227 | |
| 228 | // The instructions we're relaxing have (so far) the same operands. |
| 229 | // We just need to update to the proper opcode. |
| 230 | Res = Inst; |
| 231 | Res.setOpcode(RelaxedOp); |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 232 | } |
| 233 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 234 | bool ARMAsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const { |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 235 | const uint16_t Thumb1_16bitNopEncoding = 0x46c0; // using MOV r8,r8 |
| 236 | const uint16_t Thumb2_16bitNopEncoding = 0xbf00; // NOP |
| 237 | const uint32_t ARMv4_NopEncoding = 0xe1a0000; // using MOV r0,r0 |
Jim Grosbach | b84acd2 | 2011-11-16 22:40:25 +0000 | [diff] [blame] | 238 | const uint32_t ARMv6T2_NopEncoding = 0xe320f000; // NOP |
Jim Grosbach | 5be6d2a | 2010-12-08 01:16:55 +0000 | [diff] [blame] | 239 | if (isThumb()) { |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 240 | const uint16_t nopEncoding = hasNOP() ? Thumb2_16bitNopEncoding |
| 241 | : Thumb1_16bitNopEncoding; |
Jim Grosbach | a3dbd3a | 2010-12-17 19:03:02 +0000 | [diff] [blame] | 242 | uint64_t NumNops = Count / 2; |
| 243 | for (uint64_t i = 0; i != NumNops; ++i) |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 244 | OW->Write16(nopEncoding); |
Jim Grosbach | a3dbd3a | 2010-12-17 19:03:02 +0000 | [diff] [blame] | 245 | if (Count & 1) |
| 246 | OW->Write8(0); |
Jim Grosbach | 5be6d2a | 2010-12-08 01:16:55 +0000 | [diff] [blame] | 247 | return true; |
| 248 | } |
| 249 | // ARM mode |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 250 | const uint32_t nopEncoding = hasNOP() ? ARMv6T2_NopEncoding |
| 251 | : ARMv4_NopEncoding; |
Jim Grosbach | a3dbd3a | 2010-12-17 19:03:02 +0000 | [diff] [blame] | 252 | uint64_t NumNops = Count / 4; |
| 253 | for (uint64_t i = 0; i != NumNops; ++i) |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 254 | OW->Write32(nopEncoding); |
| 255 | // FIXME: should this function return false when unable to write exactly |
| 256 | // 'Count' bytes with NOP encodings? |
Jim Grosbach | a3dbd3a | 2010-12-17 19:03:02 +0000 | [diff] [blame] | 257 | switch (Count % 4) { |
| 258 | default: break; // No leftover bytes to write |
| 259 | case 1: OW->Write8(0); break; |
| 260 | case 2: OW->Write16(0); break; |
| 261 | case 3: OW->Write16(0); OW->Write8(0xa0); break; |
| 262 | } |
| 263 | |
Rafael Espindola | cecbc3d | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 264 | return true; |
Jim Grosbach | 87dc3aa | 2010-09-30 03:20:34 +0000 | [diff] [blame] | 265 | } |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 266 | |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 267 | static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) { |
| 268 | switch (Kind) { |
| 269 | default: |
| 270 | llvm_unreachable("Unknown fixup kind!"); |
Jim Grosbach | 6ec6eeb | 2010-12-17 18:39:10 +0000 | [diff] [blame] | 271 | case FK_Data_1: |
| 272 | case FK_Data_2: |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 273 | case FK_Data_4: |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 274 | return Value; |
Jason W Kim | 2ccf148 | 2010-12-03 19:40:23 +0000 | [diff] [blame] | 275 | case ARM::fixup_arm_movt_hi16: |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 276 | Value >>= 16; |
| 277 | // Fallthrough |
| 278 | case ARM::fixup_arm_movw_lo16: |
Jason W Kim | 861b9c6 | 2011-05-19 20:55:25 +0000 | [diff] [blame] | 279 | case ARM::fixup_arm_movt_hi16_pcrel: |
Jason W Kim | 86a97f2 | 2011-01-12 00:19:25 +0000 | [diff] [blame] | 280 | case ARM::fixup_arm_movw_lo16_pcrel: { |
Jason W Kim | 2ccf148 | 2010-12-03 19:40:23 +0000 | [diff] [blame] | 281 | unsigned Hi4 = (Value & 0xF000) >> 12; |
| 282 | unsigned Lo12 = Value & 0x0FFF; |
| 283 | // inst{19-16} = Hi4; |
| 284 | // inst{11-0} = Lo12; |
| 285 | Value = (Hi4 << 16) | (Lo12); |
| 286 | return Value; |
| 287 | } |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 288 | case ARM::fixup_t2_movt_hi16: |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 289 | Value >>= 16; |
| 290 | // Fallthrough |
| 291 | case ARM::fixup_t2_movw_lo16: |
Jim Grosbach | 8b45456 | 2011-06-24 20:06:59 +0000 | [diff] [blame] | 292 | case ARM::fixup_t2_movt_hi16_pcrel: //FIXME: Shouldn't this be shifted like |
| 293 | // the other hi16 fixup? |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 294 | case ARM::fixup_t2_movw_lo16_pcrel: { |
| 295 | unsigned Hi4 = (Value & 0xF000) >> 12; |
| 296 | unsigned i = (Value & 0x800) >> 11; |
| 297 | unsigned Mid3 = (Value & 0x700) >> 8; |
| 298 | unsigned Lo8 = Value & 0x0FF; |
| 299 | // inst{19-16} = Hi4; |
| 300 | // inst{26} = i; |
| 301 | // inst{14-12} = Mid3; |
| 302 | // inst{7-0} = Lo8; |
Jim Grosbach | f391e9f | 2011-09-30 22:02:45 +0000 | [diff] [blame] | 303 | Value = (Hi4 << 16) | (i << 26) | (Mid3 << 12) | (Lo8); |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 304 | uint64_t swapped = (Value & 0xFFFF0000) >> 16; |
| 305 | swapped |= (Value & 0x0000FFFF) << 16; |
| 306 | return swapped; |
| 307 | } |
Owen Anderson | d7b3f58 | 2010-12-09 01:51:07 +0000 | [diff] [blame] | 308 | case ARM::fixup_arm_ldst_pcrel_12: |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 309 | // ARM PC-relative values are offset by 8. |
Owen Anderson | 05018c2 | 2010-12-09 20:27:52 +0000 | [diff] [blame] | 310 | Value -= 4; |
Owen Anderson | fe7fac7 | 2010-12-09 21:34:47 +0000 | [diff] [blame] | 311 | // FALLTHROUGH |
Owen Anderson | d7b3f58 | 2010-12-09 01:51:07 +0000 | [diff] [blame] | 312 | case ARM::fixup_t2_ldst_pcrel_12: { |
| 313 | // Offset by 4, adjusted by two due to the half-word ordering of thumb. |
Owen Anderson | 05018c2 | 2010-12-09 20:27:52 +0000 | [diff] [blame] | 314 | Value -= 4; |
Owen Anderson | d7b3f58 | 2010-12-09 01:51:07 +0000 | [diff] [blame] | 315 | bool isAdd = true; |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 316 | if ((int64_t)Value < 0) { |
| 317 | Value = -Value; |
| 318 | isAdd = false; |
| 319 | } |
| 320 | assert ((Value < 4096) && "Out of range pc-relative fixup value!"); |
| 321 | Value |= isAdd << 23; |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 322 | |
Owen Anderson | d7b3f58 | 2010-12-09 01:51:07 +0000 | [diff] [blame] | 323 | // Same addressing mode as fixup_arm_pcrel_10, |
| 324 | // but with 16-bit halfwords swapped. |
| 325 | if (Kind == ARM::fixup_t2_ldst_pcrel_12) { |
| 326 | uint64_t swapped = (Value & 0xFFFF0000) >> 16; |
| 327 | swapped |= (Value & 0x0000FFFF) << 16; |
| 328 | return swapped; |
| 329 | } |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 330 | |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 331 | return Value; |
| 332 | } |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 333 | case ARM::fixup_thumb_adr_pcrel_10: |
| 334 | return ((Value - 4) >> 2) & 0xff; |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 335 | case ARM::fixup_arm_adr_pcrel_12: { |
| 336 | // ARM PC-relative values are offset by 8. |
| 337 | Value -= 8; |
| 338 | unsigned opc = 4; // bits {24-21}. Default to add: 0b0100 |
| 339 | if ((int64_t)Value < 0) { |
| 340 | Value = -Value; |
| 341 | opc = 2; // 0b0010 |
| 342 | } |
| 343 | assert(ARM_AM::getSOImmVal(Value) != -1 && |
| 344 | "Out of range pc-relative fixup value!"); |
| 345 | // Encode the immediate and shift the opcode into place. |
| 346 | return ARM_AM::getSOImmVal(Value) | (opc << 21); |
| 347 | } |
Jim Grosbach | e8eb1ea | 2010-12-14 16:25:15 +0000 | [diff] [blame] | 348 | |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 349 | case ARM::fixup_t2_adr_pcrel_12: { |
| 350 | Value -= 4; |
| 351 | unsigned opc = 0; |
| 352 | if ((int64_t)Value < 0) { |
| 353 | Value = -Value; |
| 354 | opc = 5; |
| 355 | } |
| 356 | |
| 357 | uint32_t out = (opc << 21); |
Owen Anderson | 741ad15 | 2011-03-23 22:03:44 +0000 | [diff] [blame] | 358 | out |= (Value & 0x800) << 15; |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 359 | out |= (Value & 0x700) << 4; |
| 360 | out |= (Value & 0x0FF); |
Jim Grosbach | e8eb1ea | 2010-12-14 16:25:15 +0000 | [diff] [blame] | 361 | |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 362 | uint64_t swapped = (out & 0xFFFF0000) >> 16; |
| 363 | swapped |= (out & 0x0000FFFF) << 16; |
| 364 | return swapped; |
| 365 | } |
Jim Grosbach | e8eb1ea | 2010-12-14 16:25:15 +0000 | [diff] [blame] | 366 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 367 | case ARM::fixup_arm_condbranch: |
| 368 | case ARM::fixup_arm_uncondbranch: |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 369 | case ARM::fixup_arm_bl: |
| 370 | case ARM::fixup_arm_blx: |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 371 | // These values don't encode the low two bits since they're always zero. |
| 372 | // Offset by 8 just as above. |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 373 | return 0xffffff & ((Value - 8) >> 2); |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 374 | case ARM::fixup_t2_uncondbranch: { |
Owen Anderson | 63ee220 | 2010-12-10 23:02:28 +0000 | [diff] [blame] | 375 | Value = Value - 4; |
Owen Anderson | fb20d89 | 2010-12-09 00:27:41 +0000 | [diff] [blame] | 376 | Value >>= 1; // Low bit is not encoded. |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 377 | |
Jim Grosbach | 56a2535 | 2010-12-13 19:25:46 +0000 | [diff] [blame] | 378 | uint32_t out = 0; |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 379 | bool I = Value & 0x800000; |
| 380 | bool J1 = Value & 0x400000; |
| 381 | bool J2 = Value & 0x200000; |
| 382 | J1 ^= I; |
| 383 | J2 ^= I; |
Jim Grosbach | e8eb1ea | 2010-12-14 16:25:15 +0000 | [diff] [blame] | 384 | |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 385 | out |= I << 26; // S bit |
| 386 | out |= !J1 << 13; // J1 bit |
| 387 | out |= !J2 << 11; // J2 bit |
| 388 | out |= (Value & 0x1FF800) << 5; // imm6 field |
| 389 | out |= (Value & 0x0007FF); // imm11 field |
Jim Grosbach | e8eb1ea | 2010-12-14 16:25:15 +0000 | [diff] [blame] | 390 | |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 391 | uint64_t swapped = (out & 0xFFFF0000) >> 16; |
| 392 | swapped |= (out & 0x0000FFFF) << 16; |
| 393 | return swapped; |
| 394 | } |
| 395 | case ARM::fixup_t2_condbranch: { |
| 396 | Value = Value - 4; |
| 397 | Value >>= 1; // Low bit is not encoded. |
Jim Grosbach | e8eb1ea | 2010-12-14 16:25:15 +0000 | [diff] [blame] | 398 | |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 399 | uint64_t out = 0; |
Owen Anderson | 8f07943 | 2010-12-09 01:02:09 +0000 | [diff] [blame] | 400 | out |= (Value & 0x80000) << 7; // S bit |
| 401 | out |= (Value & 0x40000) >> 7; // J2 bit |
| 402 | out |= (Value & 0x20000) >> 4; // J1 bit |
| 403 | out |= (Value & 0x1F800) << 5; // imm6 field |
| 404 | out |= (Value & 0x007FF); // imm11 field |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 405 | |
Jim Grosbach | 56a2535 | 2010-12-13 19:25:46 +0000 | [diff] [blame] | 406 | uint32_t swapped = (out & 0xFFFF0000) >> 16; |
Owen Anderson | fb20d89 | 2010-12-09 00:27:41 +0000 | [diff] [blame] | 407 | swapped |= (out & 0x0000FFFF) << 16; |
| 408 | return swapped; |
| 409 | } |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 410 | case ARM::fixup_arm_thumb_bl: { |
| 411 | // The value doesn't encode the low bit (always zero) and is offset by |
| 412 | // four. The value is encoded into disjoint bit positions in the destination |
| 413 | // opcode. x = unchanged, I = immediate value bit, S = sign extension bit |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 414 | // |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 415 | // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 416 | // |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 417 | // Note that the halfwords are stored high first, low second; so we need |
| 418 | // to transpose the fixup value here to map properly. |
Rafael Espindola | 298c8e1 | 2011-05-20 20:01:01 +0000 | [diff] [blame] | 419 | unsigned isNeg = (int64_t(Value - 4) < 0) ? 1 : 0; |
Bill Wendling | 797b7aa | 2010-12-09 00:44:33 +0000 | [diff] [blame] | 420 | uint32_t Binary = 0; |
| 421 | Value = 0x3fffff & ((Value - 4) >> 1); |
| 422 | Binary = (Value & 0x7ff) << 16; // Low imm11 value. |
| 423 | Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value. |
| 424 | Binary |= isNeg << 10; // Sign bit. |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 425 | return Binary; |
| 426 | } |
| 427 | case ARM::fixup_arm_thumb_blx: { |
| 428 | // The value doesn't encode the low two bits (always zero) and is offset by |
| 429 | // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit |
| 430 | // positions in the destination opcode. x = unchanged, I = immediate value |
| 431 | // bit, S = sign extension bit, 0 = zero. |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 432 | // |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 433 | // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0 |
Jim Grosbach | 7e294cf | 2010-12-13 19:18:13 +0000 | [diff] [blame] | 434 | // |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 435 | // Note that the halfwords are stored high first, low second; so we need |
| 436 | // to transpose the fixup value here to map properly. |
Rafael Espindola | 298c8e1 | 2011-05-20 20:01:01 +0000 | [diff] [blame] | 437 | unsigned isNeg = (int64_t(Value-4) < 0) ? 1 : 0; |
Bill Wendling | 797b7aa | 2010-12-09 00:44:33 +0000 | [diff] [blame] | 438 | uint32_t Binary = 0; |
| 439 | Value = 0xfffff & ((Value - 2) >> 2); |
| 440 | Binary = (Value & 0x3ff) << 17; // Low imm10L value. |
| 441 | Binary |= (Value & 0xffc00) >> 10; // High imm10H value. |
| 442 | Binary |= isNeg << 10; // Sign bit. |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 443 | return Binary; |
| 444 | } |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 445 | case ARM::fixup_arm_thumb_cp: |
Jim Grosbach | 0c2c217 | 2010-12-08 20:32:07 +0000 | [diff] [blame] | 446 | // Offset by 4, and don't encode the low two bits. Two bytes of that |
| 447 | // 'off by 4' is implicitly handled by the half-word ordering of the |
| 448 | // Thumb encoding, so we only need to adjust by 2 here. |
| 449 | return ((Value - 2) >> 2) & 0xff; |
Jim Grosbach | b492a7c | 2010-12-09 19:50:12 +0000 | [diff] [blame] | 450 | case ARM::fixup_arm_thumb_cb: { |
Bill Wendling | dff2f71 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 451 | // Offset by 4 and don't encode the lower bit, which is always 0. |
| 452 | uint32_t Binary = (Value - 4) >> 1; |
Owen Anderson | 86abd48 | 2010-12-14 19:42:53 +0000 | [diff] [blame] | 453 | return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3); |
Bill Wendling | dff2f71 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 454 | } |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 455 | case ARM::fixup_arm_thumb_br: |
| 456 | // Offset by 4 and don't encode the lower bit, which is always 0. |
| 457 | return ((Value - 4) >> 1) & 0x7ff; |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 458 | case ARM::fixup_arm_thumb_bcc: |
| 459 | // Offset by 4 and don't encode the lower bit, which is always 0. |
| 460 | return ((Value - 4) >> 1) & 0xff; |
Jim Grosbach | 2f19674 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 461 | case ARM::fixup_arm_pcrel_10_unscaled: { |
| 462 | Value = Value - 8; // ARM fixups offset by an additional word and don't |
| 463 | // need to adjust for the half-word ordering. |
| 464 | bool isAdd = true; |
| 465 | if ((int64_t)Value < 0) { |
| 466 | Value = -Value; |
| 467 | isAdd = false; |
| 468 | } |
| 469 | assert ((Value < 256) && "Out of range pc-relative fixup value!"); |
| 470 | return Value | (isAdd << 23); |
| 471 | } |
Jim Grosbach | 0c2c217 | 2010-12-08 20:32:07 +0000 | [diff] [blame] | 472 | case ARM::fixup_arm_pcrel_10: |
Owen Anderson | e2e0f58 | 2010-12-10 22:46:47 +0000 | [diff] [blame] | 473 | Value = Value - 4; // ARM fixups offset by an additional word and don't |
Jim Grosbach | 0c2c217 | 2010-12-08 20:32:07 +0000 | [diff] [blame] | 474 | // need to adjust for the half-word ordering. |
| 475 | // Fall through. |
| 476 | case ARM::fixup_t2_pcrel_10: { |
| 477 | // Offset by 4, adjusted by two due to the half-word ordering of thumb. |
Owen Anderson | e2e0f58 | 2010-12-10 22:46:47 +0000 | [diff] [blame] | 478 | Value = Value - 4; |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 479 | bool isAdd = true; |
| 480 | if ((int64_t)Value < 0) { |
| 481 | Value = -Value; |
| 482 | isAdd = false; |
| 483 | } |
| 484 | // These values don't encode the low two bits since they're always zero. |
| 485 | Value >>= 2; |
| 486 | assert ((Value < 256) && "Out of range pc-relative fixup value!"); |
| 487 | Value |= isAdd << 23; |
Jim Grosbach | 0c2c217 | 2010-12-08 20:32:07 +0000 | [diff] [blame] | 488 | |
Jim Grosbach | 2f19674 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 489 | // Same addressing mode as fixup_arm_pcrel_10, but with 16-bit halfwords |
| 490 | // swapped. |
Owen Anderson | d8e351b | 2010-12-08 00:18:36 +0000 | [diff] [blame] | 491 | if (Kind == ARM::fixup_t2_pcrel_10) { |
Jim Grosbach | 56a2535 | 2010-12-13 19:25:46 +0000 | [diff] [blame] | 492 | uint32_t swapped = (Value & 0xFFFF0000) >> 16; |
Owen Anderson | 255eafb | 2010-12-08 00:21:33 +0000 | [diff] [blame] | 493 | swapped |= (Value & 0x0000FFFF) << 16; |
Owen Anderson | d8e351b | 2010-12-08 00:18:36 +0000 | [diff] [blame] | 494 | return swapped; |
| 495 | } |
Jim Grosbach | 0c2c217 | 2010-12-08 20:32:07 +0000 | [diff] [blame] | 496 | |
Jason W Kim | 0c628c2 | 2010-12-01 22:46:50 +0000 | [diff] [blame] | 497 | return Value; |
| 498 | } |
| 499 | } |
| 500 | } |
| 501 | |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 502 | namespace { |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 503 | |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 504 | // FIXME: This should be in a separate file. |
| 505 | // ELF is an ELF of course... |
| 506 | class ELFARMAsmBackend : public ARMAsmBackend { |
| 507 | public: |
Rafael Espindola | dc9a8a3 | 2011-12-21 17:00:36 +0000 | [diff] [blame] | 508 | uint8_t OSABI; |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 509 | ELFARMAsmBackend(const Target &T, const StringRef TT, |
Rafael Espindola | dc9a8a3 | 2011-12-21 17:00:36 +0000 | [diff] [blame] | 510 | uint8_t _OSABI) |
| 511 | : ARMAsmBackend(T, TT), OSABI(_OSABI) { } |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 512 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 513 | void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize, |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 514 | uint64_t Value) const; |
| 515 | |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 516 | MCObjectWriter *createObjectWriter(raw_ostream &OS) const { |
Rafael Espindola | 69bbda0 | 2011-12-22 00:37:50 +0000 | [diff] [blame] | 517 | return createARMELFObjectWriter(OS, OSABI); |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 518 | } |
| 519 | }; |
| 520 | |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 521 | // FIXME: Raise this to share code between Darwin and ELF. |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 522 | void ELFARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data, |
Rafael Espindola | 179821a | 2010-12-06 19:08:48 +0000 | [diff] [blame] | 523 | unsigned DataSize, uint64_t Value) const { |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 524 | unsigned NumBytes = 4; // FIXME: 2 for Thumb |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 525 | Value = adjustFixupValue(Fixup.getKind(), Value); |
Bill Wendling | d832fa0 | 2010-12-07 23:11:00 +0000 | [diff] [blame] | 526 | if (!Value) return; // Doesn't change encoding. |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 527 | |
| 528 | unsigned Offset = Fixup.getOffset(); |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 529 | |
| 530 | // For each byte of the fragment that the fixup touches, mask in the bits from |
| 531 | // the fixup value. The Value has been "split up" into the appropriate |
| 532 | // bitfields above. |
| 533 | for (unsigned i = 0; i != NumBytes; ++i) |
| 534 | Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff); |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 535 | } |
| 536 | |
| 537 | // FIXME: This should be in a separate file. |
| 538 | class DarwinARMAsmBackend : public ARMAsmBackend { |
| 539 | public: |
Owen Anderson | 1721324 | 2011-04-01 21:07:39 +0000 | [diff] [blame] | 540 | const object::mach::CPUSubtypeARM Subtype; |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 541 | DarwinARMAsmBackend(const Target &T, const StringRef TT, |
| 542 | object::mach::CPUSubtypeARM st) |
| 543 | : ARMAsmBackend(T, TT), Subtype(st) { } |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 544 | |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 545 | MCObjectWriter *createObjectWriter(raw_ostream &OS) const { |
Jim Grosbach | 2fc6898 | 2011-06-22 20:14:52 +0000 | [diff] [blame] | 546 | return createARMMachObjectWriter(OS, /*Is64Bit=*/false, |
| 547 | object::mach::CTM_ARM, |
| 548 | Subtype); |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 549 | } |
| 550 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 551 | void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize, |
Owen Anderson | 1721324 | 2011-04-01 21:07:39 +0000 | [diff] [blame] | 552 | uint64_t Value) const; |
| 553 | |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 554 | virtual bool doesSectionRequireSymbols(const MCSection &Section) const { |
| 555 | return false; |
| 556 | } |
| 557 | }; |
| 558 | |
Bill Wendling | d832fa0 | 2010-12-07 23:11:00 +0000 | [diff] [blame] | 559 | /// getFixupKindNumBytes - The number of bytes the fixup may change. |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 560 | static unsigned getFixupKindNumBytes(unsigned Kind) { |
Jim Grosbach | 679cbd3 | 2010-11-09 01:37:15 +0000 | [diff] [blame] | 561 | switch (Kind) { |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 562 | default: |
| 563 | llvm_unreachable("Unknown fixup kind!"); |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 564 | |
Jim Grosbach | 6ec6eeb | 2010-12-17 18:39:10 +0000 | [diff] [blame] | 565 | case FK_Data_1: |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 566 | case ARM::fixup_arm_thumb_bcc: |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 567 | case ARM::fixup_arm_thumb_cp: |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 568 | case ARM::fixup_thumb_adr_pcrel_10: |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 569 | return 1; |
| 570 | |
Jim Grosbach | 6ec6eeb | 2010-12-17 18:39:10 +0000 | [diff] [blame] | 571 | case FK_Data_2: |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 572 | case ARM::fixup_arm_thumb_br: |
Jim Grosbach | b492a7c | 2010-12-09 19:50:12 +0000 | [diff] [blame] | 573 | case ARM::fixup_arm_thumb_cb: |
Bill Wendling | dff2f71 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 574 | return 2; |
| 575 | |
Jim Grosbach | 2f19674 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 576 | case ARM::fixup_arm_pcrel_10_unscaled: |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 577 | case ARM::fixup_arm_ldst_pcrel_12: |
| 578 | case ARM::fixup_arm_pcrel_10: |
| 579 | case ARM::fixup_arm_adr_pcrel_12: |
Jim Grosbach | 7b25ecf | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 580 | case ARM::fixup_arm_bl: |
| 581 | case ARM::fixup_arm_blx: |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 582 | case ARM::fixup_arm_condbranch: |
| 583 | case ARM::fixup_arm_uncondbranch: |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 584 | return 3; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 585 | |
| 586 | case FK_Data_4: |
Owen Anderson | d7b3f58 | 2010-12-09 01:51:07 +0000 | [diff] [blame] | 587 | case ARM::fixup_t2_ldst_pcrel_12: |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 588 | case ARM::fixup_t2_condbranch: |
| 589 | case ARM::fixup_t2_uncondbranch: |
Owen Anderson | d8e351b | 2010-12-08 00:18:36 +0000 | [diff] [blame] | 590 | case ARM::fixup_t2_pcrel_10: |
Owen Anderson | a838a25 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 591 | case ARM::fixup_t2_adr_pcrel_12: |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 592 | case ARM::fixup_arm_thumb_bl: |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 593 | case ARM::fixup_arm_thumb_blx: |
Evan Cheng | f3eb3bb | 2011-01-14 02:38:49 +0000 | [diff] [blame] | 594 | case ARM::fixup_arm_movt_hi16: |
| 595 | case ARM::fixup_arm_movw_lo16: |
| 596 | case ARM::fixup_arm_movt_hi16_pcrel: |
| 597 | case ARM::fixup_arm_movw_lo16_pcrel: |
| 598 | case ARM::fixup_t2_movt_hi16: |
| 599 | case ARM::fixup_t2_movw_lo16: |
| 600 | case ARM::fixup_t2_movt_hi16_pcrel: |
| 601 | case ARM::fixup_t2_movw_lo16_pcrel: |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 602 | return 4; |
Jim Grosbach | 679cbd3 | 2010-11-09 01:37:15 +0000 | [diff] [blame] | 603 | } |
| 604 | } |
| 605 | |
Jim Grosbach | ec34338 | 2012-01-18 18:52:16 +0000 | [diff] [blame] | 606 | void DarwinARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data, |
Rafael Espindola | 179821a | 2010-12-06 19:08:48 +0000 | [diff] [blame] | 607 | unsigned DataSize, uint64_t Value) const { |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 608 | unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind()); |
Jim Grosbach | 679cbd3 | 2010-11-09 01:37:15 +0000 | [diff] [blame] | 609 | Value = adjustFixupValue(Fixup.getKind(), Value); |
Bill Wendling | d832fa0 | 2010-12-07 23:11:00 +0000 | [diff] [blame] | 610 | if (!Value) return; // Doesn't change encoding. |
Jim Grosbach | 679cbd3 | 2010-11-09 01:37:15 +0000 | [diff] [blame] | 611 | |
Bill Wendling | d832fa0 | 2010-12-07 23:11:00 +0000 | [diff] [blame] | 612 | unsigned Offset = Fixup.getOffset(); |
| 613 | assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!"); |
| 614 | |
Jim Grosbach | 679cbd3 | 2010-11-09 01:37:15 +0000 | [diff] [blame] | 615 | // For each byte of the fragment that the fixup touches, mask in the |
| 616 | // bits from the fixup value. |
| 617 | for (unsigned i = 0; i != NumBytes; ++i) |
Bill Wendling | d832fa0 | 2010-12-07 23:11:00 +0000 | [diff] [blame] | 618 | Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff); |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 619 | } |
Bill Wendling | 52e635e | 2010-12-07 23:05:20 +0000 | [diff] [blame] | 620 | |
Jim Grosbach | f73fd72 | 2010-09-30 03:21:00 +0000 | [diff] [blame] | 621 | } // end anonymous namespace |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 622 | |
Evan Cheng | 78c10ee | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 623 | MCAsmBackend *llvm::createARMAsmBackend(const Target &T, StringRef TT) { |
Owen Anderson | 1721324 | 2011-04-01 21:07:39 +0000 | [diff] [blame] | 624 | Triple TheTriple(TT); |
Daniel Dunbar | 912225e | 2011-04-19 21:14:45 +0000 | [diff] [blame] | 625 | |
| 626 | if (TheTriple.isOSDarwin()) { |
Evan Cheng | a6eb256 | 2011-06-14 18:08:33 +0000 | [diff] [blame] | 627 | if (TheTriple.getArchName() == "armv4t" || |
| 628 | TheTriple.getArchName() == "thumbv4t") |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 629 | return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V4T); |
Evan Cheng | a6eb256 | 2011-06-14 18:08:33 +0000 | [diff] [blame] | 630 | else if (TheTriple.getArchName() == "armv5e" || |
| 631 | TheTriple.getArchName() == "thumbv5e") |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 632 | return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V5TEJ); |
Evan Cheng | a6eb256 | 2011-06-14 18:08:33 +0000 | [diff] [blame] | 633 | else if (TheTriple.getArchName() == "armv6" || |
Owen Anderson | 1721324 | 2011-04-01 21:07:39 +0000 | [diff] [blame] | 634 | TheTriple.getArchName() == "thumbv6") |
Jim Grosbach | d0d3f7e | 2011-08-16 17:06:20 +0000 | [diff] [blame] | 635 | return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V6); |
| 636 | return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V7); |
Owen Anderson | 1721324 | 2011-04-01 21:07:39 +0000 | [diff] [blame] | 637 | } |
Daniel Dunbar | 912225e | 2011-04-19 21:14:45 +0000 | [diff] [blame] | 638 | |
| 639 | if (TheTriple.isOSWindows()) |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 640 | assert(0 && "Windows not supported on ARM"); |
Daniel Dunbar | 912225e | 2011-04-19 21:14:45 +0000 | [diff] [blame] | 641 | |
Rafael Espindola | dc9a8a3 | 2011-12-21 17:00:36 +0000 | [diff] [blame] | 642 | uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(Triple(TT).getOS()); |
| 643 | return new ELFARMAsmBackend(T, TT, OSABI); |
Jason W Kim | d4d4f4f | 2010-09-30 02:17:26 +0000 | [diff] [blame] | 644 | } |