blob: ab604b989b48df986f1b72a70e0f6e6cfafd5aa0 [file] [log] [blame]
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001/**********************************************************
2 * Copyright 2008-2009 VMware, Inc. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person
5 * obtaining a copy of this software and associated documentation
6 * files (the "Software"), to deal in the Software without
7 * restriction, including without limitation the rights to use, copy,
8 * modify, merge, publish, distribute, sublicense, and/or sell copies
9 * of the Software, and to permit persons to whom the Software is
10 * furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be
13 * included in all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
16 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
17 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
19 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
20 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 *
24 **********************************************************/
25
Sinclair Yeh1ce3a272017-05-23 07:42:08 -060026#include "git_sha1.h" /* For MESA_GIT_SHA1 */
Brian Paul21ae5132013-11-18 14:50:33 -080027#include "util/u_format.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010028#include "util/u_memory.h"
José Fonseca28486882010-02-02 14:42:17 +000029#include "util/u_inlines.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010030#include "util/u_string.h"
31#include "util/u_math.h"
32
Brian Paulcf1adb72017-05-23 07:45:12 -060033#include "os/os_process.h"
34
Jakob Bornecrantz31926332009-11-16 19:56:18 +010035#include "svga_winsys.h"
Jakob Bornecrantz9ff10b62010-06-06 11:13:49 +010036#include "svga_public.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010037#include "svga_context.h"
José Fonseca974b6412011-04-27 12:02:08 +010038#include "svga_format.h"
Brian Paul0c84c392017-05-23 08:21:57 -060039#include "svga_msg.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010040#include "svga_screen.h"
Brian Paule0542512015-08-13 11:00:58 -070041#include "svga_tgsi.h"
Keith Whitwell287c94e2010-04-10 16:05:54 +010042#include "svga_resource_texture.h"
Keith Whitwell287c94e2010-04-10 16:05:54 +010043#include "svga_resource.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010044#include "svga_debug.h"
45
Jakob Bornecrantz31926332009-11-16 19:56:18 +010046#include "svga3d_shaderdefs.h"
Brian Paule0542512015-08-13 11:00:58 -070047#include "VGPU10ShaderTokens.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010048
Brian Paule0542512015-08-13 11:00:58 -070049/* NOTE: this constant may get moved into a svga3d*.h header file */
50#define SVGA3D_DX_MAX_RESOURCE_SIZE (128 * 1024 * 1024)
Jakob Bornecrantz31926332009-11-16 19:56:18 +010051
52#ifdef DEBUG
53int SVGA_DEBUG = 0;
54
55static const struct debug_named_value svga_debug_flags[] = {
Brian Paule0542512015-08-13 11:00:58 -070056 { "dma", DEBUG_DMA, NULL },
57 { "tgsi", DEBUG_TGSI, NULL },
58 { "pipe", DEBUG_PIPE, NULL },
59 { "state", DEBUG_STATE, NULL },
60 { "screen", DEBUG_SCREEN, NULL },
61 { "tex", DEBUG_TEX, NULL },
62 { "swtnl", DEBUG_SWTNL, NULL },
63 { "const", DEBUG_CONSTS, NULL },
64 { "viewport", DEBUG_VIEWPORT, NULL },
65 { "views", DEBUG_VIEWS, NULL },
66 { "perf", DEBUG_PERF, NULL },
67 { "flush", DEBUG_FLUSH, NULL },
68 { "sync", DEBUG_SYNC, NULL },
69 { "cache", DEBUG_CACHE, NULL },
70 { "streamout", DEBUG_STREAMOUT, NULL },
71 { "query", DEBUG_QUERY, NULL },
Brian Paul943f4f42017-04-10 13:48:21 -060072 { "samplers", DEBUG_SAMPLERS, NULL },
Joakim Sindholt8413b922010-06-01 20:11:30 +020073 DEBUG_NAMED_VALUE_END
Jakob Bornecrantz31926332009-11-16 19:56:18 +010074};
75#endif
76
77static const char *
78svga_get_vendor( struct pipe_screen *pscreen )
79{
80 return "VMware, Inc.";
81}
82
83
84static const char *
85svga_get_name( struct pipe_screen *pscreen )
86{
Brian Paul0295ac92011-08-26 13:56:39 -060087 const char *build = "", *llvm = "", *mutex = "";
88 static char name[100];
Jakob Bornecrantz31926332009-11-16 19:56:18 +010089#ifdef DEBUG
90 /* Only return internal details in the DEBUG version:
91 */
Brian Paul0295ac92011-08-26 13:56:39 -060092 build = "build: DEBUG;";
93 mutex = "mutex: " PIPE_ATOMIC ";";
Charmaine Leea5fd54f2016-08-11 18:41:52 -070094#elif defined(VMX86_STATS)
95 build = "build: OPT;";
Brian Paul0295ac92011-08-26 13:56:39 -060096#else
97 build = "build: RELEASE;";
98#endif
Brian Paule0542512015-08-13 11:00:58 -070099#ifdef HAVE_LLVM
100 llvm = "LLVM;";
101#endif
Brian Paul0295ac92011-08-26 13:56:39 -0600102
103 util_snprintf(name, sizeof(name), "SVGA3D; %s %s %s", build, mutex, llvm);
104 return name;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100105}
106
107
Brian Paule0542512015-08-13 11:00:58 -0700108/** Helper for querying float-valued device cap */
109static float
110get_float_cap(struct svga_winsys_screen *sws, unsigned cap, float defaultVal)
111{
112 SVGA3dDevCapResult result;
113 if (sws->get_cap(sws, cap, &result))
114 return result.f;
115 else
116 return defaultVal;
117}
118
119
120/** Helper for querying uint-valued device cap */
121static unsigned
122get_uint_cap(struct svga_winsys_screen *sws, unsigned cap, unsigned defaultVal)
123{
124 SVGA3dDevCapResult result;
125 if (sws->get_cap(sws, cap, &result))
126 return result.u;
127 else
128 return defaultVal;
129}
130
131
132/** Helper for querying boolean-valued device cap */
133static boolean
134get_bool_cap(struct svga_winsys_screen *sws, unsigned cap, boolean defaultVal)
135{
136 SVGA3dDevCapResult result;
137 if (sws->get_cap(sws, cap, &result))
138 return result.b;
139 else
140 return defaultVal;
141}
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100142
143
144static float
Marek Olšákbb71f922011-11-19 22:38:22 +0100145svga_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100146{
147 struct svga_screen *svgascreen = svga_screen(screen);
148 struct svga_winsys_screen *sws = svgascreen->sws;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100149
150 switch (param) {
Marek Olšákbb71f922011-11-19 22:38:22 +0100151 case PIPE_CAPF_MAX_LINE_WIDTH:
Brian Paulccd6bf82013-12-09 10:46:56 -0800152 return svgascreen->maxLineWidth;
Marek Olšákbb71f922011-11-19 22:38:22 +0100153 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
Brian Paulccd6bf82013-12-09 10:46:56 -0800154 return svgascreen->maxLineWidthAA;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100155
Marek Olšákbb71f922011-11-19 22:38:22 +0100156 case PIPE_CAPF_MAX_POINT_WIDTH:
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100157 /* fall-through */
Marek Olšákbb71f922011-11-19 22:38:22 +0100158 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
José Fonseca97733702012-02-27 11:12:12 +0000159 return svgascreen->maxPointSize;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100160
Marek Olšákbb71f922011-11-19 22:38:22 +0100161 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
Brian Paule0542512015-08-13 11:00:58 -0700162 return (float) get_uint_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY, 4);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100163
Marek Olšákbb71f922011-11-19 22:38:22 +0100164 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
Brian Paula9eda412012-01-17 16:28:10 -0700165 return 15.0;
Brian Paule0542512015-08-13 11:00:58 -0700166
Brian Paul55a89882012-06-26 14:41:46 -0600167 case PIPE_CAPF_GUARD_BAND_LEFT:
168 case PIPE_CAPF_GUARD_BAND_TOP:
169 case PIPE_CAPF_GUARD_BAND_RIGHT:
170 case PIPE_CAPF_GUARD_BAND_BOTTOM:
171 return 0.0;
Marek Olšákbb71f922011-11-19 22:38:22 +0100172 }
Brian Paul55a89882012-06-26 14:41:46 -0600173
174 debug_printf("Unexpected PIPE_CAPF_ query %u\n", param);
175 return 0;
Marek Olšákbb71f922011-11-19 22:38:22 +0100176}
177
178
179static int
180svga_get_param(struct pipe_screen *screen, enum pipe_cap param)
181{
182 struct svga_screen *svgascreen = svga_screen(screen);
183 struct svga_winsys_screen *sws = svgascreen->sws;
184 SVGA3dDevCapResult result;
185
186 switch (param) {
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100187 case PIPE_CAP_NPOT_TEXTURES:
Ilia Mirkin12d39b42013-10-04 04:32:15 -0400188 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
Ilia Mirkin9515d652016-08-20 22:40:33 -0400189 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100190 return 1;
191 case PIPE_CAP_TWO_SIDED_STENCIL:
192 return 1;
Brian Paul6f89f5a2012-04-16 10:35:20 -0600193 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
Brian Paule0542512015-08-13 11:00:58 -0700194 /*
195 * "In virtually every OpenGL implementation and hardware,
196 * GL_MAX_DUAL_SOURCE_DRAW_BUFFERS is 1"
197 * http://www.opengl.org/wiki/Blending
198 */
199 return sws->have_vgpu10 ? 1 : 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100200 case PIPE_CAP_ANISOTROPIC_FILTER:
201 return 1;
202 case PIPE_CAP_POINT_SPRITE:
203 return 1;
Christoph Bumiller8acaf862013-03-15 22:11:31 +0100204 case PIPE_CAP_TGSI_TEXCOORD:
205 return 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100206 case PIPE_CAP_MAX_RENDER_TARGETS:
Brian Paul34ce1a82013-11-07 17:28:33 -0700207 return svgascreen->max_color_buffers;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100208 case PIPE_CAP_OCCLUSION_QUERY:
209 return 1;
José Fonseca99762162012-12-09 09:50:34 +0000210 case PIPE_CAP_QUERY_TIME_ELAPSED:
Mathias Fröhlichcdbd5f42010-05-17 11:48:56 -0700211 return 0;
Brian Paule0542512015-08-13 11:00:58 -0700212 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
213 return sws->have_vgpu10;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100214 case PIPE_CAP_TEXTURE_SHADOW_MAP:
215 return 1;
Brian Paul9bd15ae2011-07-25 16:06:45 -0600216 case PIPE_CAP_TEXTURE_SWIZZLE:
217 return 1;
Christoph Bumiller729abfd2013-04-12 13:42:01 +0200218 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
219 return 0;
Marek Olšák978c1aa12012-04-11 15:40:00 +0200220 case PIPE_CAP_USER_VERTEX_BUFFERS:
Marek Olšákbf469f42012-04-24 21:14:44 +0200221 return 0;
Marek Olšák437ab1d2012-04-24 15:19:31 +0200222 case PIPE_CAP_USER_CONSTANT_BUFFERS:
Marek Olšák978c1aa12012-04-11 15:40:00 +0200223 return 1;
Marek Olšák1b749dc2012-04-24 17:31:17 +0200224 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
Brian Paule0542512015-08-13 11:00:58 -0700225 return 256;
José Fonseca2bb4d752010-02-12 17:01:48 +0000226
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100227 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
José Fonseca2bb4d752010-02-12 17:01:48 +0000228 {
229 unsigned levels = SVGA_MAX_TEXTURE_LEVELS;
230 if (sws->get_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH, &result))
231 levels = MIN2(util_logbase2(result.u) + 1, levels);
232 else
233 levels = 12 /* 2048x2048 */;
234 if (sws->get_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT, &result))
235 levels = MIN2(util_logbase2(result.u) + 1, levels);
236 else
237 levels = 12 /* 2048x2048 */;
238 return levels;
239 }
240
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100241 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
José Fonseca2bb4d752010-02-12 17:01:48 +0000242 if (!sws->get_cap(sws, SVGA3D_DEVCAP_MAX_VOLUME_EXTENT, &result))
243 return 8; /* max 128x128x128 */
244 return MIN2(util_logbase2(result.u) + 1, SVGA_MAX_TEXTURE_LEVELS);
245
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100246 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
José Fonseca6af833a2010-02-12 21:30:33 +0000247 /*
248 * No mechanism to query the host, and at least limited to 2048x2048 on
249 * certain hardware.
250 */
Jakob Bornecrantz2bb9c642011-12-15 13:04:56 +0100251 return MIN2(screen->get_param(screen, PIPE_CAP_MAX_TEXTURE_2D_LEVELS),
252 12 /* 2048x2048 */);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100253
Brian Paule0542512015-08-13 11:00:58 -0700254 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
255 return sws->have_vgpu10 ? SVGA3D_MAX_SURFACE_ARRAYSIZE : 0;
256
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100257 case PIPE_CAP_BLEND_EQUATION_SEPARATE: /* req. for GL 1.5 */
258 return 1;
259
Luca Barbieri6c4037502010-01-21 05:36:14 +0100260 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
Luca Barbieri6c4037502010-01-21 05:36:14 +0100261 return 1;
Brian Paul1d05caf2013-09-30 09:47:31 -0600262 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
Brian Paule0542512015-08-13 11:00:58 -0700263 return sws->have_vgpu10;
Brian Paul1d05caf2013-09-30 09:47:31 -0600264 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
265 return 0;
266 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
Brian Paule0542512015-08-13 11:00:58 -0700267 return !sws->have_vgpu10;
Luca Barbieri6c4037502010-01-21 05:36:14 +0100268
Brian Pauld7707ef2012-04-04 16:04:00 -0600269 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
270 return 1; /* The color outputs of vertex shaders are not clamped */
271 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
272 return 0; /* The driver can't clamp vertex colors */
273 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
274 return 0; /* The driver can't clamp fragment colors */
275
Brian Paulecc48052012-04-05 15:28:09 -0600276 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
Brian Paul80efb522012-06-26 12:59:30 -0600277 return 1; /* expected for GL_ARB_framebuffer_object */
278
Brian Paul3bc39412012-06-26 16:37:33 -0600279 case PIPE_CAP_GLSL_FEATURE_LEVEL:
Brian Paule0542512015-08-13 11:00:58 -0700280 return sws->have_vgpu10 ? 330 : 120;
Brian Paul3bc39412012-06-26 16:37:33 -0600281
Marek Olšák3e10ab62013-03-14 17:18:43 +0100282 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
Brian Paul360610c2013-09-30 09:47:31 -0600283 return 0;
Marek Olšák3e10ab62013-03-14 17:18:43 +0100284
Brian Paul055dbd52013-11-05 17:24:22 -0700285 case PIPE_CAP_SM3:
286 return 1;
287
Brian Paule0542512015-08-13 11:00:58 -0700288 case PIPE_CAP_DEPTH_CLIP_DISABLE:
289 case PIPE_CAP_INDEP_BLEND_ENABLE:
290 case PIPE_CAP_CONDITIONAL_RENDER:
291 case PIPE_CAP_QUERY_TIMESTAMP:
292 case PIPE_CAP_TGSI_INSTANCEID:
293 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
294 case PIPE_CAP_SEAMLESS_CUBE_MAP:
295 case PIPE_CAP_FAKE_SW_MSAA:
296 return sws->have_vgpu10;
297
298 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
299 return sws->have_vgpu10 ? SVGA3D_DX_MAX_SOTARGETS : 0;
300 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
301 return sws->have_vgpu10 ? 4 : 0;
302 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
303 return sws->have_vgpu10 ? SVGA3D_MAX_STREAMOUT_DECLS : 0;
304 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
Ilia Mirkin3fdeb7c2016-10-14 00:03:12 -0400305 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
Brian Paule0542512015-08-13 11:00:58 -0700306 return 0;
307 case PIPE_CAP_TEXTURE_MULTISAMPLE:
308 return svgascreen->ms_samples ? 1 : 0;
309
310 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
Brian Paul3b28eaa2017-07-10 08:36:15 -0600311 /* convert bytes to texels for the case of the largest texel
312 * size: float[4].
313 */
314 return SVGA3D_DX_MAX_RESOURCE_SIZE / (4 * sizeof(float));
Brian Paule0542512015-08-13 11:00:58 -0700315
316 case PIPE_CAP_MIN_TEXEL_OFFSET:
317 return sws->have_vgpu10 ? VGPU10_MIN_TEXEL_FETCH_OFFSET : 0;
318 case PIPE_CAP_MAX_TEXEL_OFFSET:
319 return sws->have_vgpu10 ? VGPU10_MAX_TEXEL_FETCH_OFFSET : 0;
320
321 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
322 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
323 return 0;
324
325 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
326 return sws->have_vgpu10 ? 256 : 0;
327 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
328 return sws->have_vgpu10 ? 1024 : 0;
329
330 case PIPE_CAP_PRIMITIVE_RESTART:
331 return 1; /* may be a sw fallback, depending on restart index */
332
Charmaine Lee63032312015-12-22 11:20:41 -0800333 case PIPE_CAP_GENERATE_MIPMAP:
Neha Bhende79885132016-06-28 12:59:19 -0700334 return sws->have_generate_mipmap_cmd;
Charmaine Lee63032312015-12-22 11:20:41 -0800335
Sinclair Yeh56a6e892017-05-15 16:22:53 -0700336 case PIPE_CAP_NATIVE_FENCE_FD:
337 return sws->have_fence_fd;
338
Brian Paulecc48052012-04-05 15:28:09 -0600339 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
Neha Bhende652bc4b2017-07-14 10:59:46 -0700340 return 1;
341
342 /* Unsupported features */
Brian Paulecc48052012-04-05 15:28:09 -0600343 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
Brian Paulecc48052012-04-05 15:28:09 -0600344 case PIPE_CAP_SHADER_STENCIL_EXPORT:
Brian Paulecc48052012-04-05 15:28:09 -0600345 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
Brian Paulecc48052012-04-05 15:28:09 -0600346 case PIPE_CAP_INDEP_BLEND_FUNC:
Brian Paulecc48052012-04-05 15:28:09 -0600347 case PIPE_CAP_TEXTURE_BARRIER:
Ilia Mirkin746e5262014-06-26 20:01:50 -0400348 case PIPE_CAP_MAX_VERTEX_STREAMS:
Brian Paulecc48052012-04-05 15:28:09 -0600349 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
Brian Paul55a89882012-06-26 14:41:46 -0600350 case PIPE_CAP_COMPUTE:
Fredrik Höglundaf372122012-06-18 22:50:02 +0200351 case PIPE_CAP_START_INSTANCE:
Dave Airlieadd3a072012-11-10 06:34:14 +1000352 case PIPE_CAP_CUBE_MAP_ARRAY:
Andreas Boll38d65a92013-01-31 09:35:14 +0100353 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
Brian Paul0289eba2013-04-03 08:19:44 -0600354 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
Ilia Mirkin32b71242014-07-03 11:15:18 -0400355 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
Dave Airlie2fcbec42013-09-21 18:45:43 +1000356 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
357 case PIPE_CAP_TEXTURE_GATHER_SM5:
Marek Olšákdb8886e2014-01-27 21:57:42 +0100358 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
Dave Airliebe5276a2014-02-11 13:26:08 +1000359 case PIPE_CAP_TEXTURE_QUERY_LOD:
Ilia Mirkin88d8d882014-03-30 18:21:04 -0400360 case PIPE_CAP_SAMPLE_SHADING:
Ilia Mirkind95df4f2014-04-26 23:44:57 -0400361 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
Christoph Bumiller4b586a22014-05-17 01:20:19 +0200362 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
Christoph Bumillerbc198f82013-04-05 14:29:36 +0200363 case PIPE_CAP_DRAW_INDIRECT:
Ilia Mirkind67b9ba2015-12-31 13:30:13 -0500364 case PIPE_CAP_MULTI_DRAW_INDIRECT:
365 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
Ilia Mirkin8ee74ce2014-08-14 00:04:41 -0400366 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
Tobias Klausmannfd5edee2014-08-17 03:37:19 +0200367 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
Ilia Mirkinc1130952014-08-20 19:45:10 -0400368 case PIPE_CAP_SAMPLER_VIEW_TARGET:
Mathias Fröhlich56088132014-09-14 15:17:07 +0200369 case PIPE_CAP_CLIP_HALFZ:
Roland Scheideggerade8b262014-12-12 04:13:43 +0100370 case PIPE_CAP_VERTEXID_NOBASE:
Ilia Mirkin7c211a12015-02-01 09:01:50 -0500371 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
Axel Davyeb1c12d2015-01-17 14:30:17 +0100372 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
Ilia Mirkine9f43d62016-01-02 18:55:48 -0500373 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
Ilia Mirkinebfb5442016-01-02 21:56:45 -0500374 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
Nicolai Hähnle654670b2016-01-11 17:38:08 -0500375 case PIPE_CAP_INVALIDATE_BUFFER:
Rob Clarkd6408372015-08-10 11:41:29 -0400376 case PIPE_CAP_STRING_MARKER:
Nicolai Hähnle6af6d7b2016-01-26 10:27:58 -0500377 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
Marek Olšákd2e4c9e2016-02-01 21:56:50 +0100378 case PIPE_CAP_QUERY_MEMORY_INFO:
Marek Olšákdcb2b772016-02-29 20:22:37 +0100379 case PIPE_CAP_PCI_GROUP:
380 case PIPE_CAP_PCI_BUS:
381 case PIPE_CAP_PCI_DEVICE:
382 case PIPE_CAP_PCI_FUNCTION:
Bas Nieuwenhuizen70dcd842016-04-12 15:00:31 +0200383 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
Brian Paulecc48052012-04-05 15:28:09 -0600384 return 0;
Siavash Eliasi75081392013-11-28 12:26:33 +0330385 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
386 return 64;
Brian Paule0542512015-08-13 11:00:58 -0700387 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
388 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
Brian Paulc66dc0e2012-04-30 16:01:08 -0600389 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
Brian Paule0542512015-08-13 11:00:58 -0700390 return 1; /* need 4-byte alignment for all offsets and strides */
Timothy Arceri89e68062014-08-19 21:09:58 -1000391 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
392 return 2048;
Brian Paul71682c12013-05-29 18:07:11 -0600393 case PIPE_CAP_MAX_VIEWPORTS:
394 return 1;
Tom Stellard4e90bc92013-07-09 21:21:39 -0700395 case PIPE_CAP_ENDIANNESS:
396 return PIPE_ENDIAN_LITTLE;
Emil Velikov3a6b68b2014-08-14 21:09:43 +0100397
398 case PIPE_CAP_VENDOR_ID:
399 return 0x15ad; /* VMware Inc. */
400 case PIPE_CAP_DEVICE_ID:
401 return 0x0405; /* assume SVGA II */
402 case PIPE_CAP_ACCELERATED:
403 return 0; /* XXX: */
404 case PIPE_CAP_VIDEO_MEMORY:
405 /* XXX: Query the host ? */
406 return 1;
Neha Bhendefa2cdd92016-06-23 11:21:31 -0600407 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
408 return sws->have_vgpu10;
Neha Bhende6a431482016-08-11 16:56:01 -0700409 case PIPE_CAP_CLEAR_TEXTURE:
410 return sws->have_vgpu10;
Emil Velikov3a6b68b2014-08-14 21:09:43 +0100411 case PIPE_CAP_UMA:
Marek Olšák8b587ee2015-02-10 14:00:57 +0100412 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
Marek Olšák79ffc08a2015-04-29 15:44:55 +0200413 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
Marek Olšák26222932015-06-12 14:24:17 +0200414 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
Marek Olšák44dc1d32015-08-10 19:37:01 +0200415 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
416 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
Marek Olšák3b7800e2015-08-10 02:11:48 +0200417 case PIPE_CAP_DEPTH_BOUNDS_TEST:
Ilia Mirkinf46a53f2015-09-11 17:29:49 -0400418 case PIPE_CAP_TGSI_TXQS:
Marek Olšákf3b37e32015-09-27 19:32:07 +0200419 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
Marek Olšákd74e7b62015-09-27 21:02:15 +0200420 case PIPE_CAP_SHAREABLE_SHADERS:
Ilia Mirkin87b4e4e2015-12-29 16:49:32 -0500421 case PIPE_CAP_DRAW_PARAMETERS:
Marek Olšák34738a92016-01-02 20:45:00 +0100422 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
423 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
Nicolai Hähnle3abb5482016-01-26 10:26:30 -0500424 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
Ilia Mirkinf9e6f462016-01-09 23:30:16 -0500425 case PIPE_CAP_QUERY_BUFFER_OBJECT:
Edward O'Callaghan4bc91302016-02-17 20:59:52 +1100426 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
Tobias Klausmann2be258e2016-05-08 22:44:07 +0200427 case PIPE_CAP_CULL_DISTANCE:
Kenneth Graunke70048eb2016-05-20 21:05:34 -0700428 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
Ilia Mirkinedfa7a42016-05-29 11:39:52 -0400429 case PIPE_CAP_TGSI_VOTE:
Ilia Mirkin07fcb062016-06-11 15:26:45 -0400430 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
Axel Davy59a69292016-06-13 22:28:32 +0200431 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
Józef Kucia3cd28fe2016-07-19 13:07:24 +0200432 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
Nicolai Hähnle700a5712016-10-07 09:42:55 +0200433 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
Nicolai Hähnle611166b2016-11-18 20:49:54 +0100434 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
Marek Olšáke51baeb2016-12-31 13:34:11 +0100435 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
Ilia Mirkinee3ebe62017-01-01 23:10:00 -0500436 case PIPE_CAP_TGSI_FS_FBFETCH:
Ilia Mirkin6e409382017-01-16 22:14:38 -0500437 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
Nicolai Hähnlea020cb32017-01-27 10:35:13 +0100438 case PIPE_CAP_DOUBLES:
Dave Airlief8045062016-06-09 10:13:03 +1000439 case PIPE_CAP_INT64:
Ilia Mirkinb0900332017-02-04 22:31:29 -0500440 case PIPE_CAP_INT64_DIVMOD:
Marek Olšákbf3cdf02017-03-07 02:09:03 +0100441 case PIPE_CAP_TGSI_TEX_TXF_LZ:
Nicolai Hähnled0c7f922017-03-29 20:44:57 +0200442 case PIPE_CAP_TGSI_CLOCK:
Lyudeffe2bd62017-03-16 18:00:05 -0400443 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
Nicolai Hähnled6e6fa02017-02-02 21:10:44 +0100444 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
Nicolai Hähnled3e6f6d2017-03-30 11:16:09 +0200445 case PIPE_CAP_TGSI_BALLOT:
Nicolai Hähnle17f24a92017-04-13 21:54:54 +0200446 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
Marek Olšák70dcb732017-04-30 01:18:43 +0200447 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
Marek Olšák50189372017-05-15 16:30:30 +0200448 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
Lyude467af442017-05-24 15:42:39 -0400449 case PIPE_CAP_POST_DEPTH_COVERAGE:
Samuel Pitoiset973822b2017-02-16 13:43:16 +0100450 case PIPE_CAP_BINDLESS_TEXTURE:
Nicolai Hähnle01f15982017-06-25 18:31:11 +0200451 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
Nicolai Hähnlea6777992017-07-26 19:16:14 +0200452 case PIPE_CAP_QUERY_SO_OVERFLOW:
Timothy Arceri4e4042d2017-08-03 13:54:45 +1000453 case PIPE_CAP_MEMOBJ:
Timothy Arceric96e45e2017-08-17 20:12:42 +1000454 case PIPE_CAP_LOAD_CONSTBUF:
Marek Olšák41b85152017-09-26 15:56:15 +0200455 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
Eric Anholtac0051a2017-07-27 12:05:56 -0700456 case PIPE_CAP_TILE_RASTER_ORDER:
Dave Airlied3fdd662017-11-01 09:40:33 +1000457 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
Marek Olšák24d63182017-10-26 01:50:44 +0200458 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
Emil Velikov3a6b68b2014-08-14 21:09:43 +0100459 return 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100460 }
Brian Paul55a89882012-06-26 14:41:46 -0600461
462 debug_printf("Unexpected PIPE_CAP_ query %u\n", param);
463 return 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100464}
465
Brian Paule0542512015-08-13 11:00:58 -0700466
467static int
Brian Paul637e5712017-03-05 12:13:02 -0700468vgpu9_get_shader_param(struct pipe_screen *screen,
469 enum pipe_shader_type shader,
Brian Paule0542512015-08-13 11:00:58 -0700470 enum pipe_shader_cap param)
Luca Barbieria508d2d2010-09-05 20:50:50 +0200471{
472 struct svga_screen *svgascreen = svga_screen(screen);
473 struct svga_winsys_screen *sws = svgascreen->sws;
Brian Paule0542512015-08-13 11:00:58 -0700474 unsigned val;
475
476 assert(!sws->have_vgpu10);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200477
478 switch (shader)
479 {
480 case PIPE_SHADER_FRAGMENT:
481 switch (param)
482 {
483 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
484 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
Brian Paul43f46ca2016-04-25 17:12:50 -0600485 return get_uint_cap(sws,
486 SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS,
487 512);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200488 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
489 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
Brian Paul94b219b2011-10-11 09:30:09 -0600490 return 512;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200491 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
492 return SVGA3D_MAX_NESTING_LEVEL;
493 case PIPE_SHADER_CAP_MAX_INPUTS:
494 return 10;
Marek Olšák5f5b83c2014-10-01 20:28:17 +0200495 case PIPE_SHADER_CAP_MAX_OUTPUTS:
496 return svgascreen->max_color_buffers;
Marek Olšák04f2c882014-07-24 20:32:08 +0200497 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
498 return 224 * sizeof(float[4]);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200499 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
500 return 1;
501 case PIPE_SHADER_CAP_MAX_TEMPS:
Brian Paule0542512015-08-13 11:00:58 -0700502 val = get_uint_cap(sws, SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS, 32);
503 return MIN2(val, SVGA3D_TEMPREG_MAX);
José Fonseca2d958852010-12-01 15:41:12 +0000504 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
Brian Paule8d09f82017-09-26 09:58:55 -0600505 /*
506 * Although PS 3.0 has some addressing abilities it can only represent
507 * loops that can be statically determined and unrolled. Given we can
508 * only handle a subset of the cases that the state tracker already
509 * does it is better to defer loop unrolling to the state tracker.
510 */
José Fonseca2d958852010-12-01 15:41:12 +0000511 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200512 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
Brian Paul395fac22013-09-30 09:47:31 -0600513 return 0;
Brian Paul13f3ae52013-02-01 11:16:54 -0700514 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
515 return 0;
Marek Olšák93edd152010-11-12 03:08:47 +0100516 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
517 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
518 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
519 return 0;
Marek Olšák9aa089e2010-11-14 15:34:59 +0100520 case PIPE_SHADER_CAP_SUBROUTINES:
521 return 0;
Jan Vesely9c871502017-09-20 16:01:27 -0400522 case PIPE_SHADER_CAP_INT64_ATOMICS:
Brian Paul971905b2011-08-09 08:58:47 -0600523 case PIPE_SHADER_CAP_INTEGERS:
524 return 0;
Jan Vesely7b2c5542017-09-01 17:47:55 -0400525 case PIPE_SHADER_CAP_FP16:
526 return 0;
Marek Olšákf5bfe542011-09-27 22:22:06 +0200527 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
Roland Scheidegger2983c032013-11-26 02:30:41 +0100528 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
Marek Olšákf5bfe542011-09-27 22:22:06 +0200529 return 16;
Brian Paul9ced3fc2014-05-05 10:19:56 -0600530 case PIPE_SHADER_CAP_PREFERRED_IR:
531 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100532 case PIPE_SHADER_CAP_SUPPORTED_IRS:
533 return 0;
Ilia Mirkin899d7792014-07-25 17:03:33 -0400534 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
Ilia Mirkinf883df72015-02-19 20:15:28 -0500535 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Nicolai Hähnlecad959d2017-09-15 16:51:14 +0200536 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
Marek Olšák216543e2015-02-28 00:26:31 +0100537 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
Marek Olšákb6ebe7e2015-05-25 19:30:44 +0200538 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400539 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500540 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200541 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Samuel Pitoiset3a927e02017-04-25 00:31:46 +0200542 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
Dave Airlie2a064232017-08-08 13:13:03 +1000543 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
544 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
Brian Paul986adb92014-07-03 08:25:48 -0600545 return 0;
Marek Olšák814f3142015-10-20 18:26:02 +0200546 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
547 return 32;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200548 }
Brian Paul9ced3fc2014-05-05 10:19:56 -0600549 /* If we get here, we failed to handle a cap above */
550 debug_printf("Unexpected fragment shader query %u\n", param);
551 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200552 case PIPE_SHADER_VERTEX:
553 switch (param)
554 {
555 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
556 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
Brian Paule0542512015-08-13 11:00:58 -0700557 return get_uint_cap(sws, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS,
558 512);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200559 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
560 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
561 /* XXX: until we have vertex texture support */
562 return 0;
563 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
564 return SVGA3D_MAX_NESTING_LEVEL;
565 case PIPE_SHADER_CAP_MAX_INPUTS:
566 return 16;
Marek Olšák5f5b83c2014-10-01 20:28:17 +0200567 case PIPE_SHADER_CAP_MAX_OUTPUTS:
568 return 10;
Marek Olšák04f2c882014-07-24 20:32:08 +0200569 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
570 return 256 * sizeof(float[4]);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200571 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
572 return 1;
573 case PIPE_SHADER_CAP_MAX_TEMPS:
Brian Paule0542512015-08-13 11:00:58 -0700574 val = get_uint_cap(sws, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS, 32);
575 return MIN2(val, SVGA3D_TEMPREG_MAX);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200576 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
Brian Paul395fac22013-09-30 09:47:31 -0600577 return 0;
Brian Paul13f3ae52013-02-01 11:16:54 -0700578 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
579 return 0;
Marek Olšák93edd152010-11-12 03:08:47 +0100580 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
581 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
Brian Paul94b219b2011-10-11 09:30:09 -0600582 return 1;
Marek Olšák93edd152010-11-12 03:08:47 +0100583 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
584 return 0;
585 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
586 return 1;
Marek Olšák9aa089e2010-11-14 15:34:59 +0100587 case PIPE_SHADER_CAP_SUBROUTINES:
588 return 0;
Brian Paul4d5497d2017-09-26 09:57:02 -0600589 case PIPE_SHADER_CAP_INT64_ATOMICS:
Bryan Cain17b695e2011-05-05 21:10:28 -0500590 case PIPE_SHADER_CAP_INTEGERS:
591 return 0;
Jan Vesely7b2c5542017-09-01 17:47:55 -0400592 case PIPE_SHADER_CAP_FP16:
593 return 0;
Brian Paulecc48052012-04-05 15:28:09 -0600594 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
Roland Scheidegger2983c032013-11-26 02:30:41 +0100595 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
Brian Paulecc48052012-04-05 15:28:09 -0600596 return 0;
Brian Paul9ced3fc2014-05-05 10:19:56 -0600597 case PIPE_SHADER_CAP_PREFERRED_IR:
598 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100599 case PIPE_SHADER_CAP_SUPPORTED_IRS:
600 return 0;
Brian Paul71b155a2015-02-20 08:09:36 -0700601 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
602 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Nicolai Hähnlecad959d2017-09-15 16:51:14 +0200603 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
Marek Olšák216543e2015-02-28 00:26:31 +0100604 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
Marek Olšákb6ebe7e2015-05-25 19:30:44 +0200605 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400606 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500607 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200608 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Samuel Pitoiset3a927e02017-04-25 00:31:46 +0200609 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
Dave Airlie2a064232017-08-08 13:13:03 +1000610 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
611 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
Brian Paul986adb92014-07-03 08:25:48 -0600612 return 0;
Marek Olšák814f3142015-10-20 18:26:02 +0200613 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
614 return 32;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200615 }
Brian Paul9ced3fc2014-05-05 10:19:56 -0600616 /* If we get here, we failed to handle a cap above */
617 debug_printf("Unexpected vertex shader query %u\n", param);
618 return 0;
Brian Paulecc48052012-04-05 15:28:09 -0600619 case PIPE_SHADER_GEOMETRY:
Brian Paul4f08cde2013-10-16 08:26:42 -0600620 case PIPE_SHADER_COMPUTE:
Brian Paule31bce42015-06-24 10:41:52 -0600621 case PIPE_SHADER_TESS_CTRL:
622 case PIPE_SHADER_TESS_EVAL:
623 /* no support for geometry, tess or compute shaders at this time */
Brian Paulecc48052012-04-05 15:28:09 -0600624 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200625 default:
Brian Paul55a89882012-06-26 14:41:46 -0600626 debug_printf("Unexpected shader type (%u) query\n", shader);
Brian Paulecc48052012-04-05 15:28:09 -0600627 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200628 }
629 return 0;
630}
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100631
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100632
Brian Paule0542512015-08-13 11:00:58 -0700633static int
Brian Paul637e5712017-03-05 12:13:02 -0700634vgpu10_get_shader_param(struct pipe_screen *screen,
635 enum pipe_shader_type shader,
Brian Paule0542512015-08-13 11:00:58 -0700636 enum pipe_shader_cap param)
637{
638 struct svga_screen *svgascreen = svga_screen(screen);
639 struct svga_winsys_screen *sws = svgascreen->sws;
640
641 assert(sws->have_vgpu10);
642 (void) sws; /* silence unused var warnings in non-debug builds */
643
644 /* Only VS, GS, FS supported */
645 if (shader != PIPE_SHADER_VERTEX &&
646 shader != PIPE_SHADER_GEOMETRY &&
647 shader != PIPE_SHADER_FRAGMENT) {
648 return 0;
649 }
650
651 /* NOTE: we do not query the device for any caps/limits at this time */
652
653 /* Generally the same limits for vertex, geometry and fragment shaders */
654 switch (param) {
655 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
656 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
657 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
658 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
659 return 64 * 1024;
660 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
661 return 64;
662 case PIPE_SHADER_CAP_MAX_INPUTS:
663 if (shader == PIPE_SHADER_FRAGMENT)
664 return VGPU10_MAX_FS_INPUTS;
665 else if (shader == PIPE_SHADER_GEOMETRY)
666 return VGPU10_MAX_GS_INPUTS;
667 else
668 return VGPU10_MAX_VS_INPUTS;
669 case PIPE_SHADER_CAP_MAX_OUTPUTS:
670 if (shader == PIPE_SHADER_FRAGMENT)
671 return VGPU10_MAX_FS_OUTPUTS;
672 else if (shader == PIPE_SHADER_GEOMETRY)
673 return VGPU10_MAX_GS_OUTPUTS;
674 else
675 return VGPU10_MAX_VS_OUTPUTS;
676 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
677 return VGPU10_MAX_CONSTANT_BUFFER_ELEMENT_COUNT * sizeof(float[4]);
678 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
679 return svgascreen->max_const_buffers;
680 case PIPE_SHADER_CAP_MAX_TEMPS:
681 return VGPU10_MAX_TEMPS;
682 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
683 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
684 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
685 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
686 return TRUE; /* XXX verify */
Brian Paule0542512015-08-13 11:00:58 -0700687 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
688 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
689 case PIPE_SHADER_CAP_SUBROUTINES:
690 case PIPE_SHADER_CAP_INTEGERS:
691 return TRUE;
Jan Vesely7b2c5542017-09-01 17:47:55 -0400692 case PIPE_SHADER_CAP_FP16:
693 return FALSE;
Brian Paule0542512015-08-13 11:00:58 -0700694 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
695 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
696 return SVGA3D_DX_MAX_SAMPLERS;
697 case PIPE_SHADER_CAP_PREFERRED_IR:
698 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100699 case PIPE_SHADER_CAP_SUPPORTED_IRS:
Brian Paule8d09f82017-09-26 09:58:55 -0600700 return 0;
Brian Paule0542512015-08-13 11:00:58 -0700701 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
702 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Nicolai Hähnlecad959d2017-09-15 16:51:14 +0200703 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
Brian Paule0542512015-08-13 11:00:58 -0700704 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
705 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400706 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500707 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200708 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Samuel Pitoiset3a927e02017-04-25 00:31:46 +0200709 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
Brian Paul4d5497d2017-09-26 09:57:02 -0600710 case PIPE_SHADER_CAP_INT64_ATOMICS:
Brian Paul501591e2017-11-16 16:35:49 -0700711 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
712 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
Brian Paule0542512015-08-13 11:00:58 -0700713 return 0;
Brian Paulf1682fd2015-10-20 18:22:43 -0600714 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
715 return 32;
Brian Paule0542512015-08-13 11:00:58 -0700716 default:
717 debug_printf("Unexpected vgpu10 shader query %u\n", param);
718 return 0;
719 }
720 return 0;
721}
722
723
724static int
Brian Paul637e5712017-03-05 12:13:02 -0700725svga_get_shader_param(struct pipe_screen *screen, enum pipe_shader_type shader,
Brian Paule0542512015-08-13 11:00:58 -0700726 enum pipe_shader_cap param)
727{
728 struct svga_screen *svgascreen = svga_screen(screen);
729 struct svga_winsys_screen *sws = svgascreen->sws;
730 if (sws->have_vgpu10) {
731 return vgpu10_get_shader_param(screen, shader, param);
732 }
733 else {
734 return vgpu9_get_shader_param(screen, shader, param);
735 }
736}
737
738
Brian Paula4455482014-01-23 15:04:40 -0700739/**
Brian Paule0542512015-08-13 11:00:58 -0700740 * Implement pipe_screen::is_format_supported().
Brian Paula4455482014-01-23 15:04:40 -0700741 * \param bindings bitmask of PIPE_BIND_x flags
742 */
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100743static boolean
744svga_is_format_supported( struct pipe_screen *screen,
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200745 enum pipe_format format,
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100746 enum pipe_texture_target target,
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200747 unsigned sample_count,
Brian Paula4455482014-01-23 15:04:40 -0700748 unsigned bindings)
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100749{
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +0100750 struct svga_screen *ss = svga_screen(screen);
José Fonseca974b6412011-04-27 12:02:08 +0100751 SVGA3dSurfaceFormat svga_format;
752 SVGA3dSurfaceFormatCaps caps;
753 SVGA3dSurfaceFormatCaps mask;
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200754
Brian Paula4455482014-01-23 15:04:40 -0700755 assert(bindings);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100756
José Fonseca974b6412011-04-27 12:02:08 +0100757 if (sample_count > 1) {
Brian Paule0542512015-08-13 11:00:58 -0700758 /* In ms_samples, if bit N is set it means that we support
759 * multisample with N+1 samples per pixel.
760 */
761 if ((ss->ms_samples & (1 << (sample_count - 1))) == 0) {
762 return FALSE;
763 }
José Fonseca974b6412011-04-27 12:02:08 +0100764 }
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200765
Brian Paula4455482014-01-23 15:04:40 -0700766 svga_format = svga_translate_format(ss, format, bindings);
José Fonseca974b6412011-04-27 12:02:08 +0100767 if (svga_format == SVGA3D_FORMAT_INVALID) {
768 return FALSE;
769 }
770
Neha Bhende9a7d42b2017-05-04 11:25:18 -0700771 if (!ss->sws->have_vgpu10 &&
772 util_format_is_srgb(format) &&
773 (bindings & PIPE_BIND_DISPLAY_TARGET)) {
774 /* We only support sRGB rendering with vgpu10 */
Brian Paule0542512015-08-13 11:00:58 -0700775 return FALSE;
776 }
777
778 /*
779 * For VGPU10 vertex formats, skip querying host capabilities
780 */
781
782 if (ss->sws->have_vgpu10 && (bindings & PIPE_BIND_VERTEX_BUFFER)) {
783 SVGA3dSurfaceFormat svga_format;
784 unsigned flags;
785 svga_translate_vertex_format_vgpu10(format, &svga_format, &flags);
786 return svga_format != SVGA3D_FORMAT_INVALID;
787 }
788
José Fonseca974b6412011-04-27 12:02:08 +0100789 /*
790 * Override host capabilities, so that we end up with the same
791 * visuals for all virtual hardware implementations.
792 */
793
Brian Paula4455482014-01-23 15:04:40 -0700794 if (bindings & PIPE_BIND_DISPLAY_TARGET) {
José Fonseca974b6412011-04-27 12:02:08 +0100795 switch (svga_format) {
796 case SVGA3D_A8R8G8B8:
797 case SVGA3D_X8R8G8B8:
798 case SVGA3D_R5G6B5:
799 break;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100800
Brian Paule0542512015-08-13 11:00:58 -0700801 /* VGPU10 formats */
802 case SVGA3D_B8G8R8A8_UNORM:
803 case SVGA3D_B8G8R8X8_UNORM:
804 case SVGA3D_B5G6R5_UNORM:
Neha Bhende9a7d42b2017-05-04 11:25:18 -0700805 case SVGA3D_B8G8R8X8_UNORM_SRGB:
806 case SVGA3D_B8G8R8A8_UNORM_SRGB:
807 case SVGA3D_R8G8B8A8_UNORM_SRGB:
Brian Paule0542512015-08-13 11:00:58 -0700808 break;
809
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100810 /* Often unsupported/problematic. This means we end up with the same
811 * visuals for all virtual hardware implementations.
812 */
Brian Paule0095542012-02-24 17:46:44 +0100813 case SVGA3D_A4R4G4B4:
814 case SVGA3D_A1R5G5B5:
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100815 return FALSE;
Brian Paule8d09f82017-09-26 09:58:55 -0600816
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100817 default:
José Fonseca974b6412011-04-27 12:02:08 +0100818 return FALSE;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100819 }
820 }
Brian Paule8d09f82017-09-26 09:58:55 -0600821
José Fonseca974b6412011-04-27 12:02:08 +0100822 /*
823 * Query the host capabilities.
824 */
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100825
José Fonseca974b6412011-04-27 12:02:08 +0100826 svga_get_format_cap(ss, svga_format, &caps);
827
Brian Paule0542512015-08-13 11:00:58 -0700828 if (bindings & PIPE_BIND_RENDER_TARGET) {
829 /* Check that the color surface is blendable, unless it's an
830 * integer format.
831 */
832 if (!svga_format_is_integer(svga_format) &&
833 (caps.value & SVGA3DFORMAT_OP_NOALPHABLEND)) {
834 return FALSE;
835 }
836 }
837
José Fonseca974b6412011-04-27 12:02:08 +0100838 mask.value = 0;
Brian Paula4455482014-01-23 15:04:40 -0700839 if (bindings & PIPE_BIND_RENDER_TARGET) {
Brian Paule0542512015-08-13 11:00:58 -0700840 mask.value |= SVGA3DFORMAT_OP_OFFSCREEN_RENDERTARGET;
José Fonseca974b6412011-04-27 12:02:08 +0100841 }
Brian Paula4455482014-01-23 15:04:40 -0700842 if (bindings & PIPE_BIND_DEPTH_STENCIL) {
Brian Paule0542512015-08-13 11:00:58 -0700843 mask.value |= SVGA3DFORMAT_OP_ZSTENCIL;
José Fonseca974b6412011-04-27 12:02:08 +0100844 }
Brian Paula4455482014-01-23 15:04:40 -0700845 if (bindings & PIPE_BIND_SAMPLER_VIEW) {
Brian Paule0542512015-08-13 11:00:58 -0700846 mask.value |= SVGA3DFORMAT_OP_TEXTURE;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100847 }
848
Brian Paul92c3d5a2013-11-19 07:54:17 -0800849 if (target == PIPE_TEXTURE_CUBE) {
Brian Paule0542512015-08-13 11:00:58 -0700850 mask.value |= SVGA3DFORMAT_OP_CUBETEXTURE;
Brian Paul92c3d5a2013-11-19 07:54:17 -0800851 }
Brian Paule0542512015-08-13 11:00:58 -0700852 else if (target == PIPE_TEXTURE_3D) {
853 mask.value |= SVGA3DFORMAT_OP_VOLUMETEXTURE;
Brian Paul92c3d5a2013-11-19 07:54:17 -0800854 }
855
José Fonseca974b6412011-04-27 12:02:08 +0100856 return (caps.value & mask.value) == mask.value;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100857}
858
859
860static void
861svga_fence_reference(struct pipe_screen *screen,
862 struct pipe_fence_handle **ptr,
863 struct pipe_fence_handle *fence)
864{
865 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
866 sws->fence_reference(sws, ptr, fence);
867}
868
869
Marek Olšákbfe88e62011-03-07 22:57:54 +0100870static boolean
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100871svga_fence_finish(struct pipe_screen *screen,
Marek Olšák54272e12016-08-06 16:41:42 +0200872 struct pipe_context *ctx,
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100873 struct pipe_fence_handle *fence,
Marek Olšákb39bccb2011-03-05 21:23:54 +0100874 uint64_t timeout)
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100875{
876 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600877 boolean retVal;
Keith Whitwellb9116882009-11-27 12:18:22 +0000878
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600879 SVGA_STATS_TIME_PUSH(sws, SVGA_STATS_TIME_FENCEFINISH);
Marek Olšák3da1c792015-06-26 13:13:16 +0200880
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600881 if (!timeout) {
882 retVal = sws->fence_signalled(sws, fence, 0) == 0;
883 }
884 else {
885 SVGA_DBG(DEBUG_DMA|DEBUG_PERF, "%s fence_ptr %p\n",
886 __FUNCTION__, fence);
Keith Whitwellb9116882009-11-27 12:18:22 +0000887
Sinclair Yeh65175df2017-05-03 11:48:25 -0700888 retVal = sws->fence_finish(sws, fence, timeout, 0) == 0;
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600889 }
890
891 SVGA_STATS_TIME_POP(sws);
892
893 return retVal;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100894}
895
896
Brian Paul3838eda2013-04-01 17:51:43 -0600897static int
Sinclair Yeh56a6e892017-05-15 16:22:53 -0700898svga_fence_get_fd(struct pipe_screen *screen,
899 struct pipe_fence_handle *fence)
900{
901 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
902
903 return sws->fence_get_fd(sws, fence, TRUE);
904}
905
906
907static int
Brian Paul3838eda2013-04-01 17:51:43 -0600908svga_get_driver_query_info(struct pipe_screen *screen,
909 unsigned index,
910 struct pipe_driver_query_info *info)
911{
Brian Paulaa9af322015-12-08 09:30:32 -0700912#define QUERY(NAME, ENUM, UNITS) \
913 {NAME, ENUM, {0}, UNITS, PIPE_DRIVER_QUERY_RESULT_TYPE_AVERAGE, 0, 0x0}
914
Brian Paul3838eda2013-04-01 17:51:43 -0600915 static const struct pipe_driver_query_info queries[] = {
Neha Bhende9bc7e312015-10-09 16:10:16 -0600916 /* per-frame counters */
Brian Paulaa9af322015-12-08 09:30:32 -0700917 QUERY("num-draw-calls", SVGA_QUERY_NUM_DRAW_CALLS,
918 PIPE_DRIVER_QUERY_TYPE_UINT64),
919 QUERY("num-fallbacks", SVGA_QUERY_NUM_FALLBACKS,
920 PIPE_DRIVER_QUERY_TYPE_UINT64),
921 QUERY("num-flushes", SVGA_QUERY_NUM_FLUSHES,
922 PIPE_DRIVER_QUERY_TYPE_UINT64),
923 QUERY("num-validations", SVGA_QUERY_NUM_VALIDATIONS,
924 PIPE_DRIVER_QUERY_TYPE_UINT64),
925 QUERY("map-buffer-time", SVGA_QUERY_MAP_BUFFER_TIME,
926 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS),
Charmaine Leeee398142016-08-31 14:49:52 -0700927 QUERY("num-buffers-mapped", SVGA_QUERY_NUM_BUFFERS_MAPPED,
928 PIPE_DRIVER_QUERY_TYPE_UINT64),
929 QUERY("num-textures-mapped", SVGA_QUERY_NUM_TEXTURES_MAPPED,
Brian Paulaa9af322015-12-08 09:30:32 -0700930 PIPE_DRIVER_QUERY_TYPE_UINT64),
931 QUERY("num-bytes-uploaded", SVGA_QUERY_NUM_BYTES_UPLOADED,
932 PIPE_DRIVER_QUERY_TYPE_BYTES),
Brian Paul192ee9a2016-02-29 14:26:12 -0700933 QUERY("command-buffer-size", SVGA_QUERY_COMMAND_BUFFER_SIZE,
934 PIPE_DRIVER_QUERY_TYPE_BYTES),
Brian Paul7e8cf342016-03-04 09:14:34 -0700935 QUERY("flush-time", SVGA_QUERY_FLUSH_TIME,
936 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS),
Brian Paul3af78b42016-03-04 15:59:32 -0700937 QUERY("surface-write-flushes", SVGA_QUERY_SURFACE_WRITE_FLUSHES,
938 PIPE_DRIVER_QUERY_TYPE_UINT64),
Charmaine Lee79e343b2016-03-10 10:57:24 -0800939 QUERY("num-readbacks", SVGA_QUERY_NUM_READBACKS,
940 PIPE_DRIVER_QUERY_TYPE_UINT64),
Charmaine Lee0a1d91e2016-03-11 14:33:39 -0800941 QUERY("num-resource-updates", SVGA_QUERY_NUM_RESOURCE_UPDATES,
942 PIPE_DRIVER_QUERY_TYPE_UINT64),
943 QUERY("num-buffer-uploads", SVGA_QUERY_NUM_BUFFER_UPLOADS,
944 PIPE_DRIVER_QUERY_TYPE_UINT64),
945 QUERY("num-const-buf-updates", SVGA_QUERY_NUM_CONST_BUF_UPDATES,
946 PIPE_DRIVER_QUERY_TYPE_UINT64),
947 QUERY("num-const-updates", SVGA_QUERY_NUM_CONST_UPDATES,
948 PIPE_DRIVER_QUERY_TYPE_UINT64),
Neha Bhende9bc7e312015-10-09 16:10:16 -0600949
950 /* running total counters */
Brian Paulaa9af322015-12-08 09:30:32 -0700951 QUERY("memory-used", SVGA_QUERY_MEMORY_USED,
952 PIPE_DRIVER_QUERY_TYPE_BYTES),
953 QUERY("num-shaders", SVGA_QUERY_NUM_SHADERS,
954 PIPE_DRIVER_QUERY_TYPE_UINT64),
955 QUERY("num-resources", SVGA_QUERY_NUM_RESOURCES,
956 PIPE_DRIVER_QUERY_TYPE_UINT64),
957 QUERY("num-state-objects", SVGA_QUERY_NUM_STATE_OBJECTS,
958 PIPE_DRIVER_QUERY_TYPE_UINT64),
959 QUERY("num-surface-views", SVGA_QUERY_NUM_SURFACE_VIEWS,
960 PIPE_DRIVER_QUERY_TYPE_UINT64),
Charmaine Lee78e628a2015-12-21 11:07:08 -0800961 QUERY("num-generate-mipmap", SVGA_QUERY_NUM_GENERATE_MIPMAP,
962 PIPE_DRIVER_QUERY_TYPE_UINT64),
Brian Paule3f5b8a2017-06-16 16:36:43 -0600963 QUERY("num-failed-allocations", SVGA_QUERY_NUM_FAILED_ALLOCATIONS,
964 PIPE_DRIVER_QUERY_TYPE_UINT64),
Brian Paul3838eda2013-04-01 17:51:43 -0600965 };
Brian Paulaa9af322015-12-08 09:30:32 -0700966#undef QUERY
Brian Paul3838eda2013-04-01 17:51:43 -0600967
968 if (!info)
Brian Paule0184b32016-04-25 09:34:40 -0600969 return ARRAY_SIZE(queries);
Brian Paul3838eda2013-04-01 17:51:43 -0600970
Brian Paule0184b32016-04-25 09:34:40 -0600971 if (index >= ARRAY_SIZE(queries))
Brian Paul3838eda2013-04-01 17:51:43 -0600972 return 0;
973
974 *info = queries[index];
975 return 1;
976}
977
978
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100979static void
Brian Paul0c84c392017-05-23 08:21:57 -0600980init_logging(struct pipe_screen *screen)
981{
982 static const char *log_prefix = "Mesa: ";
983 char host_log[1000];
984
985 /* Log Version to Host */
986 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
987 "%s%s", log_prefix, svga_get_name(screen));
988 svga_host_log(host_log);
989
990 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
Eric Engestromb0582062017-10-16 17:14:28 +0100991 "%s%s"
992#ifdef MESA_GIT_SHA1
993 " (" MESA_GIT_SHA1 ")"
994#endif
995 , log_prefix, PACKAGE_VERSION);
Brian Paul0c84c392017-05-23 08:21:57 -0600996 svga_host_log(host_log);
997
998 /* If the SVGA_EXTRA_LOGGING env var is set, log the process's command
999 * line (program name and arguments).
1000 */
1001 if (debug_get_bool_option("SVGA_EXTRA_LOGGING", FALSE)) {
1002 char cmdline[1000];
1003 if (os_get_command_line(cmdline, sizeof(cmdline))) {
1004 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
1005 "%s%s", log_prefix, cmdline);
1006 svga_host_log(host_log);
1007 }
1008 }
1009}
1010
1011
1012static void
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001013svga_destroy_screen( struct pipe_screen *screen )
1014{
1015 struct svga_screen *svgascreen = svga_screen(screen);
Brian Paule8d09f82017-09-26 09:58:55 -06001016
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001017 svga_screen_cache_cleanup(svgascreen);
1018
Timothy Arceribe188282017-03-05 12:32:04 +11001019 mtx_destroy(&svgascreen->swc_mutex);
1020 mtx_destroy(&svgascreen->tex_mutex);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001021
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001022 svgascreen->sws->destroy(svgascreen->sws);
Brian Paule8d09f82017-09-26 09:58:55 -06001023
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001024 FREE(svgascreen);
1025}
1026
1027
1028/**
1029 * Create a new svga_screen object
1030 */
1031struct pipe_screen *
1032svga_screen_create(struct svga_winsys_screen *sws)
1033{
1034 struct svga_screen *svgascreen;
1035 struct pipe_screen *screen;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001036
1037#ifdef DEBUG
1038 SVGA_DEBUG = debug_get_flags_option("SVGA_DEBUG", svga_debug_flags, 0 );
1039#endif
1040
1041 svgascreen = CALLOC_STRUCT(svga_screen);
1042 if (!svgascreen)
1043 goto error1;
1044
1045 svgascreen->debug.force_level_surface_view =
1046 debug_get_bool_option("SVGA_FORCE_LEVEL_SURFACE_VIEW", FALSE);
1047 svgascreen->debug.force_surface_view =
1048 debug_get_bool_option("SVGA_FORCE_SURFACE_VIEW", FALSE);
1049 svgascreen->debug.force_sampler_view =
1050 debug_get_bool_option("SVGA_FORCE_SAMPLER_VIEW", FALSE);
1051 svgascreen->debug.no_surface_view =
1052 debug_get_bool_option("SVGA_NO_SURFACE_VIEW", FALSE);
1053 svgascreen->debug.no_sampler_view =
1054 debug_get_bool_option("SVGA_NO_SAMPLER_VIEW", FALSE);
Brian Paul4f74b372016-08-31 14:49:41 -06001055 svgascreen->debug.no_cache_index_buffers =
1056 debug_get_bool_option("SVGA_NO_CACHE_INDEX_BUFFERS", FALSE);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001057
1058 screen = &svgascreen->screen;
1059
1060 screen->destroy = svga_destroy_screen;
1061 screen->get_name = svga_get_name;
1062 screen->get_vendor = svga_get_vendor;
Giuseppe Bilotta76039b32015-03-22 07:21:01 +01001063 screen->get_device_vendor = svga_get_vendor; // TODO actual device vendor
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001064 screen->get_param = svga_get_param;
Luca Barbieria508d2d2010-09-05 20:50:50 +02001065 screen->get_shader_param = svga_get_shader_param;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001066 screen->get_paramf = svga_get_paramf;
Brian Paule0542512015-08-13 11:00:58 -07001067 screen->get_timestamp = NULL;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001068 screen->is_format_supported = svga_is_format_supported;
Keith Whitwell7f41f542010-02-08 12:55:59 +00001069 screen->context_create = svga_context_create;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001070 screen->fence_reference = svga_fence_reference;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001071 screen->fence_finish = svga_fence_finish;
Sinclair Yeh56a6e892017-05-15 16:22:53 -07001072 screen->fence_get_fd = svga_fence_get_fd;
1073
Brian Paul3838eda2013-04-01 17:51:43 -06001074 screen->get_driver_query_info = svga_get_driver_query_info;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001075 svgascreen->sws = sws;
1076
Keith Whitwell287c94e2010-04-10 16:05:54 +01001077 svga_init_screen_resource_functions(svgascreen);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001078
José Fonseca83082722011-02-23 18:30:27 +00001079 if (sws->get_hw_version) {
1080 svgascreen->hw_version = sws->get_hw_version(sws);
1081 } else {
1082 svgascreen->hw_version = SVGA3D_HWVERSION_WS65_B1;
1083 }
1084
Brian Paul577e1142017-04-06 14:55:53 -06001085 if (svgascreen->hw_version < SVGA3D_HWVERSION_WS8_B1) {
1086 /* too old for 3D acceleration */
1087 debug_printf("Hardware version 0x%x is too old for accerated 3D\n",
1088 svgascreen->hw_version);
1089 goto error2;
1090 }
1091
José Fonseca6759ad52011-04-08 15:21:10 +01001092 /*
1093 * The D16, D24X8, and D24S8 formats always do an implicit shadow compare
1094 * when sampled from, where as the DF16, DF24, and D24S8_INT do not. So
1095 * we prefer the later when available.
1096 *
1097 * This mimics hardware vendors extensions for D3D depth sampling. See also
1098 * http://aras-p.info/texts/D3D9GPUHacks.html
1099 */
1100
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001101 {
José Fonseca974b6412011-04-27 12:02:08 +01001102 boolean has_df16, has_df24, has_d24s8_int;
1103 SVGA3dSurfaceFormatCaps caps;
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001104 SVGA3dSurfaceFormatCaps mask;
1105 mask.value = 0;
1106 mask.zStencil = 1;
1107 mask.texture = 1;
1108
José Fonseca974b6412011-04-27 12:02:08 +01001109 svgascreen->depth.z16 = SVGA3D_Z_D16;
1110 svgascreen->depth.x8z24 = SVGA3D_Z_D24X8;
1111 svgascreen->depth.s8z24 = SVGA3D_Z_D24S8;
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001112
José Fonseca974b6412011-04-27 12:02:08 +01001113 svga_get_format_cap(svgascreen, SVGA3D_Z_DF16, &caps);
1114 has_df16 = (caps.value & mask.value) == mask.value;
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001115
José Fonseca974b6412011-04-27 12:02:08 +01001116 svga_get_format_cap(svgascreen, SVGA3D_Z_DF24, &caps);
1117 has_df24 = (caps.value & mask.value) == mask.value;
1118
1119 svga_get_format_cap(svgascreen, SVGA3D_Z_D24S8_INT, &caps);
1120 has_d24s8_int = (caps.value & mask.value) == mask.value;
1121
1122 /* XXX: We might want some other logic here.
1123 * Like if we only have d24s8_int we should
1124 * emulate the other formats with that.
1125 */
1126 if (has_df16) {
1127 svgascreen->depth.z16 = SVGA3D_Z_DF16;
1128 }
1129 if (has_df24) {
1130 svgascreen->depth.x8z24 = SVGA3D_Z_DF24;
1131 }
1132 if (has_d24s8_int) {
1133 svgascreen->depth.s8z24 = SVGA3D_Z_D24S8_INT;
1134 }
José Fonseca6759ad52011-04-08 15:21:10 +01001135 }
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001136
Brian Paulccd6bf82013-12-09 10:46:56 -08001137 /* Query device caps
1138 */
Brian Paule0542512015-08-13 11:00:58 -07001139 if (sws->have_vgpu10) {
1140 svgascreen->haveProvokingVertex
1141 = get_bool_cap(sws, SVGA3D_DEVCAP_DX_PROVOKING_VERTEX, FALSE);
1142 svgascreen->haveLineSmooth = TRUE;
1143 svgascreen->maxPointSize = 80.0F;
1144 svgascreen->max_color_buffers = SVGA3D_DX_MAX_RENDER_TARGETS;
Brian Paulccd6bf82013-12-09 10:46:56 -08001145
Brian Paule0542512015-08-13 11:00:58 -07001146 /* Multisample samples per pixel */
Brian Paulb7e67b22016-04-04 19:39:58 -06001147 if (debug_get_bool_option("SVGA_MSAA", TRUE)) {
1148 svgascreen->ms_samples =
1149 get_uint_cap(sws, SVGA3D_DEVCAP_MULTISAMPLE_MASKABLESAMPLES, 0);
1150 }
Brian Paulccd6bf82013-12-09 10:46:56 -08001151
Brian Pauldc62ddf2017-07-20 14:53:07 -06001152 /* We only support 4x, 8x, 16x MSAA */
1153 svgascreen->ms_samples &= ((1 << (4-1)) |
1154 (1 << (8-1)) |
1155 (1 << (16-1)));
1156
Brian Paule0542512015-08-13 11:00:58 -07001157 /* Maximum number of constant buffers */
1158 svgascreen->max_const_buffers =
1159 get_uint_cap(sws, SVGA3D_DEVCAP_DX_MAX_CONSTANT_BUFFERS, 1);
1160 assert(svgascreen->max_const_buffers <= SVGA_MAX_CONST_BUFS);
1161 }
1162 else {
1163 /* VGPU9 */
1164 unsigned vs_ver = get_uint_cap(sws, SVGA3D_DEVCAP_VERTEX_SHADER_VERSION,
1165 SVGA3DVSVERSION_NONE);
1166 unsigned fs_ver = get_uint_cap(sws, SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION,
1167 SVGA3DPSVERSION_NONE);
Brian Paulccd6bf82013-12-09 10:46:56 -08001168
Brian Paule0542512015-08-13 11:00:58 -07001169 /* we require Shader model 3.0 or later */
1170 if (fs_ver < SVGA3DPSVERSION_30 || vs_ver < SVGA3DVSVERSION_30) {
1171 goto error2;
1172 }
Brian Paulccd6bf82013-12-09 10:46:56 -08001173
Brian Paule0542512015-08-13 11:00:58 -07001174 svgascreen->haveProvokingVertex = FALSE;
1175
1176 svgascreen->haveLineSmooth =
1177 get_bool_cap(sws, SVGA3D_DEVCAP_LINE_AA, FALSE);
1178
1179 svgascreen->maxPointSize =
1180 get_float_cap(sws, SVGA3D_DEVCAP_MAX_POINT_SIZE, 1.0f);
1181 /* Keep this to a reasonable size to avoid failures in conform/pntaa.c */
1182 svgascreen->maxPointSize = MIN2(svgascreen->maxPointSize, 80.0f);
1183
1184 /* The SVGA3D device always supports 4 targets at this time, regardless
1185 * of what querying SVGA3D_DEVCAP_MAX_RENDER_TARGETS might return.
1186 */
1187 svgascreen->max_color_buffers = 4;
1188
1189 /* Only support one constant buffer
1190 */
1191 svgascreen->max_const_buffers = 1;
1192
1193 /* No multisampling */
1194 svgascreen->ms_samples = 0;
1195 }
1196
1197 /* common VGPU9 / VGPU10 caps */
1198 svgascreen->haveLineStipple =
1199 get_bool_cap(sws, SVGA3D_DEVCAP_LINE_STIPPLE, FALSE);
1200
1201 svgascreen->maxLineWidth =
Brian Paulc2b92da2017-06-15 11:31:53 -06001202 MAX2(1.0, get_float_cap(sws, SVGA3D_DEVCAP_MAX_LINE_WIDTH, 1.0f));
Brian Paule0542512015-08-13 11:00:58 -07001203
1204 svgascreen->maxLineWidthAA =
Brian Paulc2b92da2017-06-15 11:31:53 -06001205 MAX2(1.0, get_float_cap(sws, SVGA3D_DEVCAP_MAX_AA_LINE_WIDTH, 1.0f));
Brian Paule0542512015-08-13 11:00:58 -07001206
1207 if (0) {
1208 debug_printf("svga: haveProvokingVertex %u\n",
1209 svgascreen->haveProvokingVertex);
Brian Paulccd6bf82013-12-09 10:46:56 -08001210 debug_printf("svga: haveLineStip %u "
Brian Paulc2b92da2017-06-15 11:31:53 -06001211 "haveLineSmooth %u maxLineWidth %.2f maxLineWidthAA %.2f\n",
Brian Paulccd6bf82013-12-09 10:46:56 -08001212 svgascreen->haveLineStipple, svgascreen->haveLineSmooth,
Brian Paulc2b92da2017-06-15 11:31:53 -06001213 svgascreen->maxLineWidth, svgascreen->maxLineWidthAA);
Brian Paule0542512015-08-13 11:00:58 -07001214 debug_printf("svga: maxPointSize %g\n", svgascreen->maxPointSize);
Brian Paul243fd022016-05-18 13:01:03 -06001215 debug_printf("svga: msaa samples mask: 0x%x\n", svgascreen->ms_samples);
José Fonseca97733702012-02-27 11:12:12 +00001216 }
1217
Timothy Arceri75b47dd2017-03-05 12:00:15 +11001218 (void) mtx_init(&svgascreen->tex_mutex, mtx_plain);
Brian Paul4a6fdea2017-05-23 13:16:56 -06001219 (void) mtx_init(&svgascreen->swc_mutex, mtx_recursive);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001220
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001221 svga_screen_cache_init(svgascreen);
1222
Brian Paul0c84c392017-05-23 08:21:57 -06001223 init_logging(screen);
Brian Paulcf1adb72017-05-23 07:45:12 -06001224
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001225 return screen;
1226error2:
1227 FREE(svgascreen);
1228error1:
1229 return NULL;
1230}
1231
Brian Paule8d09f82017-09-26 09:58:55 -06001232
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001233struct svga_winsys_screen *
1234svga_winsys_screen(struct pipe_screen *screen)
1235{
1236 return svga_screen(screen)->sws;
1237}
1238
Brian Paule8d09f82017-09-26 09:58:55 -06001239
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001240#ifdef DEBUG
1241struct svga_screen *
1242svga_screen(struct pipe_screen *screen)
1243{
1244 assert(screen);
1245 assert(screen->destroy == svga_destroy_screen);
1246 return (struct svga_screen *)screen;
1247}
1248#endif