blob: f3af568725852db489dc610d2e2347c677f18f06 [file] [log] [blame]
Jerome Glissefd266ec2010-09-17 10:41:50 -04001/*
2 * Copyright 2010 Jerome Glisse <glisse@freedesktop.org>
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
Marek Olšák330b6c82012-03-05 15:17:00 +010023#include "r600_formats.h"
Marek Olšák555c8d52012-10-12 18:30:51 +020024#include "r600_shader.h"
Marek Olšák330b6c82012-03-05 15:17:00 +010025#include "r600d.h"
Jerome Glissefd266ec2010-09-17 10:41:50 -040026
Marek Olšák330b6c82012-03-05 15:17:00 +010027#include "pipe/p_shader_tokens.h"
Kai Wasserbäch8fb7f1a2011-08-27 17:51:51 +020028#include "util/u_pack_color.h"
29#include "util/u_memory.h"
Kai Wasserbäch8fb7f1a2011-08-27 17:51:51 +020030#include "util/u_framebuffer.h"
Dave Airlied1cc87c2012-03-24 13:37:16 +000031#include "util/u_dual_blend.h"
Henri Verbeet3fccc142011-07-05 01:58:47 +020032
33static uint32_t r600_translate_blend_function(int blend_func)
34{
35 switch (blend_func) {
36 case PIPE_BLEND_ADD:
37 return V_028804_COMB_DST_PLUS_SRC;
38 case PIPE_BLEND_SUBTRACT:
39 return V_028804_COMB_SRC_MINUS_DST;
40 case PIPE_BLEND_REVERSE_SUBTRACT:
41 return V_028804_COMB_DST_MINUS_SRC;
42 case PIPE_BLEND_MIN:
43 return V_028804_COMB_MIN_DST_SRC;
44 case PIPE_BLEND_MAX:
45 return V_028804_COMB_MAX_DST_SRC;
46 default:
47 R600_ERR("Unknown blend function %d\n", blend_func);
48 assert(0);
49 break;
50 }
51 return 0;
52}
53
54static uint32_t r600_translate_blend_factor(int blend_fact)
55{
56 switch (blend_fact) {
57 case PIPE_BLENDFACTOR_ONE:
58 return V_028804_BLEND_ONE;
59 case PIPE_BLENDFACTOR_SRC_COLOR:
60 return V_028804_BLEND_SRC_COLOR;
61 case PIPE_BLENDFACTOR_SRC_ALPHA:
62 return V_028804_BLEND_SRC_ALPHA;
63 case PIPE_BLENDFACTOR_DST_ALPHA:
64 return V_028804_BLEND_DST_ALPHA;
65 case PIPE_BLENDFACTOR_DST_COLOR:
66 return V_028804_BLEND_DST_COLOR;
67 case PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE:
68 return V_028804_BLEND_SRC_ALPHA_SATURATE;
69 case PIPE_BLENDFACTOR_CONST_COLOR:
70 return V_028804_BLEND_CONST_COLOR;
71 case PIPE_BLENDFACTOR_CONST_ALPHA:
72 return V_028804_BLEND_CONST_ALPHA;
73 case PIPE_BLENDFACTOR_ZERO:
74 return V_028804_BLEND_ZERO;
75 case PIPE_BLENDFACTOR_INV_SRC_COLOR:
76 return V_028804_BLEND_ONE_MINUS_SRC_COLOR;
77 case PIPE_BLENDFACTOR_INV_SRC_ALPHA:
78 return V_028804_BLEND_ONE_MINUS_SRC_ALPHA;
79 case PIPE_BLENDFACTOR_INV_DST_ALPHA:
80 return V_028804_BLEND_ONE_MINUS_DST_ALPHA;
81 case PIPE_BLENDFACTOR_INV_DST_COLOR:
82 return V_028804_BLEND_ONE_MINUS_DST_COLOR;
83 case PIPE_BLENDFACTOR_INV_CONST_COLOR:
84 return V_028804_BLEND_ONE_MINUS_CONST_COLOR;
85 case PIPE_BLENDFACTOR_INV_CONST_ALPHA:
86 return V_028804_BLEND_ONE_MINUS_CONST_ALPHA;
87 case PIPE_BLENDFACTOR_SRC1_COLOR:
88 return V_028804_BLEND_SRC1_COLOR;
89 case PIPE_BLENDFACTOR_SRC1_ALPHA:
90 return V_028804_BLEND_SRC1_ALPHA;
91 case PIPE_BLENDFACTOR_INV_SRC1_COLOR:
92 return V_028804_BLEND_INV_SRC1_COLOR;
93 case PIPE_BLENDFACTOR_INV_SRC1_ALPHA:
94 return V_028804_BLEND_INV_SRC1_ALPHA;
95 default:
96 R600_ERR("Bad blend factor %d not supported!\n", blend_fact);
97 assert(0);
98 break;
99 }
100 return 0;
101}
102
Marek Olšák8698a3b2012-08-02 22:31:22 +0200103static unsigned r600_tex_dim(unsigned dim, unsigned nr_samples)
Henri Verbeet3fccc142011-07-05 01:58:47 +0200104{
105 switch (dim) {
106 default:
107 case PIPE_TEXTURE_1D:
108 return V_038000_SQ_TEX_DIM_1D;
109 case PIPE_TEXTURE_1D_ARRAY:
110 return V_038000_SQ_TEX_DIM_1D_ARRAY;
111 case PIPE_TEXTURE_2D:
112 case PIPE_TEXTURE_RECT:
Marek Olšák8698a3b2012-08-02 22:31:22 +0200113 return nr_samples > 1 ? V_038000_SQ_TEX_DIM_2D_MSAA :
114 V_038000_SQ_TEX_DIM_2D;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200115 case PIPE_TEXTURE_2D_ARRAY:
Marek Olšák8698a3b2012-08-02 22:31:22 +0200116 return nr_samples > 1 ? V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA :
117 V_038000_SQ_TEX_DIM_2D_ARRAY;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200118 case PIPE_TEXTURE_3D:
119 return V_038000_SQ_TEX_DIM_3D;
120 case PIPE_TEXTURE_CUBE:
121 return V_038000_SQ_TEX_DIM_CUBEMAP;
122 }
123}
124
125static uint32_t r600_translate_dbformat(enum pipe_format format)
126{
127 switch (format) {
128 case PIPE_FORMAT_Z16_UNORM:
129 return V_028010_DEPTH_16;
130 case PIPE_FORMAT_Z24X8_UNORM:
131 return V_028010_DEPTH_X8_24;
Dave Airlie866f9b12011-09-11 09:45:10 +0100132 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200133 return V_028010_DEPTH_8_24;
Marek Olšák89954722011-06-20 19:40:41 +0200134 case PIPE_FORMAT_Z32_FLOAT:
135 return V_028010_DEPTH_32_FLOAT;
Dave Airlie866f9b12011-09-11 09:45:10 +0100136 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Marek Olšák89954722011-06-20 19:40:41 +0200137 return V_028010_DEPTH_X24_8_32_FLOAT;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200138 default:
139 return ~0U;
140 }
141}
142
143static uint32_t r600_translate_colorswap(enum pipe_format format)
144{
145 switch (format) {
146 /* 8-bit buffers. */
147 case PIPE_FORMAT_A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100148 case PIPE_FORMAT_A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100149 case PIPE_FORMAT_A8_UINT:
150 case PIPE_FORMAT_A8_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100151 case PIPE_FORMAT_A16_UNORM:
152 case PIPE_FORMAT_A16_SNORM:
153 case PIPE_FORMAT_A16_UINT:
154 case PIPE_FORMAT_A16_SINT:
155 case PIPE_FORMAT_A16_FLOAT:
156 case PIPE_FORMAT_A32_UINT:
157 case PIPE_FORMAT_A32_SINT:
158 case PIPE_FORMAT_A32_FLOAT:
Christian König0d0285b2011-08-30 15:43:03 +0200159 case PIPE_FORMAT_R4A4_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200160 return V_0280A0_SWAP_ALT_REV;
161 case PIPE_FORMAT_I8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100162 case PIPE_FORMAT_I8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100163 case PIPE_FORMAT_I8_UINT:
164 case PIPE_FORMAT_I8_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100165 case PIPE_FORMAT_L8_UNORM:
166 case PIPE_FORMAT_L8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100167 case PIPE_FORMAT_L8_UINT:
168 case PIPE_FORMAT_L8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200169 case PIPE_FORMAT_L8_SRGB:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100170 case PIPE_FORMAT_L16_UNORM:
171 case PIPE_FORMAT_L16_SNORM:
172 case PIPE_FORMAT_L16_UINT:
173 case PIPE_FORMAT_L16_SINT:
174 case PIPE_FORMAT_L16_FLOAT:
175 case PIPE_FORMAT_L32_UINT:
176 case PIPE_FORMAT_L32_SINT:
177 case PIPE_FORMAT_L32_FLOAT:
178 case PIPE_FORMAT_I16_UNORM:
179 case PIPE_FORMAT_I16_SNORM:
180 case PIPE_FORMAT_I16_UINT:
181 case PIPE_FORMAT_I16_SINT:
182 case PIPE_FORMAT_I16_FLOAT:
183 case PIPE_FORMAT_I32_UINT:
184 case PIPE_FORMAT_I32_SINT:
185 case PIPE_FORMAT_I32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200186 case PIPE_FORMAT_R8_UNORM:
187 case PIPE_FORMAT_R8_SNORM:
Dave Airlie77058332012-01-02 20:44:30 +0000188 case PIPE_FORMAT_R8_UINT:
189 case PIPE_FORMAT_R8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200190 return V_0280A0_SWAP_STD;
191
192 case PIPE_FORMAT_L4A4_UNORM:
Christian König0d0285b2011-08-30 15:43:03 +0200193 case PIPE_FORMAT_A4R4_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200194 return V_0280A0_SWAP_ALT;
195
196 /* 16-bit buffers. */
197 case PIPE_FORMAT_B5G6R5_UNORM:
198 return V_0280A0_SWAP_STD_REV;
199
200 case PIPE_FORMAT_B5G5R5A1_UNORM:
201 case PIPE_FORMAT_B5G5R5X1_UNORM:
202 return V_0280A0_SWAP_ALT;
203
204 case PIPE_FORMAT_B4G4R4A4_UNORM:
205 case PIPE_FORMAT_B4G4R4X4_UNORM:
206 return V_0280A0_SWAP_ALT;
207
208 case PIPE_FORMAT_Z16_UNORM:
209 return V_0280A0_SWAP_STD;
210
211 case PIPE_FORMAT_L8A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100212 case PIPE_FORMAT_L8A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100213 case PIPE_FORMAT_L8A8_UINT:
214 case PIPE_FORMAT_L8A8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200215 case PIPE_FORMAT_L8A8_SRGB:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100216 case PIPE_FORMAT_L16A16_UNORM:
217 case PIPE_FORMAT_L16A16_SNORM:
218 case PIPE_FORMAT_L16A16_UINT:
219 case PIPE_FORMAT_L16A16_SINT:
220 case PIPE_FORMAT_L16A16_FLOAT:
221 case PIPE_FORMAT_L32A32_UINT:
222 case PIPE_FORMAT_L32A32_SINT:
223 case PIPE_FORMAT_L32A32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200224 return V_0280A0_SWAP_ALT;
225 case PIPE_FORMAT_R8G8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100226 case PIPE_FORMAT_R8G8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100227 case PIPE_FORMAT_R8G8_UINT:
228 case PIPE_FORMAT_R8G8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200229 return V_0280A0_SWAP_STD;
230
231 case PIPE_FORMAT_R16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100232 case PIPE_FORMAT_R16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100233 case PIPE_FORMAT_R16_UINT:
234 case PIPE_FORMAT_R16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200235 case PIPE_FORMAT_R16_FLOAT:
236 return V_0280A0_SWAP_STD;
237
238 /* 32-bit buffers. */
239
240 case PIPE_FORMAT_A8B8G8R8_SRGB:
241 return V_0280A0_SWAP_STD_REV;
242 case PIPE_FORMAT_B8G8R8A8_SRGB:
243 return V_0280A0_SWAP_ALT;
244
245 case PIPE_FORMAT_B8G8R8A8_UNORM:
246 case PIPE_FORMAT_B8G8R8X8_UNORM:
247 return V_0280A0_SWAP_ALT;
248
249 case PIPE_FORMAT_A8R8G8B8_UNORM:
250 case PIPE_FORMAT_X8R8G8B8_UNORM:
251 return V_0280A0_SWAP_ALT_REV;
252 case PIPE_FORMAT_R8G8B8A8_SNORM:
253 case PIPE_FORMAT_R8G8B8A8_UNORM:
254 case PIPE_FORMAT_R8G8B8X8_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100255 case PIPE_FORMAT_R8G8B8A8_SINT:
256 case PIPE_FORMAT_R8G8B8A8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200257 return V_0280A0_SWAP_STD;
258
259 case PIPE_FORMAT_A8B8G8R8_UNORM:
260 case PIPE_FORMAT_X8B8G8R8_UNORM:
261 /* case PIPE_FORMAT_R8SG8SB8UX8U_NORM: */
262 return V_0280A0_SWAP_STD_REV;
263
264 case PIPE_FORMAT_Z24X8_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100265 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200266 return V_0280A0_SWAP_STD;
267
268 case PIPE_FORMAT_X8Z24_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100269 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200270 return V_0280A0_SWAP_STD;
271
272 case PIPE_FORMAT_R10G10B10A2_UNORM:
273 case PIPE_FORMAT_R10G10B10X2_SNORM:
274 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
275 return V_0280A0_SWAP_STD;
276
277 case PIPE_FORMAT_B10G10R10A2_UNORM:
Dave Airlie9608ef52011-11-27 20:33:37 +0000278 case PIPE_FORMAT_B10G10R10A2_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200279 return V_0280A0_SWAP_ALT;
280
281 case PIPE_FORMAT_R11G11B10_FLOAT:
282 case PIPE_FORMAT_R16G16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100283 case PIPE_FORMAT_R16G16_SNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200284 case PIPE_FORMAT_R16G16_FLOAT:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100285 case PIPE_FORMAT_R16G16_UINT:
286 case PIPE_FORMAT_R16G16_SINT:
287 case PIPE_FORMAT_R32_UINT:
288 case PIPE_FORMAT_R32_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200289 case PIPE_FORMAT_R32_FLOAT:
Marek Olšák89954722011-06-20 19:40:41 +0200290 case PIPE_FORMAT_Z32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200291 return V_0280A0_SWAP_STD;
292
293 /* 64-bit buffers. */
294 case PIPE_FORMAT_R32G32_FLOAT:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100295 case PIPE_FORMAT_R32G32_UINT:
296 case PIPE_FORMAT_R32G32_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200297 case PIPE_FORMAT_R16G16B16A16_UNORM:
298 case PIPE_FORMAT_R16G16B16A16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100299 case PIPE_FORMAT_R16G16B16A16_UINT:
300 case PIPE_FORMAT_R16G16B16A16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200301 case PIPE_FORMAT_R16G16B16A16_FLOAT:
Dave Airlie866f9b12011-09-11 09:45:10 +0100302 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200303
304 /* 128-bit buffers. */
305 case PIPE_FORMAT_R32G32B32A32_FLOAT:
306 case PIPE_FORMAT_R32G32B32A32_SNORM:
307 case PIPE_FORMAT_R32G32B32A32_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100308 case PIPE_FORMAT_R32G32B32A32_SINT:
309 case PIPE_FORMAT_R32G32B32A32_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200310 return V_0280A0_SWAP_STD;
311 default:
312 R600_ERR("unsupported colorswap format %d\n", format);
313 return ~0U;
314 }
315 return ~0U;
316}
317
318static uint32_t r600_translate_colorformat(enum pipe_format format)
319{
320 switch (format) {
321 case PIPE_FORMAT_L4A4_UNORM:
Christian König0d0285b2011-08-30 15:43:03 +0200322 case PIPE_FORMAT_R4A4_UNORM:
323 case PIPE_FORMAT_A4R4_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200324 return V_0280A0_COLOR_4_4;
325
326 /* 8-bit buffers. */
327 case PIPE_FORMAT_A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100328 case PIPE_FORMAT_A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100329 case PIPE_FORMAT_A8_UINT:
330 case PIPE_FORMAT_A8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200331 case PIPE_FORMAT_I8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100332 case PIPE_FORMAT_I8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100333 case PIPE_FORMAT_I8_UINT:
334 case PIPE_FORMAT_I8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200335 case PIPE_FORMAT_L8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100336 case PIPE_FORMAT_L8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100337 case PIPE_FORMAT_L8_UINT:
338 case PIPE_FORMAT_L8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200339 case PIPE_FORMAT_L8_SRGB:
340 case PIPE_FORMAT_R8_UNORM:
341 case PIPE_FORMAT_R8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100342 case PIPE_FORMAT_R8_UINT:
343 case PIPE_FORMAT_R8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200344 return V_0280A0_COLOR_8;
345
346 /* 16-bit buffers. */
347 case PIPE_FORMAT_B5G6R5_UNORM:
348 return V_0280A0_COLOR_5_6_5;
349
350 case PIPE_FORMAT_B5G5R5A1_UNORM:
351 case PIPE_FORMAT_B5G5R5X1_UNORM:
352 return V_0280A0_COLOR_1_5_5_5;
353
354 case PIPE_FORMAT_B4G4R4A4_UNORM:
355 case PIPE_FORMAT_B4G4R4X4_UNORM:
356 return V_0280A0_COLOR_4_4_4_4;
357
358 case PIPE_FORMAT_Z16_UNORM:
359 return V_0280A0_COLOR_16;
360
361 case PIPE_FORMAT_L8A8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100362 case PIPE_FORMAT_L8A8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100363 case PIPE_FORMAT_L8A8_UINT:
364 case PIPE_FORMAT_L8A8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200365 case PIPE_FORMAT_L8A8_SRGB:
366 case PIPE_FORMAT_R8G8_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100367 case PIPE_FORMAT_R8G8_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100368 case PIPE_FORMAT_R8G8_UINT:
369 case PIPE_FORMAT_R8G8_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200370 return V_0280A0_COLOR_8_8;
371
372 case PIPE_FORMAT_R16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100373 case PIPE_FORMAT_R16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100374 case PIPE_FORMAT_R16_UINT:
375 case PIPE_FORMAT_R16_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100376 case PIPE_FORMAT_A16_UNORM:
377 case PIPE_FORMAT_A16_SNORM:
378 case PIPE_FORMAT_A16_UINT:
379 case PIPE_FORMAT_A16_SINT:
380 case PIPE_FORMAT_L16_UNORM:
381 case PIPE_FORMAT_L16_SNORM:
382 case PIPE_FORMAT_L16_UINT:
383 case PIPE_FORMAT_L16_SINT:
384 case PIPE_FORMAT_I16_UNORM:
385 case PIPE_FORMAT_I16_SNORM:
386 case PIPE_FORMAT_I16_UINT:
387 case PIPE_FORMAT_I16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200388 return V_0280A0_COLOR_16;
389
390 case PIPE_FORMAT_R16_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100391 case PIPE_FORMAT_A16_FLOAT:
392 case PIPE_FORMAT_L16_FLOAT:
393 case PIPE_FORMAT_I16_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200394 return V_0280A0_COLOR_16_FLOAT;
395
396 /* 32-bit buffers. */
397 case PIPE_FORMAT_A8B8G8R8_SRGB:
398 case PIPE_FORMAT_A8B8G8R8_UNORM:
399 case PIPE_FORMAT_A8R8G8B8_UNORM:
400 case PIPE_FORMAT_B8G8R8A8_SRGB:
401 case PIPE_FORMAT_B8G8R8A8_UNORM:
402 case PIPE_FORMAT_B8G8R8X8_UNORM:
403 case PIPE_FORMAT_R8G8B8A8_SNORM:
404 case PIPE_FORMAT_R8G8B8A8_UNORM:
405 case PIPE_FORMAT_R8G8B8X8_UNORM:
406 case PIPE_FORMAT_R8SG8SB8UX8U_NORM:
407 case PIPE_FORMAT_X8B8G8R8_UNORM:
408 case PIPE_FORMAT_X8R8G8B8_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100409 case PIPE_FORMAT_R8G8B8A8_SINT:
410 case PIPE_FORMAT_R8G8B8A8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200411 return V_0280A0_COLOR_8_8_8_8;
412
413 case PIPE_FORMAT_R10G10B10A2_UNORM:
414 case PIPE_FORMAT_R10G10B10X2_SNORM:
415 case PIPE_FORMAT_B10G10R10A2_UNORM:
Dave Airlie9608ef52011-11-27 20:33:37 +0000416 case PIPE_FORMAT_B10G10R10A2_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200417 case PIPE_FORMAT_R10SG10SB10SA2U_NORM:
418 return V_0280A0_COLOR_2_10_10_10;
419
420 case PIPE_FORMAT_Z24X8_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100421 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200422 return V_0280A0_COLOR_8_24;
423
424 case PIPE_FORMAT_X8Z24_UNORM:
Dave Airlie866f9b12011-09-11 09:45:10 +0100425 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200426 return V_0280A0_COLOR_24_8;
427
Dave Airlie866f9b12011-09-11 09:45:10 +0100428 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
Marek Olšák89954722011-06-20 19:40:41 +0200429 return V_0280A0_COLOR_X24_8_32_FLOAT;
430
Dave Airlie5250bd02012-01-14 17:32:14 +0000431 case PIPE_FORMAT_R32_UINT:
432 case PIPE_FORMAT_R32_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100433 case PIPE_FORMAT_A32_UINT:
434 case PIPE_FORMAT_A32_SINT:
435 case PIPE_FORMAT_L32_UINT:
436 case PIPE_FORMAT_L32_SINT:
437 case PIPE_FORMAT_I32_UINT:
438 case PIPE_FORMAT_I32_SINT:
Dave Airlie5250bd02012-01-14 17:32:14 +0000439 return V_0280A0_COLOR_32;
440
Henri Verbeet3fccc142011-07-05 01:58:47 +0200441 case PIPE_FORMAT_R32_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100442 case PIPE_FORMAT_A32_FLOAT:
443 case PIPE_FORMAT_L32_FLOAT:
444 case PIPE_FORMAT_I32_FLOAT:
Marek Olšák89954722011-06-20 19:40:41 +0200445 case PIPE_FORMAT_Z32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200446 return V_0280A0_COLOR_32_FLOAT;
447
448 case PIPE_FORMAT_R16G16_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100449 case PIPE_FORMAT_L16A16_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200450 return V_0280A0_COLOR_16_16_FLOAT;
451
Henri Verbeet3fccc142011-07-05 01:58:47 +0200452 case PIPE_FORMAT_R16G16_UNORM:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100453 case PIPE_FORMAT_R16G16_SNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100454 case PIPE_FORMAT_R16G16_UINT:
455 case PIPE_FORMAT_R16G16_SINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100456 case PIPE_FORMAT_L16A16_UNORM:
457 case PIPE_FORMAT_L16A16_SNORM:
458 case PIPE_FORMAT_L16A16_UINT:
459 case PIPE_FORMAT_L16A16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200460 return V_0280A0_COLOR_16_16;
461
462 case PIPE_FORMAT_R11G11B10_FLOAT:
463 return V_0280A0_COLOR_10_11_11_FLOAT;
464
465 /* 64-bit buffers. */
Dave Airlie8d3e5052011-10-10 20:27:51 +0100466 case PIPE_FORMAT_R16G16B16A16_UINT:
467 case PIPE_FORMAT_R16G16B16A16_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200468 case PIPE_FORMAT_R16G16B16A16_UNORM:
469 case PIPE_FORMAT_R16G16B16A16_SNORM:
470 return V_0280A0_COLOR_16_16_16_16;
471
Henri Verbeet3fccc142011-07-05 01:58:47 +0200472 case PIPE_FORMAT_R16G16B16A16_FLOAT:
473 return V_0280A0_COLOR_16_16_16_16_FLOAT;
474
475 case PIPE_FORMAT_R32G32_FLOAT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100476 case PIPE_FORMAT_L32A32_FLOAT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200477 return V_0280A0_COLOR_32_32_FLOAT;
478
Dave Airlie8d3e5052011-10-10 20:27:51 +0100479 case PIPE_FORMAT_R32G32_SINT:
480 case PIPE_FORMAT_R32G32_UINT:
Marek Olšák914b4bb2012-02-29 13:09:51 +0100481 case PIPE_FORMAT_L32A32_UINT:
482 case PIPE_FORMAT_L32A32_SINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200483 return V_0280A0_COLOR_32_32;
484
Henri Verbeet3fccc142011-07-05 01:58:47 +0200485 /* 128-bit buffers. */
486 case PIPE_FORMAT_R32G32B32A32_FLOAT:
487 return V_0280A0_COLOR_32_32_32_32_FLOAT;
488 case PIPE_FORMAT_R32G32B32A32_SNORM:
489 case PIPE_FORMAT_R32G32B32A32_UNORM:
Dave Airlie8d3e5052011-10-10 20:27:51 +0100490 case PIPE_FORMAT_R32G32B32A32_SINT:
491 case PIPE_FORMAT_R32G32B32A32_UINT:
Henri Verbeet3fccc142011-07-05 01:58:47 +0200492 return V_0280A0_COLOR_32_32_32_32;
493
494 /* YUV buffers. */
495 case PIPE_FORMAT_UYVY:
496 case PIPE_FORMAT_YUYV:
497 default:
498 return ~0U; /* Unsupported. */
499 }
500}
501
502static uint32_t r600_colorformat_endian_swap(uint32_t colorformat)
503{
504 if (R600_BIG_ENDIAN) {
505 switch(colorformat) {
506 case V_0280A0_COLOR_4_4:
Henri Verbeet7e591112011-07-09 17:19:00 +0200507 return ENDIAN_NONE;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200508
509 /* 8-bit buffers. */
510 case V_0280A0_COLOR_8:
Henri Verbeet7e591112011-07-09 17:19:00 +0200511 return ENDIAN_NONE;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200512
513 /* 16-bit buffers. */
514 case V_0280A0_COLOR_5_6_5:
515 case V_0280A0_COLOR_1_5_5_5:
516 case V_0280A0_COLOR_4_4_4_4:
517 case V_0280A0_COLOR_16:
518 case V_0280A0_COLOR_8_8:
Henri Verbeet7e591112011-07-09 17:19:00 +0200519 return ENDIAN_8IN16;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200520
521 /* 32-bit buffers. */
522 case V_0280A0_COLOR_8_8_8_8:
523 case V_0280A0_COLOR_2_10_10_10:
524 case V_0280A0_COLOR_8_24:
525 case V_0280A0_COLOR_24_8:
526 case V_0280A0_COLOR_32_FLOAT:
527 case V_0280A0_COLOR_16_16_FLOAT:
528 case V_0280A0_COLOR_16_16:
Henri Verbeet7e591112011-07-09 17:19:00 +0200529 return ENDIAN_8IN32;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200530
531 /* 64-bit buffers. */
532 case V_0280A0_COLOR_16_16_16_16:
533 case V_0280A0_COLOR_16_16_16_16_FLOAT:
Henri Verbeet7e591112011-07-09 17:19:00 +0200534 return ENDIAN_8IN16;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200535
536 case V_0280A0_COLOR_32_32_FLOAT:
537 case V_0280A0_COLOR_32_32:
Marek Olšák89954722011-06-20 19:40:41 +0200538 case V_0280A0_COLOR_X24_8_32_FLOAT:
Henri Verbeet7e591112011-07-09 17:19:00 +0200539 return ENDIAN_8IN32;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200540
541 /* 128-bit buffers. */
542 case V_0280A0_COLOR_32_32_32_FLOAT:
543 case V_0280A0_COLOR_32_32_32_32_FLOAT:
544 case V_0280A0_COLOR_32_32_32_32:
Henri Verbeet7e591112011-07-09 17:19:00 +0200545 return ENDIAN_8IN32;
Henri Verbeet3fccc142011-07-05 01:58:47 +0200546 default:
547 return ENDIAN_NONE; /* Unsupported. */
548 }
549 } else {
550 return ENDIAN_NONE;
551 }
552}
553
554static bool r600_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
555{
556 return r600_translate_texformat(screen, format, NULL, NULL, NULL) != ~0U;
557}
558
559static bool r600_is_colorbuffer_format_supported(enum pipe_format format)
560{
561 return r600_translate_colorformat(format) != ~0U &&
562 r600_translate_colorswap(format) != ~0U;
563}
564
565static bool r600_is_zs_format_supported(enum pipe_format format)
566{
567 return r600_translate_dbformat(format) != ~0U;
568}
Jerome Glissefd266ec2010-09-17 10:41:50 -0400569
Henri Verbeet18cdb9c2011-07-05 01:58:46 +0200570boolean r600_is_format_supported(struct pipe_screen *screen,
571 enum pipe_format format,
572 enum pipe_texture_target target,
573 unsigned sample_count,
574 unsigned usage)
575{
Marek Olšák8698a3b2012-08-02 22:31:22 +0200576 struct r600_screen *rscreen = (struct r600_screen*)screen;
Henri Verbeet18cdb9c2011-07-05 01:58:46 +0200577 unsigned retval = 0;
578
579 if (target >= PIPE_MAX_TEXTURE_TYPES) {
580 R600_ERR("r600: unsupported texture type %d\n", target);
581 return FALSE;
582 }
583
584 if (!util_format_is_supported(format, usage))
585 return FALSE;
586
Marek Olšák8698a3b2012-08-02 22:31:22 +0200587 if (sample_count > 1) {
Marek Olšák96ed6c92012-10-12 18:46:32 +0200588 if (!rscreen->has_msaa)
Marek Olšák8698a3b2012-08-02 22:31:22 +0200589 return FALSE;
Marek Olšákc2e9dd02012-08-26 23:03:51 +0200590
591 /* R11G11B10 is broken on R6xx. */
592 if (rscreen->chip_class == R600 &&
593 format == PIPE_FORMAT_R11G11B10_FLOAT)
Marek Olšák8698a3b2012-08-02 22:31:22 +0200594 return FALSE;
595
Marek Olšákdf5e2c02012-09-08 15:50:30 +0200596 /* MSAA integer colorbuffers hang. */
Marek Olšákfc887d62012-09-13 00:45:05 +0200597 if (util_format_is_pure_integer(format) &&
598 !util_format_is_depth_or_stencil(format))
Marek Olšákdf5e2c02012-09-08 15:50:30 +0200599 return FALSE;
600
Marek Olšák8698a3b2012-08-02 22:31:22 +0200601 switch (sample_count) {
602 case 2:
603 case 4:
604 case 8:
605 break;
606 default:
607 return FALSE;
608 }
Marek Olšák8698a3b2012-08-02 22:31:22 +0200609 }
Henri Verbeet18cdb9c2011-07-05 01:58:46 +0200610
611 if ((usage & PIPE_BIND_SAMPLER_VIEW) &&
612 r600_is_sampler_format_supported(screen, format)) {
613 retval |= PIPE_BIND_SAMPLER_VIEW;
614 }
615
616 if ((usage & (PIPE_BIND_RENDER_TARGET |
617 PIPE_BIND_DISPLAY_TARGET |
618 PIPE_BIND_SCANOUT |
619 PIPE_BIND_SHARED)) &&
620 r600_is_colorbuffer_format_supported(format)) {
621 retval |= usage &
622 (PIPE_BIND_RENDER_TARGET |
623 PIPE_BIND_DISPLAY_TARGET |
624 PIPE_BIND_SCANOUT |
625 PIPE_BIND_SHARED);
626 }
627
628 if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
629 r600_is_zs_format_supported(format)) {
630 retval |= PIPE_BIND_DEPTH_STENCIL;
631 }
632
633 if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
634 r600_is_vertex_format_supported(format)) {
635 retval |= PIPE_BIND_VERTEX_BUFFER;
636 }
637
638 if (usage & PIPE_BIND_TRANSFER_READ)
639 retval |= PIPE_BIND_TRANSFER_READ;
640 if (usage & PIPE_BIND_TRANSFER_WRITE)
641 retval |= PIPE_BIND_TRANSFER_WRITE;
642
643 return retval == usage;
644}
645
Marek Olšákab075de2012-10-05 04:59:50 +0200646static void r600_emit_polygon_offset(struct r600_context *rctx, struct r600_atom *a)
Jerome Glisse0b841b02010-12-03 12:20:40 -0500647{
Marek Olšákab075de2012-10-05 04:59:50 +0200648 struct radeon_winsys_cs *cs = rctx->cs;
649 struct r600_poly_offset_state *state = (struct r600_poly_offset_state*)a;
650 float offset_units = state->offset_units;
651 float offset_scale = state->offset_scale;
Jerome Glisse0b841b02010-12-03 12:20:40 -0500652
Marek Olšákab075de2012-10-05 04:59:50 +0200653 switch (state->zs_format) {
654 case PIPE_FORMAT_Z24X8_UNORM:
655 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
656 offset_units *= 2.0f;
657 break;
658 case PIPE_FORMAT_Z16_UNORM:
659 offset_units *= 4.0f;
660 break;
661 default:;
Jerome Glisse0b841b02010-12-03 12:20:40 -0500662 }
Marek Olšákab075de2012-10-05 04:59:50 +0200663
664 r600_write_context_reg_seq(cs, R_028E00_PA_SU_POLY_OFFSET_FRONT_SCALE, 4);
665 r600_write_value(cs, fui(offset_scale));
666 r600_write_value(cs, fui(offset_units));
667 r600_write_value(cs, fui(offset_scale));
668 r600_write_value(cs, fui(offset_units));
Jerome Glisse0b841b02010-12-03 12:20:40 -0500669}
670
Marek Olšákfaaba522012-10-05 02:45:29 +0200671static uint32_t r600_get_blend_control(const struct pipe_blend_state *state, unsigned i)
672{
673 int j = state->independent_blend_enable ? i : 0;
674
675 unsigned eqRGB = state->rt[j].rgb_func;
676 unsigned srcRGB = state->rt[j].rgb_src_factor;
677 unsigned dstRGB = state->rt[j].rgb_dst_factor;
678
679 unsigned eqA = state->rt[j].alpha_func;
680 unsigned srcA = state->rt[j].alpha_src_factor;
681 unsigned dstA = state->rt[j].alpha_dst_factor;
682 uint32_t bc = 0;
683
684 if (!state->rt[j].blend_enable)
685 return 0;
686
687 bc |= S_028804_COLOR_COMB_FCN(r600_translate_blend_function(eqRGB));
688 bc |= S_028804_COLOR_SRCBLEND(r600_translate_blend_factor(srcRGB));
689 bc |= S_028804_COLOR_DESTBLEND(r600_translate_blend_factor(dstRGB));
690
691 if (srcA != srcRGB || dstA != dstRGB || eqA != eqRGB) {
692 bc |= S_028804_SEPARATE_ALPHA_BLEND(1);
693 bc |= S_028804_ALPHA_COMB_FCN(r600_translate_blend_function(eqA));
694 bc |= S_028804_ALPHA_SRCBLEND(r600_translate_blend_factor(srcA));
695 bc |= S_028804_ALPHA_DESTBLEND(r600_translate_blend_factor(dstA));
696 }
697 return bc;
698}
699
Marek Olšák8698a3b2012-08-02 22:31:22 +0200700static void *r600_create_blend_state_mode(struct pipe_context *ctx,
701 const struct pipe_blend_state *state,
702 int mode)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400703{
Marek Olšáke4340c12012-01-29 23:25:42 +0100704 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák8698a3b2012-08-02 22:31:22 +0200705 uint32_t color_control = 0, target_mask = 0;
Marek Olšákfaaba522012-10-05 02:45:29 +0200706 struct r600_blend_state *blend = CALLOC_STRUCT(r600_blend_state);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400707
Marek Olšákfaaba522012-10-05 02:45:29 +0200708 if (!blend) {
Jerome Glissefd266ec2010-09-17 10:41:50 -0400709 return NULL;
710 }
Jerome Glissefd266ec2010-09-17 10:41:50 -0400711
Marek Olšákfaaba522012-10-05 02:45:29 +0200712 r600_init_command_buffer(&blend->buffer, 20);
713 r600_init_command_buffer(&blend->buffer_no_blend, 20);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400714
Alex Deucher3e301482011-03-14 17:53:00 -0400715 /* R600 does not support per-MRT blends */
716 if (rctx->family > CHIP_R600)
717 color_control |= S_028808_PER_MRT_BLEND(1);
Marek Olšák8698a3b2012-08-02 22:31:22 +0200718
Jerome Glissefd266ec2010-09-17 10:41:50 -0400719 if (state->logicop_enable) {
720 color_control |= (state->logicop_func << 16) | (state->logicop_func << 20);
721 } else {
722 color_control |= (0xcc << 16);
723 }
724 /* we pretend 8 buffer are used, CB_SHADER_MASK will disable unused one */
725 if (state->independent_blend_enable) {
726 for (int i = 0; i < 8; i++) {
727 if (state->rt[i].blend_enable) {
728 color_control |= S_028808_TARGET_BLEND_ENABLE(1 << i);
729 }
730 target_mask |= (state->rt[i].colormask << (4 * i));
731 }
732 } else {
733 for (int i = 0; i < 8; i++) {
734 if (state->rt[0].blend_enable) {
735 color_control |= S_028808_TARGET_BLEND_ENABLE(1 << i);
736 }
737 target_mask |= (state->rt[0].colormask << (4 * i));
738 }
739 }
Marek Olšák43e3f192012-07-07 17:11:32 +0200740
741 if (target_mask)
Marek Olšák8698a3b2012-08-02 22:31:22 +0200742 color_control |= S_028808_SPECIAL_OP(mode);
Marek Olšák43e3f192012-07-07 17:11:32 +0200743 else
744 color_control |= S_028808_SPECIAL_OP(V_028808_DISABLE);
745
Dave Airlied1cc87c2012-03-24 13:37:16 +0000746 /* only MRT0 has dual src blend */
747 blend->dual_src_blend = util_blend_state_is_dual(state, 0);
Marek Olšákfaaba522012-10-05 02:45:29 +0200748 blend->cb_target_mask = target_mask;
749 blend->cb_color_control = color_control;
750 blend->cb_color_control_no_blend = color_control & C_028808_TARGET_BLEND_ENABLE;
751 blend->alpha_to_one = state->alpha_to_one;
Jerome Glisse7ffd4e92010-11-17 17:20:59 -0500752
Marek Olšákfaaba522012-10-05 02:45:29 +0200753 r600_store_context_reg(&blend->buffer, R_028D44_DB_ALPHA_TO_MASK,
754 S_028D44_ALPHA_TO_MASK_ENABLE(state->alpha_to_coverage) |
755 S_028D44_ALPHA_TO_MASK_OFFSET0(2) |
756 S_028D44_ALPHA_TO_MASK_OFFSET1(2) |
757 S_028D44_ALPHA_TO_MASK_OFFSET2(2) |
758 S_028D44_ALPHA_TO_MASK_OFFSET3(2));
Julian Adams3f8455d2011-04-06 21:04:08 +0200759
Marek Olšákfaaba522012-10-05 02:45:29 +0200760 /* Copy over the registers set so far into buffer_no_blend. */
761 memcpy(blend->buffer_no_blend.buf, blend->buffer.buf, blend->buffer.num_dw * 4);
762 blend->buffer_no_blend.num_dw = blend->buffer.num_dw;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400763
Marek Olšákfaaba522012-10-05 02:45:29 +0200764 /* Only add blend registers if blending is enabled. */
765 if (!G_028808_TARGET_BLEND_ENABLE(color_control)) {
766 return blend;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400767 }
Marek Olšák26cb8872012-08-04 01:50:10 +0200768
Marek Olšákfaaba522012-10-05 02:45:29 +0200769 /* The first R600 does not support per-MRT blends */
770 r600_store_context_reg(&blend->buffer, R_028804_CB_BLEND_CONTROL,
771 r600_get_blend_control(state, 0));
Marek Olšák65172252012-07-22 06:36:58 +0200772
Marek Olšákfaaba522012-10-05 02:45:29 +0200773 if (rctx->family > CHIP_R600) {
774 r600_store_context_reg_seq(&blend->buffer, R_028780_CB_BLEND0_CONTROL, 8);
775 for (int i = 0; i < 8; i++) {
776 r600_store_value(&blend->buffer, r600_get_blend_control(state, i));
777 }
778 }
779 return blend;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400780}
781
Marek Olšák8698a3b2012-08-02 22:31:22 +0200782static void *r600_create_blend_state(struct pipe_context *ctx,
783 const struct pipe_blend_state *state)
784{
785 return r600_create_blend_state_mode(ctx, state, V_028808_SPECIAL_NORMAL);
786}
787
Jerome Glissefd266ec2010-09-17 10:41:50 -0400788static void *r600_create_dsa_state(struct pipe_context *ctx,
789 const struct pipe_depth_stencil_alpha_state *state)
790{
Marek Olšák3d061ca2012-01-28 06:03:53 +0100791 unsigned db_depth_control, alpha_test_control, alpha_ref;
Marek Olšákef723612012-10-05 20:11:15 +0200792 struct r600_dsa_state *dsa = CALLOC_STRUCT(r600_dsa_state);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400793
Henri Verbeetf60235e2011-05-05 20:54:36 +0200794 if (dsa == NULL) {
Jerome Glissefd266ec2010-09-17 10:41:50 -0400795 return NULL;
796 }
797
Marek Olšákef723612012-10-05 20:11:15 +0200798 r600_init_command_buffer(&dsa->buffer, 3);
799
Marek Olšáka2361942012-01-28 05:50:00 +0100800 dsa->valuemask[0] = state->stencil[0].valuemask;
801 dsa->valuemask[1] = state->stencil[1].valuemask;
802 dsa->writemask[0] = state->stencil[0].writemask;
803 dsa->writemask[1] = state->stencil[1].writemask;
804
Jerome Glissefd266ec2010-09-17 10:41:50 -0400805 db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
806 S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
807 S_028800_ZFUNC(state->depth.func);
808
809 /* stencil */
810 if (state->stencil[0].enabled) {
811 db_depth_control |= S_028800_STENCIL_ENABLE(1);
Marek Olšákd2142752012-02-14 15:14:58 +0100812 db_depth_control |= S_028800_STENCILFUNC(state->stencil[0].func); /* translates straight */
Jerome Glissefd266ec2010-09-17 10:41:50 -0400813 db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
814 db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
815 db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
816
Jerome Glissefd266ec2010-09-17 10:41:50 -0400817 if (state->stencil[1].enabled) {
818 db_depth_control |= S_028800_BACKFACE_ENABLE(1);
Marek Olšákd2142752012-02-14 15:14:58 +0100819 db_depth_control |= S_028800_STENCILFUNC_BF(state->stencil[1].func); /* translates straight */
Jerome Glissefd266ec2010-09-17 10:41:50 -0400820 db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
821 db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
822 db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
Jerome Glissefd266ec2010-09-17 10:41:50 -0400823 }
824 }
825
826 /* alpha */
827 alpha_test_control = 0;
828 alpha_ref = 0;
829 if (state->alpha.enabled) {
830 alpha_test_control = S_028410_ALPHA_FUNC(state->alpha.func);
831 alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
832 alpha_ref = fui(state->alpha.ref_value);
833 }
Dave Airlie4a264542012-04-22 20:51:43 +0100834 dsa->sx_alpha_test_control = alpha_test_control & 0xff;
Henri Verbeetf60235e2011-05-05 20:54:36 +0200835 dsa->alpha_ref = alpha_ref;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400836
Marek Olšákef723612012-10-05 20:11:15 +0200837 r600_store_context_reg(&dsa->buffer, R_028800_DB_DEPTH_CONTROL, db_depth_control);
838 return dsa;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400839}
840
841static void *r600_create_rs_state(struct pipe_context *ctx,
Marek Olšák543b2332011-11-08 21:58:27 +0100842 const struct pipe_rasterizer_state *state)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400843{
Marek Olšáke4340c12012-01-29 23:25:42 +0100844 struct r600_context *rctx = (struct r600_context *)ctx;
Marek Olšák711f3ba2012-10-05 19:39:14 +0200845 unsigned tmp, sc_mode_cntl, spi_interp;
Marek Olšákf183cc92012-01-27 21:20:27 +0100846 float psize_min, psize_max;
Marek Olšák711f3ba2012-10-05 19:39:14 +0200847 struct r600_rasterizer_state *rs = CALLOC_STRUCT(r600_rasterizer_state);
Jerome Glissefd266ec2010-09-17 10:41:50 -0400848
849 if (rs == NULL) {
850 return NULL;
851 }
852
Marek Olšák711f3ba2012-10-05 19:39:14 +0200853 r600_init_command_buffer(&rs->buffer, 30);
Marek Olšáka652cc42012-01-29 05:48:28 +0100854
Jerome Glissefd266ec2010-09-17 10:41:50 -0400855 rs->flatshade = state->flatshade;
856 rs->sprite_coord_enable = state->sprite_coord_enable;
Vadim Girlin725a8202012-01-06 08:13:18 +0400857 rs->two_side = state->light_twoside;
Vadim Girlin91d47292012-01-15 09:29:50 -0500858 rs->clip_plane_enable = state->clip_plane_enable;
Marek Olšák20000862012-01-29 05:22:00 +0100859 rs->pa_sc_line_stipple = state->line_stipple_enable ?
860 S_028A0C_LINE_PATTERN(state->line_stipple_pattern) |
861 S_028A0C_REPEAT_COUNT(state->line_stipple_factor) : 0;
Marek Olšáka4943012012-01-29 07:16:10 +0100862 rs->pa_cl_clip_cntl =
863 S_028810_PS_UCP_MODE(3) |
864 S_028810_ZCLIP_NEAR_DISABLE(!state->depth_clip) |
865 S_028810_ZCLIP_FAR_DISABLE(!state->depth_clip) |
866 S_028810_DX_LINEAR_ATTR_CLIP_ENA(1);
Marek Olšák26cb8872012-08-04 01:50:10 +0200867 rs->multisample_enable = state->multisample;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400868
Jerome Glisse58c24392010-09-24 21:34:56 -0400869 /* offset */
870 rs->offset_units = state->offset_units;
871 rs->offset_scale = state->offset_scale * 12.0f;
Marek Olšákab075de2012-10-05 04:59:50 +0200872 rs->offset_enable = state->offset_point || state->offset_line || state->offset_tri;
Jerome Glisse58c24392010-09-24 21:34:56 -0400873
Marek Olšákc7eaf2742012-03-08 11:15:32 +0100874 if (state->point_size_per_vertex) {
Marek Olšáke3032a02012-01-28 15:05:06 +0100875 psize_min = util_get_min_point_size(state);
876 psize_max = 8192;
877 } else {
878 /* Force the point size to be as if the vertex output was disabled. */
879 psize_min = state->point_size;
880 psize_max = state->point_size;
881 }
Keith Whitwellc28f7642010-10-14 16:42:39 +0100882
Marek Olšák711f3ba2012-10-05 19:39:14 +0200883 sc_mode_cntl = S_028A4C_MSAA_ENABLE(state->multisample) |
884 S_028A4C_LINE_STIPPLE_ENABLE(state->line_stipple_enable) |
885 S_028A4C_FORCE_EOV_CNTDWN_ENABLE(1);
Marek Olšákaacd6532012-02-26 13:17:53 +0100886 if (rctx->chip_class >= R700) {
Marek Olšák711f3ba2012-10-05 19:39:14 +0200887 sc_mode_cntl |= S_028A4C_FORCE_EOV_REZ_ENABLE(1) |
888 S_028A4C_R700_ZMM_LINE_OFFSET(1) |
889 S_028A4C_R700_VPORT_SCISSOR_ENABLE(state->scissor);
Marek Olšákaacd6532012-02-26 13:17:53 +0100890 } else {
Marek Olšák711f3ba2012-10-05 19:39:14 +0200891 sc_mode_cntl |= S_028A4C_WALK_ALIGN8_PRIM_FITS_ST(1);
Marek Olšákaacd6532012-02-26 13:17:53 +0100892 rs->scissor_enable = state->scissor;
893 }
Jerome Glisse7ffd4e92010-11-17 17:20:59 -0500894
Marek Olšák711f3ba2012-10-05 19:39:14 +0200895 spi_interp = S_0286D4_FLAT_SHADE_ENA(1);
896 if (state->sprite_coord_enable) {
897 spi_interp |= S_0286D4_PNT_SPRITE_ENA(1) |
898 S_0286D4_PNT_SPRITE_OVRD_X(2) |
899 S_0286D4_PNT_SPRITE_OVRD_Y(3) |
900 S_0286D4_PNT_SPRITE_OVRD_Z(0) |
901 S_0286D4_PNT_SPRITE_OVRD_W(1);
902 if (state->sprite_coord_mode != PIPE_SPRITE_COORD_UPPER_LEFT) {
903 spi_interp |= S_0286D4_PNT_SPRITE_TOP_1(1);
904 }
905 }
Keith Whitwellc3974dc2010-10-17 11:45:49 -0700906
Marek Olšák711f3ba2012-10-05 19:39:14 +0200907 r600_store_context_reg_seq(&rs->buffer, R_028A00_PA_SU_POINT_SIZE, 3);
908 /* point size 12.4 fixed point (divide by two, because 0.5 = 1 pixel. */
909 tmp = r600_pack_float_12p4(state->point_size/2);
910 r600_store_value(&rs->buffer, /* R_028A00_PA_SU_POINT_SIZE */
911 S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
912 r600_store_value(&rs->buffer, /* R_028A04_PA_SU_POINT_MINMAX */
913 S_028A04_MIN_SIZE(r600_pack_float_12p4(psize_min/2)) |
914 S_028A04_MAX_SIZE(r600_pack_float_12p4(psize_max/2)));
915 r600_store_value(&rs->buffer, /* R_028A08_PA_SU_LINE_CNTL */
916 S_028A08_WIDTH(r600_pack_float_12p4(state->line_width/2)));
917
918 r600_store_context_reg(&rs->buffer, R_0286D4_SPI_INTERP_CONTROL_0, spi_interp);
919 r600_store_context_reg(&rs->buffer, R_028A4C_PA_SC_MODE_CNTL, sc_mode_cntl);
920 r600_store_context_reg(&rs->buffer, R_028C08_PA_SU_VTX_CNTL,
921 S_028C08_PIX_CENTER_HALF(state->gl_rasterization_rules) |
922 S_028C08_QUANT_MODE(V_028C08_X_1_256TH));
923 r600_store_context_reg(&rs->buffer, R_028DFC_PA_SU_POLY_OFFSET_CLAMP, fui(state->offset_clamp));
924 r600_store_context_reg(&rs->buffer, R_028814_PA_SU_SC_MODE_CNTL,
925 S_028814_PROVOKING_VTX_LAST(!state->flatshade_first) |
926 S_028814_CULL_FRONT(state->cull_face & PIPE_FACE_FRONT ? 1 : 0) |
927 S_028814_CULL_BACK(state->cull_face & PIPE_FACE_BACK ? 1 : 0) |
928 S_028814_FACE(!state->front_ccw) |
929 S_028814_POLY_OFFSET_FRONT_ENABLE(state->offset_tri) |
930 S_028814_POLY_OFFSET_BACK_ENABLE(state->offset_tri) |
931 S_028814_POLY_OFFSET_PARA_ENABLE(state->offset_tri) |
932 S_028814_POLY_MODE(state->fill_front != PIPE_POLYGON_MODE_FILL ||
933 state->fill_back != PIPE_POLYGON_MODE_FILL) |
934 S_028814_POLYMODE_FRONT_PTYPE(r600_translate_fill(state->fill_front)) |
935 S_028814_POLYMODE_BACK_PTYPE(r600_translate_fill(state->fill_back)));
936 r600_store_context_reg(&rs->buffer, R_028350_SX_MISC, S_028350_MULTIPASS(state->rasterizer_discard));
937 return rs;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400938}
939
Jerome Glissefd266ec2010-09-17 10:41:50 -0400940static void *r600_create_sampler_state(struct pipe_context *ctx,
941 const struct pipe_sampler_state *state)
942{
Marek Olšákbadf0332011-06-19 23:41:02 +0200943 struct r600_pipe_sampler_state *ss = CALLOC_STRUCT(r600_pipe_sampler_state);
Jerome Glisseb9e8ea62011-05-09 12:09:51 -0400944 unsigned aniso_flag_offset = state->max_anisotropy > 1 ? 4 : 0;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400945
Marek Olšákbadf0332011-06-19 23:41:02 +0200946 if (ss == NULL) {
Jerome Glissefd266ec2010-09-17 10:41:50 -0400947 return NULL;
948 }
949
Marek Olšákbadf0332011-06-19 23:41:02 +0200950 ss->seamless_cube_map = state->seamless_cube_map;
Marek Olšák023dae72012-10-14 04:12:32 +0200951 ss->border_color_use = sampler_state_needs_border_color(state);
Marek Olšák33dda8f2012-10-14 03:53:09 +0200952
Jerome Glisse2df399c2012-08-01 15:53:11 -0400953 /* R_03C000_SQ_TEX_SAMPLER_WORD0_0 */
Marek Olšák33dda8f2012-10-14 03:53:09 +0200954 ss->tex_sampler_words[0] =
955 S_03C000_CLAMP_X(r600_tex_wrap(state->wrap_s)) |
956 S_03C000_CLAMP_Y(r600_tex_wrap(state->wrap_t)) |
957 S_03C000_CLAMP_Z(r600_tex_wrap(state->wrap_r)) |
958 S_03C000_XY_MAG_FILTER(r600_tex_filter(state->mag_img_filter) | aniso_flag_offset) |
959 S_03C000_XY_MIN_FILTER(r600_tex_filter(state->min_img_filter) | aniso_flag_offset) |
960 S_03C000_MIP_FILTER(r600_tex_mipfilter(state->min_mip_filter)) |
961 S_03C000_MAX_ANISO(r600_tex_aniso_filter(state->max_anisotropy)) |
962 S_03C000_DEPTH_COMPARE_FUNCTION(r600_tex_compare(state->compare_func)) |
963 S_03C000_BORDER_COLOR_TYPE(ss->border_color_use ? V_03C000_SQ_TEX_BORDER_COLOR_REGISTER : 0);
Jerome Glisse2df399c2012-08-01 15:53:11 -0400964 /* R_03C004_SQ_TEX_SAMPLER_WORD1_0 */
Marek Olšák33dda8f2012-10-14 03:53:09 +0200965 ss->tex_sampler_words[1] =
966 S_03C004_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 6)) |
967 S_03C004_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 6)) |
968 S_03C004_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 6));
Jerome Glisse2df399c2012-08-01 15:53:11 -0400969 /* R_03C008_SQ_TEX_SAMPLER_WORD2_0 */
970 ss->tex_sampler_words[2] = S_03C008_TYPE(1);
Marek Olšák33dda8f2012-10-14 03:53:09 +0200971
972 if (ss->border_color_use) {
973 memcpy(&ss->border_color, &state->border_color, sizeof(state->border_color));
Jerome Glissefd266ec2010-09-17 10:41:50 -0400974 }
Jerome Glisse2df399c2012-08-01 15:53:11 -0400975 return ss;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400976}
977
Marek Olšák6db53ca2012-09-23 23:12:17 +0200978struct pipe_sampler_view *
979r600_create_sampler_view_custom(struct pipe_context *ctx,
980 struct pipe_resource *texture,
981 const struct pipe_sampler_view *state,
982 unsigned width_first_level, unsigned height_first_level)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400983{
Marek Olšák565f39b2011-08-19 22:27:00 +0200984 struct r600_pipe_sampler_view *view = CALLOC_STRUCT(r600_pipe_sampler_view);
Marek Olšák951ac462012-08-14 02:29:17 +0200985 struct r600_texture *tmp = (struct r600_texture*)texture;
Cédric Cano843dfe32011-04-19 13:02:14 -0400986 unsigned format, endian;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400987 uint32_t word4 = 0, yuv_format = 0, pitch = 0;
988 unsigned char swizzle[4], array_mode = 0, tile_type = 0;
Marek Olšák677a4402011-06-15 02:24:03 +0200989 unsigned width, height, depth, offset_level, last_level;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400990
Marek Olšák565f39b2011-08-19 22:27:00 +0200991 if (view == NULL)
Jerome Glissefd266ec2010-09-17 10:41:50 -0400992 return NULL;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400993
994 /* initialize base object */
Marek Olšák565f39b2011-08-19 22:27:00 +0200995 view->base = *state;
996 view->base.texture = NULL;
Jerome Glissefd266ec2010-09-17 10:41:50 -0400997 pipe_reference(NULL, &texture->reference);
Marek Olšák565f39b2011-08-19 22:27:00 +0200998 view->base.texture = texture;
999 view->base.reference.count = 1;
1000 view->base.context = ctx;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001001
1002 swizzle[0] = state->swizzle_r;
1003 swizzle[1] = state->swizzle_g;
1004 swizzle[2] = state->swizzle_b;
1005 swizzle[3] = state->swizzle_a;
Marek Olšák565f39b2011-08-19 22:27:00 +02001006
Dave Airlie929be6e2011-03-01 14:55:35 +10001007 format = r600_translate_texformat(ctx->screen, state->format,
Jerome Glissefd266ec2010-09-17 10:41:50 -04001008 swizzle,
1009 &word4, &yuv_format);
Marek Olšáka460df92012-07-08 00:23:41 +02001010 assert(format != ~0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001011 if (format == ~0) {
Marek Olšáka460df92012-07-08 00:23:41 +02001012 FREE(view);
1013 return NULL;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001014 }
Marek Olšák565f39b2011-08-19 22:27:00 +02001015
Marek Olšákd334d592012-02-24 17:13:19 +01001016 if (tmp->is_depth && !tmp->is_flushing_texture) {
Marek Olšák611dd522012-07-18 00:05:14 +02001017 if (!r600_init_flushed_depth_texture(ctx, texture, NULL)) {
Marek Olšákda98bb62012-06-25 12:45:32 +02001018 FREE(view);
1019 return NULL;
1020 }
Marek Olšák611dd522012-07-18 00:05:14 +02001021 tmp = tmp->flushed_depth_texture;
Henri Verbeetd171ae02011-02-01 01:17:02 +01001022 }
Marek Olšák565f39b2011-08-19 22:27:00 +02001023
Cédric Cano843dfe32011-04-19 13:02:14 -04001024 endian = r600_colorformat_endian_swap(format);
Dave Airlie231bf882011-02-17 10:25:57 +10001025
Marek Olšák677a4402011-06-15 02:24:03 +02001026 offset_level = state->u.tex.first_level;
1027 last_level = state->u.tex.last_level - offset_level;
Marek Olšák6db53ca2012-09-23 23:12:17 +02001028 width = width_first_level;
1029 height = height_first_level;
Marek Olšák581f7e32012-07-29 18:53:19 +02001030 depth = tmp->surface.level[offset_level].npix_z;
1031 pitch = tmp->surface.level[offset_level].nblk_x * util_format_get_blockwidth(state->format);
1032 tile_type = tmp->tile_type;
Marek Olšák677a4402011-06-15 02:24:03 +02001033
Marek Olšák581f7e32012-07-29 18:53:19 +02001034 if (texture->target == PIPE_TEXTURE_1D_ARRAY) {
1035 height = 1;
1036 depth = texture->array_size;
1037 } else if (texture->target == PIPE_TEXTURE_2D_ARRAY) {
1038 depth = texture->array_size;
Dave Airlie69d969e2011-02-17 15:07:57 +10001039 }
Marek Olšák581f7e32012-07-29 18:53:19 +02001040 switch (tmp->surface.level[offset_level].mode) {
1041 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1042 array_mode = V_038000_ARRAY_LINEAR_ALIGNED;
1043 break;
1044 case RADEON_SURF_MODE_1D:
1045 array_mode = V_038000_ARRAY_1D_TILED_THIN1;
1046 break;
1047 case RADEON_SURF_MODE_2D:
1048 array_mode = V_038000_ARRAY_2D_TILED_THIN1;
1049 break;
1050 case RADEON_SURF_MODE_LINEAR:
1051 default:
1052 array_mode = V_038000_ARRAY_LINEAR_GENERAL;
1053 break;
1054 }
1055
1056 view->tex_resource = &tmp->resource;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001057 view->tex_resource_words[0] = (S_038000_DIM(r600_tex_dim(texture->target, texture->nr_samples)) |
Marek Olšák581f7e32012-07-29 18:53:19 +02001058 S_038000_TILE_MODE(array_mode) |
1059 S_038000_TILE_TYPE(tile_type) |
1060 S_038000_PITCH((pitch / 8) - 1) |
1061 S_038000_TEX_WIDTH(width - 1));
1062 view->tex_resource_words[1] = (S_038004_TEX_HEIGHT(height - 1) |
1063 S_038004_TEX_DEPTH(depth - 1) |
1064 S_038004_DATA_FORMAT(format));
1065 view->tex_resource_words[2] = tmp->surface.level[offset_level].offset >> 8;
1066 if (offset_level >= tmp->surface.last_level) {
1067 view->tex_resource_words[3] = tmp->surface.level[offset_level].offset >> 8;
1068 } else {
1069 view->tex_resource_words[3] = tmp->surface.level[offset_level + 1].offset >> 8;
1070 }
1071 view->tex_resource_words[4] = (word4 |
1072 S_038010_SRF_MODE_ALL(V_038010_SRF_MODE_ZERO_CLAMP_MINUS_ONE) |
1073 S_038010_REQUEST_SIZE(1) |
1074 S_038010_ENDIAN_SWAP(endian) |
1075 S_038010_BASE_LEVEL(0));
Marek Olšák8698a3b2012-08-02 22:31:22 +02001076 view->tex_resource_words[5] = (S_038014_BASE_ARRAY(state->u.tex.first_layer) |
Marek Olšák581f7e32012-07-29 18:53:19 +02001077 S_038014_LAST_ARRAY(state->u.tex.last_layer));
Marek Olšák8698a3b2012-08-02 22:31:22 +02001078 if (texture->nr_samples > 1) {
1079 /* LAST_LEVEL holds log2(nr_samples) for multisample textures */
1080 view->tex_resource_words[5] |= S_038014_LAST_LEVEL(util_logbase2(texture->nr_samples));
1081 } else {
1082 view->tex_resource_words[5] |= S_038014_LAST_LEVEL(last_level);
1083 }
Marek Olšák581f7e32012-07-29 18:53:19 +02001084 view->tex_resource_words[6] = (S_038018_TYPE(V_038010_SQ_TEX_VTX_VALID_TEXTURE) |
1085 S_038018_MAX_ANISO(4 /* max 16 samples */));
Marek Olšák565f39b2011-08-19 22:27:00 +02001086 return &view->base;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001087}
1088
Marek Olšák6db53ca2012-09-23 23:12:17 +02001089static struct pipe_sampler_view *
1090r600_create_sampler_view(struct pipe_context *ctx,
1091 struct pipe_resource *tex,
1092 const struct pipe_sampler_view *state)
1093{
1094 struct r600_texture *rtex = (struct r600_texture*)tex;
1095
1096 return r600_create_sampler_view_custom(ctx, tex, state,
1097 rtex->surface.level[state->u.tex.first_level].npix_x,
1098 rtex->surface.level[state->u.tex.first_level].npix_y);
1099}
1100
Marek Olšák2b8d39b2012-09-10 20:03:09 +02001101static void r600_emit_clip_state(struct r600_context *rctx, struct r600_atom *atom)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001102{
Marek Olšák2b8d39b2012-09-10 20:03:09 +02001103 struct radeon_winsys_cs *cs = rctx->cs;
1104 struct pipe_clip_state *state = &rctx->clip_state.state;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001105
Marek Olšák2b8d39b2012-09-10 20:03:09 +02001106 r600_write_context_reg_seq(cs, R_028E20_PA_CL_UCP0_X, 6*4);
1107 r600_write_array(cs, 6*4, (unsigned*)state);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001108}
1109
Jerome Glissefd266ec2010-09-17 10:41:50 -04001110static void r600_set_polygon_stipple(struct pipe_context *ctx,
1111 const struct pipe_poly_stipple *state)
1112{
1113}
1114
Marek Olšák18a18912012-10-05 05:37:38 +02001115static void r600_emit_scissor_state(struct r600_context *rctx, struct r600_atom *atom)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001116{
Marek Olšák18a18912012-10-05 05:37:38 +02001117 struct radeon_winsys_cs *cs = rctx->cs;
1118 struct pipe_scissor_state *state = &rctx->scissor.scissor;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001119
Marek Olšák18a18912012-10-05 05:37:38 +02001120 if (rctx->chip_class != R600 || rctx->scissor.enable) {
1121 r600_write_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL, 2);
1122 r600_write_value(cs, S_028240_TL_X(state->minx) | S_028240_TL_Y(state->miny) |
1123 S_028240_WINDOW_OFFSET_DISABLE(1));
1124 r600_write_value(cs, S_028244_BR_X(state->maxx) | S_028244_BR_Y(state->maxy));
1125 } else {
1126 r600_write_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL, 2);
1127 r600_write_value(cs, S_028240_TL_X(0) | S_028240_TL_Y(0) |
1128 S_028240_WINDOW_OFFSET_DISABLE(1));
1129 r600_write_value(cs, S_028244_BR_X(8192) | S_028244_BR_Y(8192));
1130 }
Jerome Glissefd266ec2010-09-17 10:41:50 -04001131}
1132
Marek Olšák18a18912012-10-05 05:37:38 +02001133static void r600_set_scissor_state(struct pipe_context *ctx,
1134 const struct pipe_scissor_state *state)
Marek Olšákaacd6532012-02-26 13:17:53 +01001135{
1136 struct r600_context *rctx = (struct r600_context *)ctx;
1137
Marek Olšák18a18912012-10-05 05:37:38 +02001138 rctx->scissor.scissor = *state;
Marek Olšákaacd6532012-02-26 13:17:53 +01001139
Marek Olšák18a18912012-10-05 05:37:38 +02001140 if (rctx->chip_class == R600 && !rctx->scissor.enable)
Marek Olšákfc887d62012-09-13 00:45:05 +02001141 return;
Marek Olšákaacd6532012-02-26 13:17:53 +01001142
Marek Olšák18a18912012-10-05 05:37:38 +02001143 rctx->scissor.atom.dirty = true;
Marek Olšákaacd6532012-02-26 13:17:53 +01001144}
1145
Marek Olšák78354012012-08-26 22:38:35 +02001146static struct r600_resource *r600_buffer_create_helper(struct r600_screen *rscreen,
1147 unsigned size, unsigned alignment)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001148{
Marek Olšák78354012012-08-26 22:38:35 +02001149 struct pipe_resource buffer;
1150
1151 memset(&buffer, 0, sizeof buffer);
1152 buffer.target = PIPE_BUFFER;
1153 buffer.format = PIPE_FORMAT_R8_UNORM;
1154 buffer.bind = PIPE_BIND_CUSTOM;
1155 buffer.usage = PIPE_USAGE_STATIC;
1156 buffer.flags = 0;
1157 buffer.width0 = size;
1158 buffer.height0 = 1;
1159 buffer.depth0 = 1;
1160 buffer.array_size = 1;
1161
1162 return (struct r600_resource*)
1163 r600_buffer_create(&rscreen->screen, &buffer, alignment);
1164}
1165
1166static void r600_init_color_surface(struct r600_context *rctx,
1167 struct r600_surface *surf,
1168 bool force_cmask_fmask)
1169{
1170 struct r600_screen *rscreen = rctx->screen;
Marek Olšák951ac462012-08-14 02:29:17 +02001171 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
Marek Olšákcb922b62012-08-02 01:43:01 +02001172 unsigned level = surf->base.u.tex.level;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001173 unsigned pitch, slice;
1174 unsigned color_info;
Cédric Cano843dfe32011-04-19 13:02:14 -04001175 unsigned format, swap, ntype, endian;
Roland Scheidegger4c700142010-12-02 04:33:43 +01001176 unsigned offset;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001177 const struct util_format_description *desc;
Dave Airlie0d851f62011-02-10 14:07:06 +10001178 int i;
Marek Olšákcb922b62012-08-02 01:43:01 +02001179 bool blend_bypass = 0, blend_clamp = 1;
Dave Airlie3e9bc432011-02-04 09:07:08 +10001180
Marek Olšákd334d592012-02-24 17:13:19 +01001181 if (rtex->is_depth && !rtex->is_flushing_texture) {
Marek Olšákcb922b62012-08-02 01:43:01 +02001182 r600_init_flushed_depth_texture(&rctx->context, surf->base.texture, NULL);
Dave Airlie3e9bc432011-02-04 09:07:08 +10001183 rtex = rtex->flushed_depth_texture;
Marek Olšákcb922b62012-08-02 01:43:01 +02001184 assert(rtex);
Dave Airlie3e9bc432011-02-04 09:07:08 +10001185 }
1186
Marek Olšák581f7e32012-07-29 18:53:19 +02001187 offset = rtex->surface.level[level].offset;
1188 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1189 offset += rtex->surface.level[level].slice_size *
Marek Olšákcb922b62012-08-02 01:43:01 +02001190 surf->base.u.tex.first_layer;
Jerome Glissec0c979e2012-01-30 17:22:13 -05001191 }
Marek Olšák581f7e32012-07-29 18:53:19 +02001192 pitch = rtex->surface.level[level].nblk_x / 8 - 1;
1193 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1194 if (slice) {
1195 slice = slice - 1;
1196 }
1197 color_info = 0;
1198 switch (rtex->surface.level[level].mode) {
1199 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1200 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_LINEAR_ALIGNED);
1201 break;
1202 case RADEON_SURF_MODE_1D:
1203 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1204 break;
1205 case RADEON_SURF_MODE_2D:
1206 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1207 break;
1208 case RADEON_SURF_MODE_LINEAR:
1209 default:
1210 color_info = S_0280A0_ARRAY_MODE(V_038000_ARRAY_LINEAR_GENERAL);
1211 break;
1212 }
1213
Dave Airlie780c1832011-02-06 18:57:11 +10001214 desc = util_format_description(surf->base.format);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001215
Dave Airlie0d851f62011-02-10 14:07:06 +10001216 for (i = 0; i < 4; i++) {
1217 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
1218 break;
1219 }
1220 }
Dave Airlie8d3e5052011-10-10 20:27:51 +01001221
Dave Airlie66866d62011-04-19 20:42:48 +10001222 ntype = V_0280A0_NUMBER_UNORM;
1223 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB)
1224 ntype = V_0280A0_NUMBER_SRGB;
Dave Airlie8d3e5052011-10-10 20:27:51 +01001225 else if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
1226 if (desc->channel[i].normalized)
1227 ntype = V_0280A0_NUMBER_SNORM;
1228 else if (desc->channel[i].pure_integer)
1229 ntype = V_0280A0_NUMBER_SINT;
1230 } else if (desc->channel[i].type == UTIL_FORMAT_TYPE_UNSIGNED) {
1231 if (desc->channel[i].normalized)
1232 ntype = V_0280A0_NUMBER_UNORM;
1233 else if (desc->channel[i].pure_integer)
1234 ntype = V_0280A0_NUMBER_UINT;
1235 }
Dave Airlie0d851f62011-02-10 14:07:06 +10001236
Dave Airlie780c1832011-02-06 18:57:11 +10001237 format = r600_translate_colorformat(surf->base.format);
Marek Olšáka460df92012-07-08 00:23:41 +02001238 assert(format != ~0);
1239
Dave Airlie780c1832011-02-06 18:57:11 +10001240 swap = r600_translate_colorswap(surf->base.format);
Marek Olšáka460df92012-07-08 00:23:41 +02001241 assert(swap != ~0);
1242
1243 if (rtex->resource.b.b.usage == PIPE_USAGE_STAGING) {
Cédric Cano843dfe32011-04-19 13:02:14 -04001244 endian = ENDIAN_NONE;
1245 } else {
1246 endian = r600_colorformat_endian_swap(format);
1247 }
Dave Airlie231bf882011-02-17 10:25:57 +10001248
Dave Airliea33937d2012-01-29 19:38:28 +00001249 /* set blend bypass according to docs if SINT/UINT or
1250 8/24 COLOR variants */
1251 if (ntype == V_0280A0_NUMBER_UINT || ntype == V_0280A0_NUMBER_SINT ||
1252 format == V_0280A0_COLOR_8_24 || format == V_0280A0_COLOR_24_8 ||
1253 format == V_0280A0_COLOR_X24_8_32_FLOAT) {
1254 blend_clamp = 0;
1255 blend_bypass = 1;
1256 }
1257
Marek Olšákcb922b62012-08-02 01:43:01 +02001258 surf->alphatest_bypass = ntype == V_0280A0_NUMBER_UINT || ntype == V_0280A0_NUMBER_SINT;
Dave Airlie4a264542012-04-22 20:51:43 +01001259
Jerome Glissec0c979e2012-01-30 17:22:13 -05001260 color_info |= S_0280A0_FORMAT(format) |
Jerome Glissefd266ec2010-09-17 10:41:50 -04001261 S_0280A0_COMP_SWAP(swap) |
Dave Airliea33937d2012-01-29 19:38:28 +00001262 S_0280A0_BLEND_BYPASS(blend_bypass) |
1263 S_0280A0_BLEND_CLAMP(blend_clamp) |
Cédric Cano843dfe32011-04-19 13:02:14 -04001264 S_0280A0_NUMBER_TYPE(ntype) |
1265 S_0280A0_ENDIAN(endian);
Dave Airlie0d851f62011-02-10 14:07:06 +10001266
Alex Deucher5939bc02011-05-05 18:54:03 -04001267 /* EXPORT_NORM is an optimzation that can be enabled for better
1268 * performance in certain cases
1269 */
Henri Verbeetb3b946b2011-07-09 17:18:59 +02001270 if (rctx->chip_class == R600) {
Alex Deucher5939bc02011-05-05 18:54:03 -04001271 /* EXPORT_NORM can be enabled if:
1272 * - 11-bit or smaller UNORM/SNORM/SRGB
1273 * - BLEND_CLAMP is enabled
1274 * - BLEND_FLOAT32 is disabled
1275 */
1276 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1277 (desc->channel[i].size < 12 &&
1278 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1279 ntype != V_0280A0_NUMBER_UINT &&
1280 ntype != V_0280A0_NUMBER_SINT) &&
1281 G_0280A0_BLEND_CLAMP(color_info) &&
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001282 !G_0280A0_BLEND_FLOAT32(color_info)) {
Alex Deucher5939bc02011-05-05 18:54:03 -04001283 color_info |= S_0280A0_SOURCE_FORMAT(V_0280A0_EXPORT_NORM);
Marek Olšákcb922b62012-08-02 01:43:01 +02001284 surf->export_16bpc = true;
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001285 }
Alex Deucher5939bc02011-05-05 18:54:03 -04001286 } else {
1287 /* EXPORT_NORM can be enabled if:
1288 * - 11-bit or smaller UNORM/SNORM/SRGB
1289 * - 16-bit or smaller FLOAT
1290 */
1291 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS &&
1292 ((desc->channel[i].size < 12 &&
1293 desc->channel[i].type != UTIL_FORMAT_TYPE_FLOAT &&
1294 ntype != V_0280A0_NUMBER_UINT && ntype != V_0280A0_NUMBER_SINT) ||
1295 (desc->channel[i].size < 17 &&
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001296 desc->channel[i].type == UTIL_FORMAT_TYPE_FLOAT))) {
Alex Deucher5939bc02011-05-05 18:54:03 -04001297 color_info |= S_0280A0_SOURCE_FORMAT(V_0280A0_EXPORT_NORM);
Marek Olšákcb922b62012-08-02 01:43:01 +02001298 surf->export_16bpc = true;
Jerome Glisseb75f1d92012-06-26 12:24:08 -04001299 }
Alex Deucher5939bc02011-05-05 18:54:03 -04001300 }
Jerome Glissefd266ec2010-09-17 10:41:50 -04001301
Marek Olšák78354012012-08-26 22:38:35 +02001302 /* These might not always be initialized to zero. */
Marek Olšákcb922b62012-08-02 01:43:01 +02001303 surf->cb_color_base = offset >> 8;
Marek Olšákcb922b62012-08-02 01:43:01 +02001304 surf->cb_color_size = S_028060_PITCH_TILE_MAX(pitch) |
1305 S_028060_SLICE_TILE_MAX(slice);
Marek Olšák8698a3b2012-08-02 22:31:22 +02001306 surf->cb_color_fmask = surf->cb_color_base;
1307 surf->cb_color_cmask = surf->cb_color_base;
Marek Olšák78354012012-08-26 22:38:35 +02001308 surf->cb_color_mask = 0;
1309
1310 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_cmask,
1311 &rtex->resource.b.b);
1312 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_fmask,
1313 &rtex->resource.b.b);
Marek Olšák8698a3b2012-08-02 22:31:22 +02001314
1315 if (rtex->cmask_size) {
1316 surf->cb_color_cmask = rtex->cmask_offset >> 8;
1317 surf->cb_color_mask |= S_028100_CMASK_BLOCK_MAX(rtex->cmask_slice_tile_max);
1318
1319 if (rtex->fmask_size) {
1320 color_info |= S_0280A0_TILE_MODE(V_0280A0_FRAG_ENABLE);
1321 surf->cb_color_fmask = rtex->fmask_offset >> 8;
1322 surf->cb_color_mask |= S_028100_FMASK_TILE_MAX(slice);
1323 } else { /* cmask only */
1324 color_info |= S_0280A0_TILE_MODE(V_0280A0_CLEAR_ENABLE);
1325 }
Marek Olšák78354012012-08-26 22:38:35 +02001326 } else if (force_cmask_fmask) {
1327 /* Allocate dummy FMASK and CMASK if they aren't allocated already.
1328 *
1329 * R6xx needs FMASK and CMASK for the destination buffer of color resolve,
1330 * otherwise it hangs. We don't have FMASK and CMASK pre-allocated,
1331 * because it's not an MSAA buffer.
1332 */
1333 struct r600_cmask_info cmask;
1334 struct r600_fmask_info fmask;
1335
1336 r600_texture_get_cmask_info(rscreen, rtex, &cmask);
1337 r600_texture_get_fmask_info(rscreen, rtex, 8, &fmask);
1338
1339 /* CMASK. */
1340 if (!rctx->dummy_cmask ||
1341 rctx->dummy_cmask->buf->size < cmask.size ||
1342 rctx->dummy_cmask->buf->alignment % cmask.alignment != 0) {
1343 struct pipe_transfer *transfer;
1344 void *ptr;
1345
1346 pipe_resource_reference((struct pipe_resource**)&rctx->dummy_cmask, NULL);
1347 rctx->dummy_cmask = r600_buffer_create_helper(rscreen, cmask.size, cmask.alignment);
1348
1349 /* Set the contents to 0xCC. */
1350 ptr = pipe_buffer_map(&rctx->context, &rctx->dummy_cmask->b.b, PIPE_TRANSFER_WRITE, &transfer);
1351 memset(ptr, 0xCC, cmask.size);
1352 pipe_buffer_unmap(&rctx->context, transfer);
1353 }
1354 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_cmask,
1355 &rctx->dummy_cmask->b.b);
1356
1357 /* FMASK. */
1358 if (!rctx->dummy_fmask ||
1359 rctx->dummy_fmask->buf->size < fmask.size ||
1360 rctx->dummy_fmask->buf->alignment % fmask.alignment != 0) {
1361 pipe_resource_reference((struct pipe_resource**)&rctx->dummy_fmask, NULL);
1362 rctx->dummy_fmask = r600_buffer_create_helper(rscreen, fmask.size, fmask.alignment);
1363
1364 }
1365 pipe_resource_reference((struct pipe_resource**)&surf->cb_buffer_fmask,
1366 &rctx->dummy_fmask->b.b);
1367
1368 /* Init the registers. */
1369 color_info |= S_0280A0_TILE_MODE(V_0280A0_FRAG_ENABLE);
1370 surf->cb_color_cmask = 0;
1371 surf->cb_color_fmask = 0;
1372 surf->cb_color_mask = S_028100_CMASK_BLOCK_MAX(cmask.slice_tile_max) |
1373 S_028100_FMASK_TILE_MAX(slice);
Marek Olšák8698a3b2012-08-02 22:31:22 +02001374 }
Marek Olšák78354012012-08-26 22:38:35 +02001375
Marek Olšák8698a3b2012-08-02 22:31:22 +02001376 surf->cb_color_info = color_info;
1377
Marek Olšákcb922b62012-08-02 01:43:01 +02001378 if (rtex->surface.level[level].mode < RADEON_SURF_MODE_1D) {
1379 surf->cb_color_view = 0;
1380 } else {
1381 surf->cb_color_view = S_028080_SLICE_START(surf->base.u.tex.first_layer) |
1382 S_028080_SLICE_MAX(surf->base.u.tex.last_layer);
Dave Airlie31a25da2012-04-27 09:38:46 +01001383 }
Dave Airlied1cc87c2012-03-24 13:37:16 +00001384
Marek Olšákcb922b62012-08-02 01:43:01 +02001385 surf->color_initialized = true;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001386}
1387
Marek Olšákcdc681c2012-08-02 01:43:01 +02001388static void r600_init_depth_surface(struct r600_context *rctx,
1389 struct r600_surface *surf)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001390{
Marek Olšák951ac462012-08-14 02:29:17 +02001391 struct r600_texture *rtex = (struct r600_texture*)surf->base.texture;
Marek Olšákfaa16dc2011-10-25 01:28:39 +02001392 unsigned level, pitch, slice, format, offset, array_mode;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001393
Marek Olšákcdc681c2012-08-02 01:43:01 +02001394 level = surf->base.u.tex.level;
Marek Olšák581f7e32012-07-29 18:53:19 +02001395 offset = rtex->surface.level[level].offset;
1396 pitch = rtex->surface.level[level].nblk_x / 8 - 1;
1397 slice = (rtex->surface.level[level].nblk_x * rtex->surface.level[level].nblk_y) / 64;
1398 if (slice) {
1399 slice = slice - 1;
1400 }
1401 switch (rtex->surface.level[level].mode) {
1402 case RADEON_SURF_MODE_2D:
1403 array_mode = V_0280A0_ARRAY_2D_TILED_THIN1;
1404 break;
1405 case RADEON_SURF_MODE_1D:
1406 case RADEON_SURF_MODE_LINEAR_ALIGNED:
1407 case RADEON_SURF_MODE_LINEAR:
1408 default:
1409 array_mode = V_0280A0_ARRAY_1D_TILED_THIN1;
1410 break;
Jerome Glissec0c979e2012-01-30 17:22:13 -05001411 }
1412
Marek Olšákcdc681c2012-08-02 01:43:01 +02001413 format = r600_translate_dbformat(surf->base.format);
Marek Olšáka460df92012-07-08 00:23:41 +02001414 assert(format != ~0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001415
Marek Olšákcdc681c2012-08-02 01:43:01 +02001416 surf->db_depth_info = S_028010_ARRAY_MODE(array_mode) | S_028010_FORMAT(format);
1417 surf->db_depth_base = offset >> 8;
1418 surf->db_depth_view = S_028004_SLICE_START(surf->base.u.tex.first_layer) |
1419 S_028004_SLICE_MAX(surf->base.u.tex.last_layer);
1420 surf->db_depth_size = S_028000_PITCH_TILE_MAX(pitch) | S_028000_SLICE_TILE_MAX(slice);
1421 surf->db_prefetch_limit = (rtex->surface.level[level].nblk_y / 8) - 1;
1422
Marek Olšákab075de2012-10-05 04:59:50 +02001423 switch (surf->base.format) {
1424 case PIPE_FORMAT_Z24X8_UNORM:
1425 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
1426 surf->pa_su_poly_offset_db_fmt_cntl =
1427 S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS((char)-24);
1428 break;
1429 case PIPE_FORMAT_Z32_FLOAT:
1430 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
1431 surf->pa_su_poly_offset_db_fmt_cntl =
1432 S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS((char)-23) |
1433 S_028DF8_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
1434 break;
1435 case PIPE_FORMAT_Z16_UNORM:
1436 surf->pa_su_poly_offset_db_fmt_cntl =
1437 S_028DF8_POLY_OFFSET_NEG_NUM_DB_BITS((char)-16);
1438 break;
1439 default:;
1440 }
1441
Marek Olšákcdc681c2012-08-02 01:43:01 +02001442 surf->depth_initialized = true;
Jerome Glissefd266ec2010-09-17 10:41:50 -04001443}
1444
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001445static void r600_set_framebuffer_state(struct pipe_context *ctx,
1446 const struct pipe_framebuffer_state *state)
1447{
1448 struct r600_context *rctx = (struct r600_context *)ctx;
1449 struct r600_surface *surf;
1450 struct r600_texture *rtex;
1451 unsigned i;
1452
1453 if (rctx->framebuffer.state.nr_cbufs) {
1454 rctx->flags |= R600_CONTEXT_CB_FLUSH;
Marek Olšák933faae2012-09-25 03:11:22 +02001455
1456 if (rctx->chip_class >= R700 &&
1457 rctx->framebuffer.state.cbufs[0]->texture->nr_samples > 1) {
1458 rctx->flags |= R600_CONTEXT_FLUSH_AND_INV_CB_META;
1459 }
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001460 }
1461 if (rctx->framebuffer.state.zsbuf) {
1462 rctx->flags |= R600_CONTEXT_DB_FLUSH;
1463 }
1464 /* R6xx errata */
1465 if (rctx->chip_class == R600) {
1466 rctx->flags |= R600_CONTEXT_FLUSH_AND_INV;
1467 }
1468
1469 /* Set the new state. */
1470 util_copy_framebuffer_state(&rctx->framebuffer.state, state);
1471
1472 rctx->framebuffer.export_16bpc = state->nr_cbufs != 0;
1473 rctx->framebuffer.cb0_is_integer = state->nr_cbufs &&
1474 util_format_is_pure_integer(state->cbufs[0]->format);
1475 rctx->framebuffer.compressed_cb_mask = 0;
1476 rctx->framebuffer.is_msaa_resolve = state->nr_cbufs == 2 &&
1477 state->cbufs[0]->texture->nr_samples > 1 &&
1478 state->cbufs[1]->texture->nr_samples <= 1;
1479
1480 if (state->nr_cbufs)
1481 rctx->framebuffer.nr_samples = state->cbufs[0]->texture->nr_samples;
1482 else if (state->zsbuf)
1483 rctx->framebuffer.nr_samples = state->zsbuf->texture->nr_samples;
1484 else
1485 rctx->framebuffer.nr_samples = 0;
1486
1487 /* Colorbuffers. */
1488 for (i = 0; i < state->nr_cbufs; i++) {
1489 /* The resolve buffer must have CMASK and FMASK to prevent hardlocks on R6xx. */
1490 bool force_cmask_fmask = rctx->chip_class == R600 &&
1491 rctx->framebuffer.is_msaa_resolve &&
1492 i == 1;
1493
1494 surf = (struct r600_surface*)state->cbufs[i];
1495 rtex = (struct r600_texture*)surf->base.texture;
1496
1497 if (!surf->color_initialized || force_cmask_fmask) {
1498 r600_init_color_surface(rctx, surf, force_cmask_fmask);
1499 if (force_cmask_fmask) {
1500 /* re-initialize later without compression */
1501 surf->color_initialized = false;
1502 }
1503 }
1504
1505 if (!surf->export_16bpc) {
1506 rctx->framebuffer.export_16bpc = false;
1507 }
1508
1509 if (rtex->fmask_size && rtex->cmask_size) {
1510 rctx->framebuffer.compressed_cb_mask |= 1 << i;
1511 }
1512 }
1513
1514 /* Update alpha-test state dependencies.
1515 * Alpha-test is done on the first colorbuffer only. */
1516 if (state->nr_cbufs) {
1517 surf = (struct r600_surface*)state->cbufs[0];
1518 if (rctx->alphatest_state.bypass != surf->alphatest_bypass) {
1519 rctx->alphatest_state.bypass = surf->alphatest_bypass;
Marek Olšákeb65fef2012-10-07 03:47:43 +02001520 rctx->alphatest_state.atom.dirty = true;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001521 }
1522 }
1523
1524 /* ZS buffer. */
1525 if (state->zsbuf) {
1526 surf = (struct r600_surface*)state->zsbuf;
1527
1528 if (!surf->depth_initialized) {
1529 r600_init_depth_surface(rctx, surf);
1530 }
1531
Marek Olšákab075de2012-10-05 04:59:50 +02001532 if (state->zsbuf->format != rctx->poly_offset_state.zs_format) {
1533 rctx->poly_offset_state.zs_format = state->zsbuf->format;
1534 rctx->poly_offset_state.atom.dirty = true;
1535 }
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001536 }
1537
1538 if (rctx->cb_misc_state.nr_cbufs != state->nr_cbufs) {
1539 rctx->cb_misc_state.nr_cbufs = state->nr_cbufs;
Marek Olšákeb65fef2012-10-07 03:47:43 +02001540 rctx->cb_misc_state.atom.dirty = true;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001541 }
1542
1543 if (state->nr_cbufs == 0 && rctx->alphatest_state.bypass) {
1544 rctx->alphatest_state.bypass = false;
Marek Olšákeb65fef2012-10-07 03:47:43 +02001545 rctx->alphatest_state.atom.dirty = true;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001546 }
1547
Marek Olšákc5584e92012-10-06 06:05:32 +02001548 r600_update_db_shader_control(rctx);
1549
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001550 /* Calculate the CS size. */
1551 rctx->framebuffer.atom.num_dw =
1552 10 /*COLOR_INFO*/ + 4 /*SCISSOR*/ + 3 /*SHADER_CONTROL*/ + 8 /*MSAA*/;
1553
1554 if (rctx->framebuffer.state.nr_cbufs) {
1555 rctx->framebuffer.atom.num_dw += 6 * (2 + rctx->framebuffer.state.nr_cbufs);
1556 rctx->framebuffer.atom.num_dw += 6 * rctx->framebuffer.state.nr_cbufs; /* relocs */
1557
1558 }
1559 if (rctx->framebuffer.state.zsbuf) {
Marek Olšákab075de2012-10-05 04:59:50 +02001560 rctx->framebuffer.atom.num_dw += 16;
Marek Olšák9f5d6322012-08-14 20:42:35 +02001561 } else if (rctx->screen->info.drm_minor >= 18) {
1562 rctx->framebuffer.atom.num_dw += 3;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001563 }
1564 if (rctx->family > CHIP_R600 && rctx->family < CHIP_RV770) {
1565 rctx->framebuffer.atom.num_dw += 2;
1566 }
1567
Marek Olšákeb65fef2012-10-07 03:47:43 +02001568 rctx->framebuffer.atom.dirty = true;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001569}
1570
Marek Olšák8698a3b2012-08-02 22:31:22 +02001571#define FILL_SREG(s0x, s0y, s1x, s1y, s2x, s2y, s3x, s3y) \
1572 (((s0x) & 0xf) | (((s0y) & 0xf) << 4) | \
1573 (((s1x) & 0xf) << 8) | (((s1y) & 0xf) << 12) | \
1574 (((s2x) & 0xf) << 16) | (((s2y) & 0xf) << 20) | \
1575 (((s3x) & 0xf) << 24) | (((s3y) & 0xf) << 28))
1576
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001577static void r600_emit_msaa_state(struct r600_context *rctx, int nr_samples)
Marek Olšák8698a3b2012-08-02 22:31:22 +02001578{
1579 static uint32_t sample_locs_2x[] = {
1580 FILL_SREG(-4, 4, 4, -4, -4, 4, 4, -4),
1581 FILL_SREG(-4, 4, 4, -4, -4, 4, 4, -4),
1582 };
1583 static unsigned max_dist_2x = 4;
1584 static uint32_t sample_locs_4x[] = {
1585 FILL_SREG(-2, -2, 2, 2, -6, 6, 6, -6),
1586 FILL_SREG(-2, -2, 2, 2, -6, 6, 6, -6),
1587 };
1588 static unsigned max_dist_4x = 6;
1589 static uint32_t sample_locs_8x[] = {
Marek Olšákc0c26dd2012-10-27 16:31:19 +02001590 FILL_SREG(-1, 1, 1, 5, 3, -5, 5, 3),
1591 FILL_SREG(-7, -1, -3, -7, 7, -3, -5, 7),
Marek Olšák8698a3b2012-08-02 22:31:22 +02001592 };
Marek Olšákc0c26dd2012-10-27 16:31:19 +02001593 static unsigned max_dist_8x = 7;
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001594
1595 struct radeon_winsys_cs *cs = rctx->cs;
1596 unsigned max_dist = 0;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001597
1598 if (rctx->family == CHIP_R600) {
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001599 switch (nr_samples) {
1600 default:
1601 nr_samples = 0;
1602 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001603 case 2:
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001604 r600_write_config_reg(cs, R_008B40_PA_SC_AA_SAMPLE_LOCS_2S, sample_locs_2x[0]);
1605 max_dist = max_dist_2x;
1606 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001607 case 4:
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001608 r600_write_config_reg(cs, R_008B44_PA_SC_AA_SAMPLE_LOCS_4S, sample_locs_4x[0]);
1609 max_dist = max_dist_4x;
1610 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001611 case 8:
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001612 r600_write_config_reg_seq(cs, R_008B48_PA_SC_AA_SAMPLE_LOCS_8S_WD0, 2);
1613 r600_write_value(cs, sample_locs_8x[0]); /* R_008B48_PA_SC_AA_SAMPLE_LOCS_8S_WD0 */
1614 r600_write_value(cs, sample_locs_8x[1]); /* R_008B4C_PA_SC_AA_SAMPLE_LOCS_8S_WD1 */
1615 max_dist = max_dist_8x;
1616 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001617 }
1618 } else {
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001619 switch (nr_samples) {
1620 default:
1621 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1622 r600_write_value(cs, 0); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1623 r600_write_value(cs, 0); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1624 nr_samples = 0;
1625 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001626 case 2:
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001627 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1628 r600_write_value(cs, sample_locs_2x[0]); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1629 r600_write_value(cs, sample_locs_2x[1]); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1630 max_dist = max_dist_2x;
1631 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001632 case 4:
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001633 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1634 r600_write_value(cs, sample_locs_4x[0]); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1635 r600_write_value(cs, sample_locs_4x[1]); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1636 max_dist = max_dist_4x;
1637 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001638 case 8:
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001639 r600_write_context_reg_seq(cs, R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX, 2);
1640 r600_write_value(cs, sample_locs_8x[0]); /* R_028C1C_PA_SC_AA_SAMPLE_LOCS_MCTX */
1641 r600_write_value(cs, sample_locs_8x[1]); /* R_028C20_PA_SC_AA_SAMPLE_LOCS_8D_WD1_MCTX */
1642 max_dist = max_dist_8x;
1643 break;
Marek Olšák8698a3b2012-08-02 22:31:22 +02001644 }
1645 }
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001646
1647 if (nr_samples > 1) {
1648 r600_write_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1649 r600_write_value(cs, S_028C00_LAST_PIXEL(1) |
1650 S_028C00_EXPAND_LINE_WIDTH(1)); /* R_028C00_PA_SC_LINE_CNTL */
1651 r600_write_value(cs, S_028C04_MSAA_NUM_SAMPLES(util_logbase2(nr_samples)) |
1652 S_028C04_MAX_SAMPLE_DIST(max_dist)); /* R_028C04_PA_SC_AA_CONFIG */
1653 } else {
1654 r600_write_context_reg_seq(cs, R_028C00_PA_SC_LINE_CNTL, 2);
1655 r600_write_value(cs, S_028C00_LAST_PIXEL(1)); /* R_028C00_PA_SC_LINE_CNTL */
1656 r600_write_value(cs, 0); /* R_028C04_PA_SC_AA_CONFIG */
1657 }
Marek Olšák8698a3b2012-08-02 22:31:22 +02001658}
1659
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001660static void r600_emit_framebuffer_state(struct r600_context *rctx, struct r600_atom *atom)
Jerome Glissefd266ec2010-09-17 10:41:50 -04001661{
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001662 struct radeon_winsys_cs *cs = rctx->cs;
1663 struct pipe_framebuffer_state *state = &rctx->framebuffer.state;
1664 unsigned nr_cbufs = state->nr_cbufs;
1665 struct r600_surface **cb = (struct r600_surface**)&state->cbufs[0];
1666 unsigned i, sbu = 0;
Marek Olšákfd2e34d2012-09-09 06:08:39 +02001667
Marek Olšák8698a3b2012-08-02 22:31:22 +02001668 /* Colorbuffers. */
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001669 r600_write_context_reg_seq(cs, R_0280A0_CB_COLOR0_INFO, 8);
1670 for (i = 0; i < nr_cbufs; i++) {
1671 r600_write_value(cs, cb[i]->cb_color_info);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001672 }
Marek Olšákcb922b62012-08-02 01:43:01 +02001673 /* set CB_COLOR1_INFO for possible dual-src blending */
1674 if (i == 1) {
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001675 r600_write_value(cs, cb[0]->cb_color_info);
Marek Olšákcb922b62012-08-02 01:43:01 +02001676 i++;
1677 }
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001678 for (; i < 8; i++) {
1679 r600_write_value(cs, 0);
Marek Olšák0d7e0022012-08-14 22:10:35 +02001680 }
Marek Olšákcb922b62012-08-02 01:43:01 +02001681
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001682 if (nr_cbufs) {
1683 /* COLOR_BASE */
1684 r600_write_context_reg_seq(cs, R_028040_CB_COLOR0_BASE, nr_cbufs);
1685 for (i = 0; i < nr_cbufs; i++) {
1686 r600_write_value(cs, cb[i]->cb_color_base);
Marek Olšákcb922b62012-08-02 01:43:01 +02001687 }
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001688
1689 /* relocations */
1690 for (i = 0; i < nr_cbufs; i++) {
1691 unsigned reloc = r600_context_bo_reloc(rctx,
1692 (struct r600_resource*)cb[i]->base.texture,
1693 RADEON_USAGE_READWRITE);
1694 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1695 r600_write_value(cs, reloc);
1696 }
1697
1698 r600_write_context_reg_seq(cs, R_028060_CB_COLOR0_SIZE, nr_cbufs);
1699 for (i = 0; i < nr_cbufs; i++) {
1700 r600_write_value(cs, cb[i]->cb_color_size);
1701 }
1702
1703 r600_write_context_reg_seq(cs, R_028080_CB_COLOR0_VIEW, nr_cbufs);
1704 for (i = 0; i < nr_cbufs; i++) {
1705 r600_write_value(cs, cb[i]->cb_color_view);
1706 }
1707
1708 r600_write_context_reg_seq(cs, R_028100_CB_COLOR0_MASK, nr_cbufs);
1709 for (i = 0; i < nr_cbufs; i++) {
1710 r600_write_value(cs, cb[i]->cb_color_mask);
1711 }
1712
1713 /* FMASK. */
1714 r600_write_context_reg_seq(cs, R_0280E0_CB_COLOR0_FRAG, nr_cbufs);
1715 for (i = 0; i < nr_cbufs; i++) {
1716 r600_write_value(cs, cb[i]->cb_color_fmask);
1717 }
1718 /* relocations */
1719 for (i = 0; i < nr_cbufs; i++) {
1720 unsigned reloc = r600_context_bo_reloc(rctx,
1721 cb[i]->cb_buffer_fmask,
1722 RADEON_USAGE_READWRITE);
1723 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1724 r600_write_value(cs, reloc);
1725 }
1726
1727 /* CMASK. */
1728 r600_write_context_reg_seq(cs, R_0280C0_CB_COLOR0_TILE, nr_cbufs);
1729 for (i = 0; i < nr_cbufs; i++) {
1730 r600_write_value(cs, cb[i]->cb_color_cmask);
1731 }
1732 /* relocations */
1733 for (i = 0; i < nr_cbufs; i++) {
1734 unsigned reloc = r600_context_bo_reloc(rctx,
1735 cb[i]->cb_buffer_cmask,
1736 RADEON_USAGE_READWRITE);
1737 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1738 r600_write_value(cs, reloc);
1739 }
1740
1741 sbu |= SURFACE_BASE_UPDATE_COLOR_NUM(nr_cbufs);
Marek Olšákcb922b62012-08-02 01:43:01 +02001742 }
1743
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001744 /* Zbuffer. */
Jerome Glissefd266ec2010-09-17 10:41:50 -04001745 if (state->zsbuf) {
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001746 struct r600_surface *surf = (struct r600_surface*)state->zsbuf;
1747 unsigned reloc = r600_context_bo_reloc(rctx,
1748 (struct r600_resource*)state->zsbuf->texture,
1749 RADEON_USAGE_READWRITE);
Marek Olšákcdc681c2012-08-02 01:43:01 +02001750
Marek Olšákab075de2012-10-05 04:59:50 +02001751 r600_write_context_reg(cs, R_028DF8_PA_SU_POLY_OFFSET_DB_FMT_CNTL,
1752 surf->pa_su_poly_offset_db_fmt_cntl);
1753
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001754 r600_write_context_reg_seq(cs, R_028000_DB_DEPTH_SIZE, 2);
1755 r600_write_value(cs, surf->db_depth_size); /* R_028000_DB_DEPTH_SIZE */
1756 r600_write_value(cs, surf->db_depth_view); /* R_028004_DB_DEPTH_VIEW */
1757 r600_write_context_reg_seq(cs, R_02800C_DB_DEPTH_BASE, 2);
1758 r600_write_value(cs, surf->db_depth_base); /* R_02800C_DB_DEPTH_BASE */
1759 r600_write_value(cs, surf->db_depth_info); /* R_028010_DB_DEPTH_INFO */
Marek Olšákcdc681c2012-08-02 01:43:01 +02001760
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001761 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1762 r600_write_value(cs, reloc);
1763
1764 r600_write_context_reg(cs, R_028D34_DB_PREFETCH_LIMIT, surf->db_prefetch_limit);
1765
1766 sbu |= SURFACE_BASE_UPDATE_DEPTH;
Marek Olšák9f5d6322012-08-14 20:42:35 +02001767 } else if (rctx->screen->info.drm_minor >= 18) {
1768 /* DRM 2.6.18 allows the INVALID format to disable depth/stencil.
1769 * Older kernels are out of luck. */
1770 r600_write_context_reg(cs, R_028010_DB_DEPTH_INFO, S_028010_FORMAT(V_028010_DEPTH_INVALID));
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001771 }
1772
1773 /* SURFACE_BASE_UPDATE */
1774 if (rctx->family > CHIP_R600 && rctx->family < CHIP_RV770 && sbu) {
1775 r600_write_value(cs, PKT3(PKT3_SURFACE_BASE_UPDATE, 0, 0));
1776 r600_write_value(cs, sbu);
Jerome Glissefd266ec2010-09-17 10:41:50 -04001777 }
1778
Marek Olšák8698a3b2012-08-02 22:31:22 +02001779 /* Framebuffer dimensions. */
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001780 r600_write_context_reg_seq(cs, R_028204_PA_SC_WINDOW_SCISSOR_TL, 2);
1781 r600_write_value(cs, S_028240_TL_X(0) | S_028240_TL_Y(0) |
1782 S_028240_WINDOW_OFFSET_DISABLE(1)); /* R_028204_PA_SC_WINDOW_SCISSOR_TL */
1783 r600_write_value(cs, S_028244_BR_X(state->width) |
1784 S_028244_BR_Y(state->height)); /* R_028208_PA_SC_WINDOW_SCISSOR_BR */
Jerome Glissefd266ec2010-09-17 10:41:50 -04001785
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001786 if (rctx->framebuffer.is_msaa_resolve) {
1787 r600_write_context_reg(cs, R_0287A0_CB_SHADER_CONTROL, 1);
Marek Olšák8698a3b2012-08-02 22:31:22 +02001788 } else {
1789 /* Always enable the first colorbuffer in CB_SHADER_CONTROL. This
1790 * will assure that the alpha-test will work even if there is
1791 * no colorbuffer bound. */
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001792 r600_write_context_reg(cs, R_0287A0_CB_SHADER_CONTROL,
1793 (1ull << MAX2(nr_cbufs, 1)) - 1);
Marek Olšák8698a3b2012-08-02 22:31:22 +02001794 }
Marek Olšák82a1d242012-07-18 04:31:56 +02001795
Marek Olšákc8b06dc2012-09-18 19:42:29 +02001796 r600_emit_msaa_state(rctx, rctx->framebuffer.nr_samples);
Marek Olšák0ea76912012-07-07 07:15:04 +02001797}
1798
1799static void r600_emit_cb_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1800{
1801 struct radeon_winsys_cs *cs = rctx->cs;
1802 struct r600_cb_misc_state *a = (struct r600_cb_misc_state*)atom;
Marek Olšák0ea76912012-07-07 07:15:04 +02001803
Marek Olšák863e2c82012-08-26 22:33:55 +02001804 if (G_028808_SPECIAL_OP(a->cb_color_control) == V_028808_SPECIAL_RESOLVE_BOX) {
1805 r600_write_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
1806 if (rctx->chip_class == R600) {
1807 r600_write_value(cs, 0xff); /* R_028238_CB_TARGET_MASK */
1808 r600_write_value(cs, 0xff); /* R_02823C_CB_SHADER_MASK */
1809 } else {
1810 r600_write_value(cs, 0xf); /* R_028238_CB_TARGET_MASK */
1811 r600_write_value(cs, 0xf); /* R_02823C_CB_SHADER_MASK */
1812 }
1813 r600_write_context_reg(cs, R_028808_CB_COLOR_CONTROL, a->cb_color_control);
1814 } else {
1815 unsigned fb_colormask = (1ULL << ((unsigned)a->nr_cbufs * 4)) - 1;
1816 unsigned ps_colormask = (1ULL << ((unsigned)a->nr_ps_color_outputs * 4)) - 1;
1817 unsigned multiwrite = a->multiwrite && a->nr_cbufs > 1;
1818
1819 r600_write_context_reg_seq(cs, R_028238_CB_TARGET_MASK, 2);
1820 r600_write_value(cs, a->blend_colormask & fb_colormask); /* R_028238_CB_TARGET_MASK */
1821 /* Always enable the first color output to make sure alpha-test works even without one. */
1822 r600_write_value(cs, 0xf | (multiwrite ? fb_colormask : ps_colormask)); /* R_02823C_CB_SHADER_MASK */
1823 r600_write_context_reg(cs, R_028808_CB_COLOR_CONTROL,
1824 a->cb_color_control |
1825 S_028808_MULTIWRITE_ENABLE(multiwrite));
1826 }
Jerome Glissefd266ec2010-09-17 10:41:50 -04001827}
1828
Marek Olšáke2809842012-02-02 14:01:12 +01001829static void r600_emit_db_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1830{
1831 struct radeon_winsys_cs *cs = rctx->cs;
Marek Olšáke363dd52012-03-05 16:20:05 +01001832 struct r600_db_misc_state *a = (struct r600_db_misc_state*)atom;
Marek Olšáke2809842012-02-02 14:01:12 +01001833 unsigned db_render_control = 0;
1834 unsigned db_render_override =
1835 S_028D10_FORCE_HIZ_ENABLE(V_028D10_FORCE_DISABLE) |
1836 S_028D10_FORCE_HIS_ENABLE0(V_028D10_FORCE_DISABLE) |
1837 S_028D10_FORCE_HIS_ENABLE1(V_028D10_FORCE_DISABLE);
1838
1839 if (a->occlusion_query_enabled) {
1840 if (rctx->chip_class >= R700) {
1841 db_render_control |= S_028D0C_R700_PERFECT_ZPASS_COUNTS(1);
1842 }
1843 db_render_override |= S_028D10_NOOP_CULL_DISABLE(1);
1844 }
Marek Olšákdf79eb52012-07-07 19:33:11 +02001845 if (a->flush_depthstencil_through_cb) {
Marek Olšáke2f623f2012-07-28 13:55:59 +02001846 assert(a->copy_depth || a->copy_stencil);
1847
1848 db_render_control |= S_028D0C_DEPTH_COPY_ENABLE(a->copy_depth) |
1849 S_028D0C_STENCIL_COPY_ENABLE(a->copy_stencil) |
Marek Olšák8698a3b2012-08-02 22:31:22 +02001850 S_028D0C_COPY_CENTROID(1) |
1851 S_028D0C_COPY_SAMPLE(a->copy_sample);
Marek Olšáke2809842012-02-02 14:01:12 +01001852 }
1853
1854 r600_write_context_reg_seq(cs, R_028D0C_DB_RENDER_CONTROL, 2);
1855 r600_write_value(cs, db_render_control); /* R_028D0C_DB_RENDER_CONTROL */
1856 r600_write_value(cs, db_render_override); /* R_028D10_DB_RENDER_OVERRIDE */
Marek Olšákc5584e92012-10-06 06:05:32 +02001857 r600_write_context_reg(cs, R_02880C_DB_SHADER_CONTROL, a->db_shader_control);
Marek Olšáke2809842012-02-02 14:01:12 +01001858}
1859
Marek Olšák87a34132012-10-06 06:18:24 +02001860static void r600_emit_config_state(struct r600_context *rctx, struct r600_atom *atom)
1861{
1862 struct radeon_winsys_cs *cs = rctx->cs;
1863 struct r600_config_state *a = (struct r600_config_state*)atom;
1864
1865 r600_write_config_reg(cs, R_008C04_SQ_GPR_RESOURCE_MGMT_1, a->sq_gpr_resource_mgmt_1);
1866}
1867
Marek Olšákc76462b2012-03-30 23:52:45 +02001868static void r600_emit_vertex_buffers(struct r600_context *rctx, struct r600_atom *atom)
1869{
1870 struct radeon_winsys_cs *cs = rctx->cs;
Marek Olšák585baac2012-07-06 03:18:06 +02001871 uint32_t dirty_mask = rctx->vertex_buffer_state.dirty_mask;
Marek Olšákc76462b2012-03-30 23:52:45 +02001872
Marek Olšák585baac2012-07-06 03:18:06 +02001873 while (dirty_mask) {
1874 struct pipe_vertex_buffer *vb;
1875 struct r600_resource *rbuffer;
1876 unsigned offset;
1877 unsigned buffer_index = u_bit_scan(&dirty_mask);
Marek Olšákc76462b2012-03-30 23:52:45 +02001878
Marek Olšák585baac2012-07-06 03:18:06 +02001879 vb = &rctx->vertex_buffer_state.vb[buffer_index];
1880 rbuffer = (struct r600_resource*)vb->buffer;
1881 assert(rbuffer);
Marek Olšákc76462b2012-03-30 23:52:45 +02001882
Marek Olšák585baac2012-07-06 03:18:06 +02001883 offset = vb->buffer_offset;
Marek Olšákc76462b2012-03-30 23:52:45 +02001884
1885 /* fetch resources start at index 320 */
1886 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
Marek Olšák585baac2012-07-06 03:18:06 +02001887 r600_write_value(cs, (320 + buffer_index) * 7);
Marek Olšákc76462b2012-03-30 23:52:45 +02001888 r600_write_value(cs, offset); /* RESOURCEi_WORD0 */
1889 r600_write_value(cs, rbuffer->buf->size - offset - 1); /* RESOURCEi_WORD1 */
1890 r600_write_value(cs, /* RESOURCEi_WORD2 */
1891 S_038008_ENDIAN_SWAP(r600_endian_swap(32)) |
Marek Olšák585baac2012-07-06 03:18:06 +02001892 S_038008_STRIDE(vb->stride));
Marek Olšákc76462b2012-03-30 23:52:45 +02001893 r600_write_value(cs, 0); /* RESOURCEi_WORD3 */
1894 r600_write_value(cs, 0); /* RESOURCEi_WORD4 */
1895 r600_write_value(cs, 0); /* RESOURCEi_WORD5 */
1896 r600_write_value(cs, 0xc0000000); /* RESOURCEi_WORD6 */
1897
1898 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1899 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1900 }
1901}
1902
Marek Olšák68bbfc12012-04-01 22:03:15 +02001903static void r600_emit_constant_buffers(struct r600_context *rctx,
1904 struct r600_constbuf_state *state,
1905 unsigned buffer_id_base,
1906 unsigned reg_alu_constbuf_size,
1907 unsigned reg_alu_const_cache)
1908{
1909 struct radeon_winsys_cs *cs = rctx->cs;
1910 uint32_t dirty_mask = state->dirty_mask;
1911
1912 while (dirty_mask) {
Marek Olšák50733782012-04-24 19:52:26 +02001913 struct pipe_constant_buffer *cb;
Marek Olšák68bbfc12012-04-01 22:03:15 +02001914 struct r600_resource *rbuffer;
1915 unsigned offset;
1916 unsigned buffer_index = ffs(dirty_mask) - 1;
1917
1918 cb = &state->cb[buffer_index];
1919 rbuffer = (struct r600_resource*)cb->buffer;
1920 assert(rbuffer);
1921
1922 offset = cb->buffer_offset;
1923
1924 r600_write_context_reg(cs, reg_alu_constbuf_size + buffer_index * 4,
1925 ALIGN_DIVUP(cb->buffer_size >> 4, 16));
1926 r600_write_context_reg(cs, reg_alu_const_cache + buffer_index * 4, offset >> 8);
1927
1928 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1929 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1930
1931 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
1932 r600_write_value(cs, (buffer_id_base + buffer_index) * 7);
1933 r600_write_value(cs, offset); /* RESOURCEi_WORD0 */
1934 r600_write_value(cs, rbuffer->buf->size - offset - 1); /* RESOURCEi_WORD1 */
1935 r600_write_value(cs, /* RESOURCEi_WORD2 */
1936 S_038008_ENDIAN_SWAP(r600_endian_swap(32)) |
1937 S_038008_STRIDE(16));
1938 r600_write_value(cs, 0); /* RESOURCEi_WORD3 */
1939 r600_write_value(cs, 0); /* RESOURCEi_WORD4 */
1940 r600_write_value(cs, 0); /* RESOURCEi_WORD5 */
1941 r600_write_value(cs, 0xc0000000); /* RESOURCEi_WORD6 */
1942
1943 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1944 r600_write_value(cs, r600_context_bo_reloc(rctx, rbuffer, RADEON_USAGE_READ));
1945
1946 dirty_mask &= ~(1 << buffer_index);
1947 }
1948 state->dirty_mask = 0;
1949}
1950
Marek Olšák0b4c5db2012-07-14 18:14:16 +02001951static void r600_emit_vs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
Marek Olšák68bbfc12012-04-01 22:03:15 +02001952{
Marek Olšák1bce17e2012-09-10 00:56:45 +02001953 r600_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX], 160,
Marek Olšák68bbfc12012-04-01 22:03:15 +02001954 R_028180_ALU_CONST_BUFFER_SIZE_VS_0,
1955 R_028980_ALU_CONST_CACHE_VS_0);
1956}
1957
Marek Olšák263045a2012-09-10 05:43:12 +02001958static void r600_emit_gs_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
1959{
1960 r600_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY], 336,
1961 R_0281C0_ALU_CONST_BUFFER_SIZE_GS_0,
1962 R_0289C0_ALU_CONST_CACHE_GS_0);
1963}
1964
Marek Olšák0b4c5db2012-07-14 18:14:16 +02001965static void r600_emit_ps_constant_buffers(struct r600_context *rctx, struct r600_atom *atom)
Marek Olšák68bbfc12012-04-01 22:03:15 +02001966{
Marek Olšák1bce17e2012-09-10 00:56:45 +02001967 r600_emit_constant_buffers(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT], 0,
Marek Olšák68bbfc12012-04-01 22:03:15 +02001968 R_028140_ALU_CONST_BUFFER_SIZE_PS_0,
1969 R_028940_ALU_CONST_CACHE_PS_0);
1970}
1971
Marek Olšák5d8d4252012-07-14 15:26:59 +02001972static void r600_emit_sampler_views(struct r600_context *rctx,
1973 struct r600_samplerview_state *state,
1974 unsigned resource_id_base)
1975{
1976 struct radeon_winsys_cs *cs = rctx->cs;
1977 uint32_t dirty_mask = state->dirty_mask;
1978
1979 while (dirty_mask) {
1980 struct r600_pipe_sampler_view *rview;
1981 unsigned resource_index = u_bit_scan(&dirty_mask);
1982 unsigned reloc;
1983
1984 rview = state->views[resource_index];
1985 assert(rview);
1986
1987 r600_write_value(cs, PKT3(PKT3_SET_RESOURCE, 7, 0));
1988 r600_write_value(cs, (resource_id_base + resource_index) * 7);
1989 r600_write_array(cs, 7, rview->tex_resource_words);
1990
Marek Olšák5d8d4252012-07-14 15:26:59 +02001991 reloc = r600_context_bo_reloc(rctx, rview->tex_resource,
1992 RADEON_USAGE_READ);
1993 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1994 r600_write_value(cs, reloc);
1995 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
1996 r600_write_value(cs, reloc);
1997 }
1998 state->dirty_mask = 0;
1999}
2000
Marek Olšák263045a2012-09-10 05:43:12 +02002001/* Resource IDs:
2002 * PS: 0 .. +160
2003 * VS: 160 .. +160
2004 * FS: 320 .. +16
2005 * GS: 336 .. +160
2006 */
2007
Marek Olšák5d8d4252012-07-14 15:26:59 +02002008static void r600_emit_vs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2009{
Marek Olšákf2eac142012-09-10 04:53:33 +02002010 r600_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views, 160 + R600_MAX_CONST_BUFFERS);
Marek Olšák5d8d4252012-07-14 15:26:59 +02002011}
2012
Marek Olšák263045a2012-09-10 05:43:12 +02002013static void r600_emit_gs_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2014{
2015 r600_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views, 336 + R600_MAX_CONST_BUFFERS);
2016}
2017
Marek Olšák5d8d4252012-07-14 15:26:59 +02002018static void r600_emit_ps_sampler_views(struct r600_context *rctx, struct r600_atom *atom)
2019{
Marek Olšákf2eac142012-09-10 04:53:33 +02002020 r600_emit_sampler_views(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views, R600_MAX_CONST_BUFFERS);
Marek Olšák5d8d4252012-07-14 15:26:59 +02002021}
2022
Marek Olšák3bffd8a2012-09-10 00:34:37 +02002023static void r600_emit_sampler_states(struct r600_context *rctx,
Jerome Glisse2df399c2012-08-01 15:53:11 -04002024 struct r600_textures_info *texinfo,
2025 unsigned resource_id_base,
2026 unsigned border_color_reg)
2027{
2028 struct radeon_winsys_cs *cs = rctx->cs;
Marek Olšák3fe78592012-09-10 04:06:20 +02002029 uint32_t dirty_mask = texinfo->states.dirty_mask;
Jerome Glisse2df399c2012-08-01 15:53:11 -04002030
Marek Olšák3fe78592012-09-10 04:06:20 +02002031 while (dirty_mask) {
2032 struct r600_pipe_sampler_state *rstate;
2033 struct r600_pipe_sampler_view *rview;
2034 unsigned i = u_bit_scan(&dirty_mask);
Jerome Glisse2df399c2012-08-01 15:53:11 -04002035
Marek Olšák3fe78592012-09-10 04:06:20 +02002036 rstate = texinfo->states.states[i];
2037 assert(rstate);
2038 rview = texinfo->views.views[i];
Jerome Glisse2df399c2012-08-01 15:53:11 -04002039
2040 /* TEX_ARRAY_OVERRIDE must be set for array textures to disable
2041 * filtering between layers.
2042 * Don't update TEX_ARRAY_OVERRIDE if we don't have the sampler view.
2043 */
Marek Olšák3fe78592012-09-10 04:06:20 +02002044 if (rview) {
2045 enum pipe_texture_target target = rview->base.texture->target;
2046 if (target == PIPE_TEXTURE_1D_ARRAY ||
2047 target == PIPE_TEXTURE_2D_ARRAY) {
2048 rstate->tex_sampler_words[0] |= S_03C000_TEX_ARRAY_OVERRIDE(1);
Jerome Glisse2df399c2012-08-01 15:53:11 -04002049 texinfo->is_array_sampler[i] = true;
2050 } else {
Marek Olšák3fe78592012-09-10 04:06:20 +02002051 rstate->tex_sampler_words[0] &= C_03C000_TEX_ARRAY_OVERRIDE;
Jerome Glisse2df399c2012-08-01 15:53:11 -04002052 texinfo->is_array_sampler[i] = false;
2053 }
2054 }
2055
2056 r600_write_value(cs, PKT3(PKT3_SET_SAMPLER, 3, 0));
2057 r600_write_value(cs, (resource_id_base + i) * 3);
Marek Olšák3fe78592012-09-10 04:06:20 +02002058 r600_write_array(cs, 3, rstate->tex_sampler_words);
Jerome Glisse2df399c2012-08-01 15:53:11 -04002059
Marek Olšák3fe78592012-09-10 04:06:20 +02002060 if (rstate->border_color_use) {
Jerome Glisse2df399c2012-08-01 15:53:11 -04002061 unsigned offset;
2062
2063 offset = border_color_reg;
2064 offset += i * 16;
2065 r600_write_config_reg_seq(cs, offset, 4);
Marek Olšák33dda8f2012-10-14 03:53:09 +02002066 r600_write_array(cs, 4, rstate->border_color.ui);
Jerome Glisse2df399c2012-08-01 15:53:11 -04002067 }
2068 }
Marek Olšák3fe78592012-09-10 04:06:20 +02002069 texinfo->states.dirty_mask = 0;
Jerome Glisse2df399c2012-08-01 15:53:11 -04002070}
2071
Marek Olšák3bffd8a2012-09-10 00:34:37 +02002072static void r600_emit_vs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
Jerome Glisse2df399c2012-08-01 15:53:11 -04002073{
Marek Olšákf2eac142012-09-10 04:53:33 +02002074 r600_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_VERTEX], 18, R_00A600_TD_VS_SAMPLER0_BORDER_RED);
Jerome Glisse2df399c2012-08-01 15:53:11 -04002075}
2076
Marek Olšák263045a2012-09-10 05:43:12 +02002077static void r600_emit_gs_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
2078{
2079 r600_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY], 36, R_00A800_TD_GS_SAMPLER0_BORDER_RED);
2080}
2081
Marek Olšák3bffd8a2012-09-10 00:34:37 +02002082static void r600_emit_ps_sampler_states(struct r600_context *rctx, struct r600_atom *atom)
Jerome Glisse2df399c2012-08-01 15:53:11 -04002083{
Marek Olšákf2eac142012-09-10 04:53:33 +02002084 r600_emit_sampler_states(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT], 0, R_00A400_TD_PS_SAMPLER0_BORDER_RED);
Jerome Glisse2df399c2012-08-01 15:53:11 -04002085}
2086
2087static void r600_emit_seamless_cube_map(struct r600_context *rctx, struct r600_atom *atom)
2088{
2089 struct radeon_winsys_cs *cs = rctx->cs;
2090 unsigned tmp;
2091
2092 tmp = S_009508_DISABLE_CUBE_ANISO(1) |
2093 S_009508_SYNC_GRADIENT(1) |
2094 S_009508_SYNC_WALKER(1) |
2095 S_009508_SYNC_ALIGNER(1);
2096 if (!rctx->seamless_cube_map.enabled) {
2097 tmp |= S_009508_DISABLE_CUBE_WRAP(1);
2098 }
2099 r600_write_config_reg(cs, R_009508_TA_CNTL_AUX, tmp);
2100}
2101
Marek Olšáka01791a2012-07-22 07:48:52 +02002102static void r600_emit_sample_mask(struct r600_context *rctx, struct r600_atom *a)
2103{
2104 struct r600_sample_mask *s = (struct r600_sample_mask*)a;
2105 uint8_t mask = s->sample_mask;
2106
2107 r600_write_context_reg(rctx->cs, R_028C48_PA_SC_AA_MASK,
2108 mask | (mask << 8) | (mask << 16) | (mask << 24));
2109}
2110
Marek Olšáka50edc82012-10-05 04:02:22 +02002111static void r600_emit_vertex_fetch_shader(struct r600_context *rctx, struct r600_atom *a)
2112{
2113 struct radeon_winsys_cs *cs = rctx->cs;
2114 struct r600_cso_state *state = (struct r600_cso_state*)a;
2115 struct r600_resource *shader = (struct r600_resource*)state->cso;
2116
2117 r600_write_context_reg(cs, R_028894_SQ_PGM_START_FS, 0);
2118 r600_write_value(cs, PKT3(PKT3_NOP, 0, 0));
2119 r600_write_value(cs, r600_context_bo_reloc(rctx, shader, RADEON_USAGE_READ));
2120}
2121
Marek Olšáke4340c12012-01-29 23:25:42 +01002122void r600_init_state_functions(struct r600_context *rctx)
Jerome Glissefd266ec2010-09-17 10:41:50 -04002123{
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002124 unsigned id = 4;
Marek Olšáke2809842012-02-02 14:01:12 +01002125
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002126 /* !!!
2127 * To avoid GPU lockup registers must be emited in a specific order
2128 * (no kidding ...). The order below is important and have been
2129 * partialy infered from analyzing fglrx command stream.
2130 *
2131 * Don't reorder atom without carefully checking the effect (GPU lockup
2132 * or piglit regression).
2133 * !!!
2134 */
2135
Marek Olšákc8b06dc2012-09-18 19:42:29 +02002136 r600_init_atom(rctx, &rctx->framebuffer.atom, id++, r600_emit_framebuffer_state, 0);
2137
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002138 /* shader const */
Marek Olšák1bce17e2012-09-10 00:56:45 +02002139 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_VERTEX].atom, id++, r600_emit_vs_constant_buffers, 0);
Marek Olšák263045a2012-09-10 05:43:12 +02002140 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_GEOMETRY].atom, id++, r600_emit_gs_constant_buffers, 0);
Marek Olšák1bce17e2012-09-10 00:56:45 +02002141 r600_init_atom(rctx, &rctx->constbuf_state[PIPE_SHADER_FRAGMENT].atom, id++, r600_emit_ps_constant_buffers, 0);
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002142
2143 /* sampler must be emited before TA_CNTL_AUX otherwise DISABLE_CUBE_WRAP change
2144 * does not take effect (TA_CNTL_AUX emited by r600_emit_seamless_cube_map)
2145 */
Marek Olšákf2eac142012-09-10 04:53:33 +02002146 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].states.atom, id++, r600_emit_vs_sampler_states, 0);
Marek Olšák263045a2012-09-10 05:43:12 +02002147 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].states.atom, id++, r600_emit_gs_sampler_states, 0);
Marek Olšákf2eac142012-09-10 04:53:33 +02002148 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].states.atom, id++, r600_emit_ps_sampler_states, 0);
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002149 /* resource */
Marek Olšákf2eac142012-09-10 04:53:33 +02002150 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_VERTEX].views.atom, id++, r600_emit_vs_sampler_views, 0);
Marek Olšák263045a2012-09-10 05:43:12 +02002151 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_GEOMETRY].views.atom, id++, r600_emit_gs_sampler_views, 0);
Marek Olšákf2eac142012-09-10 04:53:33 +02002152 r600_init_atom(rctx, &rctx->samplers[PIPE_SHADER_FRAGMENT].views.atom, id++, r600_emit_ps_sampler_views, 0);
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002153 r600_init_atom(rctx, &rctx->vertex_buffer_state.atom, id++, r600_emit_vertex_buffers, 0);
2154
Marek Olšák1f5a7562012-09-11 01:16:32 +02002155 r600_init_atom(rctx, &rctx->vgt_state.atom, id++, r600_emit_vgt_state, 6);
2156 r600_init_atom(rctx, &rctx->vgt2_state.atom, id++, r600_emit_vgt2_state, 3);
2157
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002158 r600_init_atom(rctx, &rctx->seamless_cube_map.atom, id++, r600_emit_seamless_cube_map, 3);
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002159 r600_init_atom(rctx, &rctx->sample_mask.atom, id++, r600_emit_sample_mask, 3);
Marek Olšáka01791a2012-07-22 07:48:52 +02002160 rctx->sample_mask.sample_mask = ~0;
Marek Olšáka01791a2012-07-22 07:48:52 +02002161
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002162 r600_init_atom(rctx, &rctx->alphatest_state.atom, id++, r600_emit_alphatest_state, 6);
Marek Olšákde89fe12012-09-10 19:41:39 +02002163 r600_init_atom(rctx, &rctx->blend_color.atom, id++, r600_emit_blend_color, 6);
Marek Olšákfaaba522012-10-05 02:45:29 +02002164 r600_init_atom(rctx, &rctx->blend_state.atom, id++, r600_emit_cso_state, 0);
Marek Olšák8faf3bc2012-09-10 20:04:19 +02002165 r600_init_atom(rctx, &rctx->cb_misc_state.atom, id++, r600_emit_cb_misc_state, 7);
Marek Olšákc56dca92012-09-10 21:38:09 +02002166 r600_init_atom(rctx, &rctx->clip_misc_state.atom, id++, r600_emit_clip_misc_state, 6);
Marek Olšák2b8d39b2012-09-10 20:03:09 +02002167 r600_init_atom(rctx, &rctx->clip_state.atom, id++, r600_emit_clip_state, 26);
Marek Olšákc5584e92012-10-06 06:05:32 +02002168 r600_init_atom(rctx, &rctx->db_misc_state.atom, id++, r600_emit_db_misc_state, 7);
Marek Olšákef723612012-10-05 20:11:15 +02002169 r600_init_atom(rctx, &rctx->dsa_state.atom, id++, r600_emit_cso_state, 0);
Marek Olšákab075de2012-10-05 04:59:50 +02002170 r600_init_atom(rctx, &rctx->poly_offset_state.atom, id++, r600_emit_polygon_offset, 6);
Marek Olšák711f3ba2012-10-05 19:39:14 +02002171 r600_init_atom(rctx, &rctx->rasterizer_state.atom, id++, r600_emit_cso_state, 0);
Marek Olšák18a18912012-10-05 05:37:38 +02002172 r600_init_atom(rctx, &rctx->scissor.atom, id++, r600_emit_scissor_state, 4);
Marek Olšák87a34132012-10-06 06:18:24 +02002173 r600_init_atom(rctx, &rctx->config_state.atom, id++, r600_emit_config_state, 3);
Marek Olšák63bf0f92012-09-10 19:10:46 +02002174 r600_init_atom(rctx, &rctx->stencil_ref.atom, id++, r600_emit_stencil_ref, 4);
Marek Olšák605fd0c2012-09-10 19:28:34 +02002175 r600_init_atom(rctx, &rctx->viewport.atom, id++, r600_emit_viewport_state, 8);
Marek Olšáka50edc82012-10-05 04:02:22 +02002176 r600_init_atom(rctx, &rctx->vertex_fetch_shader.atom, id++, r600_emit_vertex_fetch_shader, 5);
Jerome Glisse5ceb8722012-09-05 15:18:24 -04002177
Jerome Glissefd266ec2010-09-17 10:41:50 -04002178 rctx->context.create_blend_state = r600_create_blend_state;
2179 rctx->context.create_depth_stencil_alpha_state = r600_create_dsa_state;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002180 rctx->context.create_rasterizer_state = r600_create_rs_state;
2181 rctx->context.create_sampler_state = r600_create_sampler_state;
2182 rctx->context.create_sampler_view = r600_create_sampler_view;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002183 rctx->context.set_framebuffer_state = r600_set_framebuffer_state;
2184 rctx->context.set_polygon_stipple = r600_set_polygon_stipple;
Marek Olšák18a18912012-10-05 05:37:38 +02002185 rctx->context.set_scissor_state = r600_set_scissor_state;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002186}
2187
Vadim Girlin4acf71f2012-06-11 13:11:47 +04002188/* Adjust GPR allocation on R6xx/R7xx */
Marek Olšáke4340c12012-01-29 23:25:42 +01002189void r600_adjust_gprs(struct r600_context *rctx)
Dave Airlie04554c72011-06-08 14:35:00 +10002190{
Dave Airlie04554c72011-06-08 14:35:00 +10002191 unsigned num_ps_gprs = rctx->default_ps_gprs;
2192 unsigned num_vs_gprs = rctx->default_vs_gprs;
2193 unsigned tmp;
2194 int diff;
2195
Marek Olšákfd2e34d2012-09-09 06:08:39 +02002196 if (rctx->ps_shader->current->shader.bc.ngpr > rctx->default_ps_gprs) {
Vadim Girlin4acf71f2012-06-11 13:11:47 +04002197 diff = rctx->ps_shader->current->shader.bc.ngpr - rctx->default_ps_gprs;
Dave Airlie04554c72011-06-08 14:35:00 +10002198 num_vs_gprs -= diff;
2199 num_ps_gprs += diff;
2200 }
2201
Vadim Girlin4acf71f2012-06-11 13:11:47 +04002202 if (rctx->vs_shader->current->shader.bc.ngpr > rctx->default_vs_gprs)
Dave Airlie04554c72011-06-08 14:35:00 +10002203 {
Vadim Girlin4acf71f2012-06-11 13:11:47 +04002204 diff = rctx->vs_shader->current->shader.bc.ngpr - rctx->default_vs_gprs;
Dave Airlie04554c72011-06-08 14:35:00 +10002205 num_ps_gprs -= diff;
2206 num_vs_gprs += diff;
2207 }
2208
2209 tmp = 0;
2210 tmp |= S_008C04_NUM_PS_GPRS(num_ps_gprs);
2211 tmp |= S_008C04_NUM_VS_GPRS(num_vs_gprs);
Marek Olšák5345e3e2012-01-28 04:25:31 +01002212 tmp |= S_008C04_NUM_CLAUSE_TEMP_GPRS(rctx->r6xx_num_clause_temp_gprs);
Dave Airlie04554c72011-06-08 14:35:00 +10002213
Marek Olšák87a34132012-10-06 06:18:24 +02002214 if (tmp != rctx->config_state.sq_gpr_resource_mgmt_1) {
2215 rctx->config_state.sq_gpr_resource_mgmt_1 = tmp;
2216 rctx->config_state.atom.dirty = true;
2217 rctx->flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
2218 }
Dave Airlie04554c72011-06-08 14:35:00 +10002219}
2220
Marek Olšákf1262532012-01-31 10:50:51 +01002221void r600_init_atom_start_cs(struct r600_context *rctx)
Jerome Glissefd266ec2010-09-17 10:41:50 -04002222{
2223 int ps_prio;
2224 int vs_prio;
2225 int gs_prio;
2226 int es_prio;
2227 int num_ps_gprs;
2228 int num_vs_gprs;
2229 int num_gs_gprs;
2230 int num_es_gprs;
2231 int num_temp_gprs;
2232 int num_ps_threads;
2233 int num_vs_threads;
2234 int num_gs_threads;
2235 int num_es_threads;
2236 int num_ps_stack_entries;
2237 int num_vs_stack_entries;
2238 int num_gs_stack_entries;
2239 int num_es_stack_entries;
2240 enum radeon_family family;
Marek Olšáke363dd52012-03-05 16:20:05 +01002241 struct r600_command_buffer *cb = &rctx->start_cs_cmd;
Marek Olšák78293b92012-01-29 23:13:39 +01002242 uint32_t tmp;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002243
Marek Olšákd8ea6462012-10-05 00:20:27 +02002244 r600_init_command_buffer(cb, 256);
Marek Olšákf1262532012-01-31 10:50:51 +01002245
2246 /* R6xx requires this packet at the start of each command buffer */
2247 if (rctx->chip_class == R600) {
2248 r600_store_value(cb, PKT3(PKT3_START_3D_CMDBUF, 0, 0));
2249 r600_store_value(cb, 0);
2250 }
2251 /* All asics require this one */
2252 r600_store_value(cb, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
2253 r600_store_value(cb, 0x80000000);
2254 r600_store_value(cb, 0x80000000);
2255
Marek Olšákae25b932012-10-07 15:38:32 +02002256 /* We're setting config registers here. */
2257 r600_store_value(cb, PKT3(PKT3_EVENT_WRITE, 0, 0));
2258 r600_store_value(cb, EVENT_TYPE(EVENT_TYPE_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
2259
Henri Verbeetb3b946b2011-07-09 17:18:59 +02002260 family = rctx->family;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002261 ps_prio = 0;
2262 vs_prio = 1;
2263 gs_prio = 2;
2264 es_prio = 3;
2265 switch (family) {
2266 case CHIP_R600:
2267 num_ps_gprs = 192;
2268 num_vs_gprs = 56;
2269 num_temp_gprs = 4;
2270 num_gs_gprs = 0;
2271 num_es_gprs = 0;
2272 num_ps_threads = 136;
2273 num_vs_threads = 48;
2274 num_gs_threads = 4;
2275 num_es_threads = 4;
2276 num_ps_stack_entries = 128;
2277 num_vs_stack_entries = 128;
2278 num_gs_stack_entries = 0;
2279 num_es_stack_entries = 0;
2280 break;
2281 case CHIP_RV630:
2282 case CHIP_RV635:
2283 num_ps_gprs = 84;
2284 num_vs_gprs = 36;
2285 num_temp_gprs = 4;
2286 num_gs_gprs = 0;
2287 num_es_gprs = 0;
2288 num_ps_threads = 144;
2289 num_vs_threads = 40;
2290 num_gs_threads = 4;
2291 num_es_threads = 4;
2292 num_ps_stack_entries = 40;
2293 num_vs_stack_entries = 40;
2294 num_gs_stack_entries = 32;
2295 num_es_stack_entries = 16;
2296 break;
2297 case CHIP_RV610:
2298 case CHIP_RV620:
2299 case CHIP_RS780:
2300 case CHIP_RS880:
2301 default:
2302 num_ps_gprs = 84;
2303 num_vs_gprs = 36;
2304 num_temp_gprs = 4;
2305 num_gs_gprs = 0;
2306 num_es_gprs = 0;
2307 num_ps_threads = 136;
2308 num_vs_threads = 48;
2309 num_gs_threads = 4;
2310 num_es_threads = 4;
2311 num_ps_stack_entries = 40;
2312 num_vs_stack_entries = 40;
2313 num_gs_stack_entries = 32;
2314 num_es_stack_entries = 16;
2315 break;
2316 case CHIP_RV670:
2317 num_ps_gprs = 144;
2318 num_vs_gprs = 40;
2319 num_temp_gprs = 4;
2320 num_gs_gprs = 0;
2321 num_es_gprs = 0;
2322 num_ps_threads = 136;
2323 num_vs_threads = 48;
2324 num_gs_threads = 4;
2325 num_es_threads = 4;
2326 num_ps_stack_entries = 40;
2327 num_vs_stack_entries = 40;
2328 num_gs_stack_entries = 32;
2329 num_es_stack_entries = 16;
2330 break;
2331 case CHIP_RV770:
2332 num_ps_gprs = 192;
2333 num_vs_gprs = 56;
2334 num_temp_gprs = 4;
2335 num_gs_gprs = 0;
2336 num_es_gprs = 0;
2337 num_ps_threads = 188;
2338 num_vs_threads = 60;
2339 num_gs_threads = 0;
2340 num_es_threads = 0;
2341 num_ps_stack_entries = 256;
2342 num_vs_stack_entries = 256;
2343 num_gs_stack_entries = 0;
2344 num_es_stack_entries = 0;
2345 break;
2346 case CHIP_RV730:
2347 case CHIP_RV740:
2348 num_ps_gprs = 84;
2349 num_vs_gprs = 36;
2350 num_temp_gprs = 4;
2351 num_gs_gprs = 0;
2352 num_es_gprs = 0;
2353 num_ps_threads = 188;
2354 num_vs_threads = 60;
2355 num_gs_threads = 0;
2356 num_es_threads = 0;
2357 num_ps_stack_entries = 128;
2358 num_vs_stack_entries = 128;
2359 num_gs_stack_entries = 0;
2360 num_es_stack_entries = 0;
2361 break;
2362 case CHIP_RV710:
2363 num_ps_gprs = 192;
2364 num_vs_gprs = 56;
2365 num_temp_gprs = 4;
2366 num_gs_gprs = 0;
2367 num_es_gprs = 0;
2368 num_ps_threads = 144;
2369 num_vs_threads = 48;
2370 num_gs_threads = 0;
2371 num_es_threads = 0;
2372 num_ps_stack_entries = 128;
2373 num_vs_stack_entries = 128;
2374 num_gs_stack_entries = 0;
2375 num_es_stack_entries = 0;
2376 break;
2377 }
2378
Dave Airlie04554c72011-06-08 14:35:00 +10002379 rctx->default_ps_gprs = num_ps_gprs;
2380 rctx->default_vs_gprs = num_vs_gprs;
Marek Olšákf1262532012-01-31 10:50:51 +01002381 rctx->r6xx_num_clause_temp_gprs = num_temp_gprs;
Jerome Glissefd266ec2010-09-17 10:41:50 -04002382
2383 /* SQ_CONFIG */
2384 tmp = 0;
2385 switch (family) {
2386 case CHIP_RV610:
2387 case CHIP_RV620:
2388 case CHIP_RS780:
2389 case CHIP_RS880:
2390 case CHIP_RV710:
2391 break;
2392 default:
2393 tmp |= S_008C00_VC_ENABLE(1);
2394 break;
2395 }
Jerome Glisse153105c2010-09-30 10:43:26 -04002396 tmp |= S_008C00_DX9_CONSTS(0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002397 tmp |= S_008C00_ALU_INST_PREFER_VECTOR(1);
2398 tmp |= S_008C00_PS_PRIO(ps_prio);
2399 tmp |= S_008C00_VS_PRIO(vs_prio);
2400 tmp |= S_008C00_GS_PRIO(gs_prio);
2401 tmp |= S_008C00_ES_PRIO(es_prio);
Marek Olšákf1262532012-01-31 10:50:51 +01002402 r600_store_config_reg(cb, R_008C00_SQ_CONFIG, tmp);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002403
2404 /* SQ_GPR_RESOURCE_MGMT_2 */
Marek Olšákf1262532012-01-31 10:50:51 +01002405 tmp = S_008C08_NUM_GS_GPRS(num_gs_gprs);
Mathias Fröhliche2529442011-06-08 17:33:57 +02002406 tmp |= S_008C08_NUM_ES_GPRS(num_es_gprs);
Marek Olšákf1262532012-01-31 10:50:51 +01002407 r600_store_config_reg_seq(cb, R_008C08_SQ_GPR_RESOURCE_MGMT_2, 4);
2408 r600_store_value(cb, tmp);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002409
2410 /* SQ_THREAD_RESOURCE_MGMT */
Marek Olšákf1262532012-01-31 10:50:51 +01002411 tmp = S_008C0C_NUM_PS_THREADS(num_ps_threads);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002412 tmp |= S_008C0C_NUM_VS_THREADS(num_vs_threads);
2413 tmp |= S_008C0C_NUM_GS_THREADS(num_gs_threads);
2414 tmp |= S_008C0C_NUM_ES_THREADS(num_es_threads);
Marek Olšákf1262532012-01-31 10:50:51 +01002415 r600_store_value(cb, tmp); /* R_008C0C_SQ_THREAD_RESOURCE_MGMT */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002416
2417 /* SQ_STACK_RESOURCE_MGMT_1 */
Marek Olšákf1262532012-01-31 10:50:51 +01002418 tmp = S_008C10_NUM_PS_STACK_ENTRIES(num_ps_stack_entries);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002419 tmp |= S_008C10_NUM_VS_STACK_ENTRIES(num_vs_stack_entries);
Marek Olšákf1262532012-01-31 10:50:51 +01002420 r600_store_value(cb, tmp); /* R_008C10_SQ_STACK_RESOURCE_MGMT_1 */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002421
2422 /* SQ_STACK_RESOURCE_MGMT_2 */
Marek Olšákf1262532012-01-31 10:50:51 +01002423 tmp = S_008C14_NUM_GS_STACK_ENTRIES(num_gs_stack_entries);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002424 tmp |= S_008C14_NUM_ES_STACK_ENTRIES(num_es_stack_entries);
Marek Olšákf1262532012-01-31 10:50:51 +01002425 r600_store_value(cb, tmp); /* R_008C14_SQ_STACK_RESOURCE_MGMT_2 */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002426
Marek Olšákf1262532012-01-31 10:50:51 +01002427 r600_store_config_reg(cb, R_009714_VC_ENHANCE, 0);
2428
Henri Verbeetb3b946b2011-07-09 17:18:59 +02002429 if (rctx->chip_class >= R700) {
Marek Olšákf1262532012-01-31 10:50:51 +01002430 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0x00004000);
2431 r600_store_config_reg(cb, R_009830_DB_DEBUG, 0);
2432 r600_store_config_reg(cb, R_009838_DB_WATERMARKS, 0x00420204);
2433 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 0);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002434 } else {
Marek Olšákf1262532012-01-31 10:50:51 +01002435 r600_store_config_reg(cb, R_008D8C_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2436 r600_store_config_reg(cb, R_009830_DB_DEBUG, 0x82000000);
2437 r600_store_config_reg(cb, R_009838_DB_WATERMARKS, 0x01020204);
2438 r600_store_context_reg(cb, R_0286C8_SPI_THREAD_GROUPING, 1);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002439 }
Marek Olšákf1262532012-01-31 10:50:51 +01002440 r600_store_context_reg_seq(cb, R_0288A8_SQ_ESGS_RING_ITEMSIZE, 9);
2441 r600_store_value(cb, 0); /* R_0288A8_SQ_ESGS_RING_ITEMSIZE */
2442 r600_store_value(cb, 0); /* R_0288AC_SQ_GSVS_RING_ITEMSIZE */
2443 r600_store_value(cb, 0); /* R_0288B0_SQ_ESTMP_RING_ITEMSIZE */
2444 r600_store_value(cb, 0); /* R_0288B4_SQ_GSTMP_RING_ITEMSIZE */
2445 r600_store_value(cb, 0); /* R_0288B8_SQ_VSTMP_RING_ITEMSIZE */
2446 r600_store_value(cb, 0); /* R_0288BC_SQ_PSTMP_RING_ITEMSIZE */
2447 r600_store_value(cb, 0); /* R_0288C0_SQ_FBUF_RING_ITEMSIZE */
2448 r600_store_value(cb, 0); /* R_0288C4_SQ_REDUC_RING_ITEMSIZE */
2449 r600_store_value(cb, 0); /* R_0288C8_SQ_GS_VERT_ITEMSIZE */
Jerome Glissefd266ec2010-09-17 10:41:50 -04002450
Jerome Glisse841c1b52012-09-07 15:00:20 -04002451 /* to avoid GPU doing any preloading of constant from random address */
2452 r600_store_context_reg_seq(cb, R_028140_ALU_CONST_BUFFER_SIZE_PS_0, 8);
2453 r600_store_value(cb, 0); /* R_028140_ALU_CONST_BUFFER_SIZE_PS_0 */
2454 r600_store_value(cb, 0);
2455 r600_store_value(cb, 0);
2456 r600_store_value(cb, 0);
2457 r600_store_value(cb, 0);
2458 r600_store_value(cb, 0);
2459 r600_store_value(cb, 0);
2460 r600_store_value(cb, 0);
2461 r600_store_context_reg_seq(cb, R_028180_ALU_CONST_BUFFER_SIZE_VS_0, 8);
2462 r600_store_value(cb, 0); /* R_028180_ALU_CONST_BUFFER_SIZE_VS_0 */
2463 r600_store_value(cb, 0);
2464 r600_store_value(cb, 0);
2465 r600_store_value(cb, 0);
2466 r600_store_value(cb, 0);
2467 r600_store_value(cb, 0);
2468 r600_store_value(cb, 0);
2469 r600_store_value(cb, 0);
2470
Marek Olšákf1262532012-01-31 10:50:51 +01002471 r600_store_context_reg_seq(cb, R_028A10_VGT_OUTPUT_PATH_CNTL, 13);
2472 r600_store_value(cb, 0); /* R_028A10_VGT_OUTPUT_PATH_CNTL */
2473 r600_store_value(cb, 0); /* R_028A14_VGT_HOS_CNTL */
2474 r600_store_value(cb, 0); /* R_028A18_VGT_HOS_MAX_TESS_LEVEL */
2475 r600_store_value(cb, 0); /* R_028A1C_VGT_HOS_MIN_TESS_LEVEL */
2476 r600_store_value(cb, 0); /* R_028A20_VGT_HOS_REUSE_DEPTH */
2477 r600_store_value(cb, 0); /* R_028A24_VGT_GROUP_PRIM_TYPE */
2478 r600_store_value(cb, 0); /* R_028A28_VGT_GROUP_FIRST_DECR */
2479 r600_store_value(cb, 0); /* R_028A2C_VGT_GROUP_DECR */
2480 r600_store_value(cb, 0); /* R_028A30_VGT_GROUP_VECT_0_CNTL */
2481 r600_store_value(cb, 0); /* R_028A34_VGT_GROUP_VECT_1_CNTL */
2482 r600_store_value(cb, 0); /* R_028A38_VGT_GROUP_VECT_0_FMT_CNTL */
2483 r600_store_value(cb, 0); /* R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL */
2484 r600_store_value(cb, 0); /* R_028A40_VGT_GS_MODE, 0); */
Marek Olšák0569f132012-01-29 07:21:03 +01002485
Marek Olšákf1262532012-01-31 10:50:51 +01002486 r600_store_context_reg(cb, R_028A84_VGT_PRIMITIVEID_EN, 0);
2487 r600_store_context_reg(cb, R_028AA0_VGT_INSTANCE_STEP_RATE_0, 0);
2488 r600_store_context_reg(cb, R_028AA4_VGT_INSTANCE_STEP_RATE_1, 0);
2489
2490 r600_store_context_reg_seq(cb, R_028AB0_VGT_STRMOUT_EN, 3);
2491 r600_store_value(cb, 0); /* R_028AB0_VGT_STRMOUT_EN */
2492 r600_store_value(cb, 1); /* R_028AB4_VGT_REUSE_OFF */
2493 r600_store_value(cb, 0); /* R_028AB8_VGT_VTX_CNT_EN */
2494
2495 r600_store_context_reg(cb, R_028B20_VGT_STRMOUT_BUFFER_EN, 0);
Marek Olšák182fd4c2012-02-02 08:27:01 +01002496
Marek Olšák182fd4c2012-02-02 08:27:01 +01002497 r600_store_ctl_const(cb, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
Marek Olšákfbebd432012-02-03 05:05:31 +01002498
2499 r600_store_context_reg_seq(cb, R_028028_DB_STENCIL_CLEAR, 2);
2500 r600_store_value(cb, 0); /* R_028028_DB_STENCIL_CLEAR */
2501 r600_store_value(cb, 0x3F800000); /* R_02802C_DB_DEPTH_CLEAR */
2502
2503 r600_store_context_reg_seq(cb, R_0286DC_SPI_FOG_CNTL, 3);
2504 r600_store_value(cb, 0); /* R_0286DC_SPI_FOG_CNTL */
2505 r600_store_value(cb, 0); /* R_0286E0_SPI_FOG_FUNC_SCALE */
2506 r600_store_value(cb, 0); /* R_0286E4_SPI_FOG_FUNC_BIAS */
2507
2508 r600_store_context_reg_seq(cb, R_028D2C_DB_SRESULTS_COMPARE_STATE1, 2);
2509 r600_store_value(cb, 0); /* R_028D2C_DB_SRESULTS_COMPARE_STATE1 */
2510 r600_store_value(cb, 0); /* R_028D30_DB_PRELOAD_CONTROL */
2511
Marek Olšákfbebd432012-02-03 05:05:31 +01002512 r600_store_context_reg(cb, R_028820_PA_CL_NANINF_CNTL, 0);
2513 r600_store_context_reg(cb, R_028A48_PA_SC_MPASS_PS_CNTL, 0);
2514
Marek Olšák8698a3b2012-08-02 22:31:22 +02002515 r600_store_context_reg_seq(cb, R_028C0C_PA_CL_GB_VERT_CLIP_ADJ, 4);
Marek Olšákfbebd432012-02-03 05:05:31 +01002516 r600_store_value(cb, 0x3F800000); /* R_028C0C_PA_CL_GB_VERT_CLIP_ADJ */
2517 r600_store_value(cb, 0x3F800000); /* R_028C10_PA_CL_GB_VERT_DISC_ADJ */
2518 r600_store_value(cb, 0x3F800000); /* R_028C14_PA_CL_GB_HORZ_CLIP_ADJ */
2519 r600_store_value(cb, 0x3F800000); /* R_028C18_PA_CL_GB_HORZ_DISC_ADJ */
Marek Olšákfbebd432012-02-03 05:05:31 +01002520
2521 r600_store_context_reg_seq(cb, R_0282D0_PA_SC_VPORT_ZMIN_0, 2);
2522 r600_store_value(cb, 0); /* R_0282D0_PA_SC_VPORT_ZMIN_0 */
2523 r600_store_value(cb, 0x3F800000); /* R_0282D4_PA_SC_VPORT_ZMAX_0 */
2524
2525 r600_store_context_reg(cb, R_028818_PA_CL_VTE_CNTL, 0x43F);
2526
Marek Olšákfbebd432012-02-03 05:05:31 +01002527 r600_store_context_reg(cb, R_028200_PA_SC_WINDOW_OFFSET, 0);
Marek Olšákaacd6532012-02-26 13:17:53 +01002528 r600_store_context_reg(cb, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
Marek Olšákfbebd432012-02-03 05:05:31 +01002529
2530 if (rctx->chip_class >= R700) {
2531 r600_store_context_reg(cb, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
2532 }
2533
2534 r600_store_context_reg_seq(cb, R_028C30_CB_CLRCMP_CONTROL, 4);
2535 r600_store_value(cb, 0x1000000); /* R_028C30_CB_CLRCMP_CONTROL */
2536 r600_store_value(cb, 0); /* R_028C34_CB_CLRCMP_SRC */
2537 r600_store_value(cb, 0xFF); /* R_028C38_CB_CLRCMP_DST */
2538 r600_store_value(cb, 0xFFFFFFFF); /* R_028C3C_CB_CLRCMP_MSK */
2539
Marek Olšákc7eaf2742012-03-08 11:15:32 +01002540 r600_store_context_reg_seq(cb, R_028030_PA_SC_SCREEN_SCISSOR_TL, 2);
2541 r600_store_value(cb, 0); /* R_028030_PA_SC_SCREEN_SCISSOR_TL */
2542 r600_store_value(cb, S_028034_BR_X(8192) | S_028034_BR_Y(8192)); /* R_028034_PA_SC_SCREEN_SCISSOR_BR */
Marek Olšákca78a472012-02-26 14:05:35 +01002543
2544 r600_store_context_reg_seq(cb, R_028240_PA_SC_GENERIC_SCISSOR_TL, 2);
2545 r600_store_value(cb, 0); /* R_028240_PA_SC_GENERIC_SCISSOR_TL */
2546 r600_store_value(cb, S_028244_BR_X(8192) | S_028244_BR_Y(8192)); /* R_028244_PA_SC_GENERIC_SCISSOR_BR */
2547
Marek Olšákfbebd432012-02-03 05:05:31 +01002548 r600_store_context_reg_seq(cb, R_0288CC_SQ_PGM_CF_OFFSET_PS, 2);
2549 r600_store_value(cb, 0); /* R_0288CC_SQ_PGM_CF_OFFSET_PS */
2550 r600_store_value(cb, 0); /* R_0288D0_SQ_PGM_CF_OFFSET_VS */
2551
Marek Olšák91107a32012-10-29 13:18:03 +01002552 r600_store_context_reg(cb, R_0288E0_SQ_VTX_SEMANTIC_CLEAR, ~0);
2553
2554 r600_store_context_reg_seq(cb, R_028400_VGT_MAX_VTX_INDX, 2);
Marek Olšák30bcc552012-10-05 05:50:30 +02002555 r600_store_value(cb, ~0); /* R_028400_VGT_MAX_VTX_INDX */
2556 r600_store_value(cb, 0); /* R_028404_VGT_MIN_VTX_INDX */
2557
Marek Olšákfbebd432012-02-03 05:05:31 +01002558 r600_store_context_reg(cb, R_0288A4_SQ_PGM_RESOURCES_FS, 0);
2559 r600_store_context_reg(cb, R_0288DC_SQ_PGM_CF_OFFSET_FS, 0);
2560
Marek Olšák6e7756d2012-06-17 17:54:38 +02002561 if (rctx->chip_class == R700 && rctx->screen->has_streamout)
Marek Olšák61875032012-02-27 13:55:27 +01002562 r600_store_context_reg(cb, R_028354_SX_SURFACE_SYNC, S_028354_SURFACE_SYNC_MASK(0xf));
Marek Olšák96ef4dd2012-02-27 14:34:52 +01002563 r600_store_context_reg(cb, R_028800_DB_DEPTH_CONTROL, 0);
Jerome Glisseb7b5a772012-07-23 11:26:24 -04002564 if (rctx->screen->has_streamout) {
2565 r600_store_context_reg(cb, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
2566 }
Marek Olšák61875032012-02-27 13:55:27 +01002567
Marek Olšákfbebd432012-02-03 05:05:31 +01002568 r600_store_loop_const(cb, R_03E200_SQ_LOOP_CONST_0, 0x1000FFF);
2569 r600_store_loop_const(cb, R_03E200_SQ_LOOP_CONST_0 + (32 * 4), 0x1000FFF);
Jerome Glissefd266ec2010-09-17 10:41:50 -04002570}
Dave Airlie084c29b2010-10-01 10:13:04 +10002571
Henri Verbeetf262ba22011-03-14 22:07:44 +01002572void r600_pipe_shader_ps(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2573{
Marek Olšáke4340c12012-01-29 23:25:42 +01002574 struct r600_context *rctx = (struct r600_context *)ctx;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002575 struct r600_pipe_state *rstate = &shader->rstate;
2576 struct r600_shader *rshader = &shader->shader;
2577 unsigned i, exports_ps, num_cout, spi_ps_in_control_0, spi_input_z, spi_ps_in_control_1, db_shader_control;
2578 int pos_index = -1, face_index = -1;
Alex Deucher46ce2572012-01-17 18:44:47 -05002579 unsigned tmp, sid, ufi = 0;
Dave Airlie1fc001e2012-01-18 19:33:21 +10002580 int need_linear = 0;
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002581 unsigned z_export = 0, stencil_export = 0;
Marek Olšák9a683d12012-10-05 16:51:41 +02002582 unsigned sprite_coord_enable = rctx->rasterizer ? rctx->rasterizer->sprite_coord_enable : 0;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002583
2584 rstate->nregs = 0;
2585
2586 for (i = 0; i < rshader->ninput; i++) {
2587 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION)
2588 pos_index = i;
2589 if (rshader->input[i].name == TGSI_SEMANTIC_FACE)
2590 face_index = i;
Vadim Girline532c712011-11-04 21:24:03 +04002591
2592 sid = rshader->input[i].spi_sid;
2593
2594 tmp = S_028644_SEMANTIC(sid);
2595
Vadim Girlin1a9d2b72012-01-24 23:32:50 +04002596 if (rshader->input[i].name == TGSI_SEMANTIC_POSITION ||
2597 rshader->input[i].interpolate == TGSI_INTERPOLATE_CONSTANT ||
2598 (rshader->input[i].interpolate == TGSI_INTERPOLATE_COLOR &&
2599 rctx->rasterizer && rctx->rasterizer->flatshade))
Dave Airlie1fc001e2012-01-18 19:33:21 +10002600 tmp |= S_028644_FLAT_SHADE(1);
Vadim Girline532c712011-11-04 21:24:03 +04002601
2602 if (rshader->input[i].name == TGSI_SEMANTIC_GENERIC &&
Marek Olšák9a683d12012-10-05 16:51:41 +02002603 sprite_coord_enable & (1 << rshader->input[i].sid)) {
Vadim Girline532c712011-11-04 21:24:03 +04002604 tmp |= S_028644_PT_SPRITE_TEX(1);
2605 }
2606
2607 if (rshader->input[i].centroid)
2608 tmp |= S_028644_SEL_CENTROID(1);
2609
Dave Airlie1fc001e2012-01-18 19:33:21 +10002610 if (rshader->input[i].interpolate == TGSI_INTERPOLATE_LINEAR) {
2611 need_linear = 1;
Vadim Girline532c712011-11-04 21:24:03 +04002612 tmp |= S_028644_SEL_LINEAR(1);
Dave Airlie1fc001e2012-01-18 19:33:21 +10002613 }
Vadim Girline532c712011-11-04 21:24:03 +04002614
2615 r600_pipe_state_add_reg(rstate, R_028644_SPI_PS_INPUT_CNTL_0 + i * 4,
Dave Airlie62b03232012-04-23 10:20:10 +01002616 tmp);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002617 }
2618
Marek Olšák3d061ca2012-01-28 06:03:53 +01002619 db_shader_control = S_02880C_Z_ORDER(V_02880C_EARLY_Z_THEN_LATE_Z);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002620 for (i = 0; i < rshader->noutput; i++) {
2621 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION)
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002622 z_export = 1;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002623 if (rshader->output[i].name == TGSI_SEMANTIC_STENCIL)
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002624 stencil_export = 1;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002625 }
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002626 db_shader_control |= S_02880C_Z_EXPORT_ENABLE(z_export);
2627 db_shader_control |= S_02880C_STENCIL_REF_EXPORT_ENABLE(stencil_export);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002628 if (rshader->uses_kill)
2629 db_shader_control |= S_02880C_KILL_ENABLE(1);
2630
2631 exports_ps = 0;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002632 for (i = 0; i < rshader->noutput; i++) {
2633 if (rshader->output[i].name == TGSI_SEMANTIC_POSITION ||
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002634 rshader->output[i].name == TGSI_SEMANTIC_STENCIL) {
Henri Verbeetf262ba22011-03-14 22:07:44 +01002635 exports_ps |= 1;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002636 }
2637 }
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002638 num_cout = rshader->nr_ps_color_exports;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002639 exports_ps |= S_028854_EXPORT_COLORS(num_cout);
2640 if (!exports_ps) {
2641 /* always at least export 1 component per pixel */
2642 exports_ps = 2;
2643 }
2644
Marek Olšák4fe74412012-07-07 09:01:38 +02002645 shader->nr_ps_color_outputs = num_cout;
Dave Airlied1cc87c2012-03-24 13:37:16 +00002646
Henri Verbeetf262ba22011-03-14 22:07:44 +01002647 spi_ps_in_control_0 = S_0286CC_NUM_INTERP(rshader->ninput) |
Dave Airlie1fc001e2012-01-18 19:33:21 +10002648 S_0286CC_PERSP_GRADIENT_ENA(1)|
2649 S_0286CC_LINEAR_GRADIENT_ENA(need_linear);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002650 spi_input_z = 0;
2651 if (pos_index != -1) {
2652 spi_ps_in_control_0 |= (S_0286CC_POSITION_ENA(1) |
2653 S_0286CC_POSITION_CENTROID(rshader->input[pos_index].centroid) |
2654 S_0286CC_POSITION_ADDR(rshader->input[pos_index].gpr) |
2655 S_0286CC_BARYC_SAMPLE_CNTL(1));
2656 spi_input_z |= 1;
2657 }
2658
2659 spi_ps_in_control_1 = 0;
2660 if (face_index != -1) {
2661 spi_ps_in_control_1 |= S_0286D0_FRONT_FACE_ENA(1) |
2662 S_0286D0_FRONT_FACE_ADDR(rshader->input[face_index].gpr);
2663 }
2664
Alex Deucher46ce2572012-01-17 18:44:47 -05002665 /* HW bug in original R600 */
2666 if (rctx->family == CHIP_R600)
2667 ufi = 1;
2668
Dave Airlie62b03232012-04-23 10:20:10 +01002669 r600_pipe_state_add_reg(rstate, R_0286CC_SPI_PS_IN_CONTROL_0, spi_ps_in_control_0);
2670 r600_pipe_state_add_reg(rstate, R_0286D0_SPI_PS_IN_CONTROL_1, spi_ps_in_control_1);
2671 r600_pipe_state_add_reg(rstate, R_0286D8_SPI_INPUT_Z, spi_input_z);
2672 r600_pipe_state_add_reg_bo(rstate,
2673 R_028840_SQ_PGM_START_PS,
2674 0, shader->bo, RADEON_USAGE_READ);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002675 r600_pipe_state_add_reg(rstate,
2676 R_028850_SQ_PGM_RESOURCES_PS,
Mathias Fröhliche5569832011-09-23 19:43:31 +02002677 S_028850_NUM_GPRS(rshader->bc.ngpr) |
Alex Deucher46ce2572012-01-17 18:44:47 -05002678 S_028850_STACK_SIZE(rshader->bc.nstack) |
Dave Airlie62b03232012-04-23 10:20:10 +01002679 S_028850_UNCACHED_FIRST_INST(ufi));
Henri Verbeetf262ba22011-03-14 22:07:44 +01002680 r600_pipe_state_add_reg(rstate,
2681 R_028854_SQ_PGM_EXPORTS_PS,
Dave Airlie62b03232012-04-23 10:20:10 +01002682 exports_ps);
Henri Verbeetf262ba22011-03-14 22:07:44 +01002683 /* only set some bits here, the other bits are set in the dsa state */
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002684 shader->db_shader_control = db_shader_control;
2685 shader->ps_depth_export = z_export | stencil_export;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002686
Marek Olšák9a683d12012-10-05 16:51:41 +02002687 shader->sprite_coord_enable = sprite_coord_enable;
Vadim Girlin1a9d2b72012-01-24 23:32:50 +04002688 if (rctx->rasterizer)
2689 shader->flatshade = rctx->rasterizer->flatshade;
Henri Verbeetf262ba22011-03-14 22:07:44 +01002690}
2691
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002692void r600_pipe_shader_vs(struct pipe_context *ctx, struct r600_pipe_shader *shader)
2693{
Marek Olšáke4340c12012-01-29 23:25:42 +01002694 struct r600_context *rctx = (struct r600_context *)ctx;
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002695 struct r600_pipe_state *rstate = &shader->rstate;
2696 struct r600_shader *rshader = &shader->shader;
Vadim Girlin5b27b632011-11-05 08:48:02 +04002697 unsigned spi_vs_out_id[10] = {};
2698 unsigned i, tmp, nparams = 0;
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002699
2700 /* clear previous register */
2701 rstate->nregs = 0;
2702
Vadim Girlin5b27b632011-11-05 08:48:02 +04002703 for (i = 0; i < rshader->noutput; i++) {
2704 if (rshader->output[i].spi_sid) {
2705 tmp = rshader->output[i].spi_sid << ((nparams & 3) * 8);
2706 spi_vs_out_id[nparams / 4] |= tmp;
2707 nparams++;
2708 }
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002709 }
Vadim Girlin5b27b632011-11-05 08:48:02 +04002710
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002711 for (i = 0; i < 10; i++) {
2712 r600_pipe_state_add_reg(rstate,
2713 R_028614_SPI_VS_OUT_ID_0 + i * 4,
Dave Airlie62b03232012-04-23 10:20:10 +01002714 spi_vs_out_id[i]);
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002715 }
2716
Alex Deucherdc1c0ca2011-07-29 11:29:53 -04002717 /* Certain attributes (position, psize, etc.) don't count as params.
2718 * VS is required to export at least one param and r600_shader_from_tgsi()
2719 * takes care of adding a dummy export.
2720 */
Alex Deucherdc1c0ca2011-07-29 11:29:53 -04002721 if (nparams < 1)
2722 nparams = 1;
2723
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002724 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01002725 R_0286C4_SPI_VS_OUT_CONFIG,
2726 S_0286C4_VS_EXPORT_COUNT(nparams - 1));
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002727 r600_pipe_state_add_reg(rstate,
Dave Airlie62b03232012-04-23 10:20:10 +01002728 R_028868_SQ_PGM_RESOURCES_VS,
2729 S_028868_NUM_GPRS(rshader->bc.ngpr) |
2730 S_028868_STACK_SIZE(rshader->bc.nstack));
2731 r600_pipe_state_add_reg_bo(rstate,
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002732 R_028858_SQ_PGM_START_VS,
Marek Olšák4a058ae2012-01-29 07:34:25 +01002733 0, shader->bo, RADEON_USAGE_READ);
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002734
Marek Olšák97acf2c2012-01-29 06:31:47 +01002735 shader->pa_cl_vs_out_cntl =
2736 S_02881C_VS_OUT_CCDIST0_VEC_ENA((rshader->clip_dist_write & 0x0F) != 0) |
2737 S_02881C_VS_OUT_CCDIST1_VEC_ENA((rshader->clip_dist_write & 0xF0) != 0) |
2738 S_02881C_VS_OUT_MISC_VEC_ENA(rshader->vs_out_misc_write) |
2739 S_02881C_USE_VTX_POINT_SIZE(rshader->vs_out_point_size);
Henri Verbeetc0ca43e2011-03-14 22:07:44 +01002740}
2741
Marek Olšák8698a3b2012-08-02 22:31:22 +02002742void *r600_create_resolve_blend(struct r600_context *rctx)
2743{
2744 struct pipe_blend_state blend;
Marek Olšák78354012012-08-26 22:38:35 +02002745 unsigned i;
2746
2747 memset(&blend, 0, sizeof(blend));
2748 blend.independent_blend_enable = true;
2749 for (i = 0; i < 2; i++) {
2750 blend.rt[i].colormask = 0xf;
2751 blend.rt[i].blend_enable = 1;
2752 blend.rt[i].rgb_func = PIPE_BLEND_ADD;
2753 blend.rt[i].alpha_func = PIPE_BLEND_ADD;
2754 blend.rt[i].rgb_src_factor = PIPE_BLENDFACTOR_ZERO;
2755 blend.rt[i].rgb_dst_factor = PIPE_BLENDFACTOR_ZERO;
2756 blend.rt[i].alpha_src_factor = PIPE_BLENDFACTOR_ZERO;
2757 blend.rt[i].alpha_dst_factor = PIPE_BLENDFACTOR_ZERO;
2758 }
Marek Olšákfaaba522012-10-05 02:45:29 +02002759 return r600_create_blend_state_mode(&rctx->context, &blend, V_028808_SPECIAL_RESOLVE_BOX);
Marek Olšák78354012012-08-26 22:38:35 +02002760}
2761
2762void *r700_create_resolve_blend(struct r600_context *rctx)
2763{
2764 struct pipe_blend_state blend;
Marek Olšák8698a3b2012-08-02 22:31:22 +02002765
2766 memset(&blend, 0, sizeof(blend));
2767 blend.independent_blend_enable = true;
2768 blend.rt[0].colormask = 0xf;
Marek Olšákfaaba522012-10-05 02:45:29 +02002769 return r600_create_blend_state_mode(&rctx->context, &blend, V_028808_SPECIAL_RESOLVE_BOX);
Marek Olšák8698a3b2012-08-02 22:31:22 +02002770}
2771
2772void *r600_create_decompress_blend(struct r600_context *rctx)
2773{
2774 struct pipe_blend_state blend;
Marek Olšák8698a3b2012-08-02 22:31:22 +02002775
2776 memset(&blend, 0, sizeof(blend));
2777 blend.independent_blend_enable = true;
2778 blend.rt[0].colormask = 0xf;
Marek Olšákfaaba522012-10-05 02:45:29 +02002779 return r600_create_blend_state_mode(&rctx->context, &blend, V_028808_SPECIAL_EXPAND_SAMPLES);
Marek Olšák8698a3b2012-08-02 22:31:22 +02002780}
2781
Marek Olšáke4340c12012-01-29 23:25:42 +01002782void *r600_create_db_flush_dsa(struct r600_context *rctx)
Dave Airlie084c29b2010-10-01 10:13:04 +10002783{
2784 struct pipe_depth_stencil_alpha_state dsa;
Dave Airlie084c29b2010-10-01 10:13:04 +10002785 boolean quirk = false;
2786
2787 if (rctx->family == CHIP_RV610 || rctx->family == CHIP_RV630 ||
2788 rctx->family == CHIP_RV620 || rctx->family == CHIP_RV635)
2789 quirk = true;
2790
2791 memset(&dsa, 0, sizeof(dsa));
2792
2793 if (quirk) {
2794 dsa.depth.enabled = 1;
2795 dsa.depth.func = PIPE_FUNC_LEQUAL;
2796 dsa.stencil[0].enabled = 1;
2797 dsa.stencil[0].func = PIPE_FUNC_ALWAYS;
2798 dsa.stencil[0].zpass_op = PIPE_STENCIL_OP_KEEP;
2799 dsa.stencil[0].zfail_op = PIPE_STENCIL_OP_INCR;
2800 dsa.stencil[0].writemask = 0xff;
2801 }
2802
Marek Olšákdf79eb52012-07-07 19:33:11 +02002803 return rctx->context.create_depth_stencil_alpha_state(&rctx->context, &dsa);
Dave Airlie084c29b2010-10-01 10:13:04 +10002804}
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002805
Marek Olšákc5584e92012-10-06 06:05:32 +02002806void r600_update_db_shader_control(struct r600_context * rctx)
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002807{
Marek Olšákc8b06dc2012-09-18 19:42:29 +02002808 bool dual_export = rctx->framebuffer.export_16bpc &&
2809 !rctx->ps_shader->current->ps_depth_export;
2810
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002811 unsigned db_shader_control = rctx->ps_shader->current->db_shader_control |
2812 S_02880C_DUAL_EXPORT_ENABLE(dual_export);
2813
Marek Olšákc5584e92012-10-06 06:05:32 +02002814 if (db_shader_control != rctx->db_misc_state.db_shader_control) {
2815 rctx->db_misc_state.db_shader_control = db_shader_control;
2816 rctx->db_misc_state.atom.dirty = true;
Jerome Glisseb75f1d92012-06-26 12:24:08 -04002817 }
2818}