blob: 05d7e133fc0feb3d099dfb65ce81a43676779976 [file] [log] [blame]
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -05001/*
2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public
4 * License v2 as published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
9 * General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the
13 * Free Software Foundation, Inc., 59 Temple Place - Suite 330,
14 * Boston, MA 021110-1307, USA.
15 */
16
17#include <stdio.h>
18#include <stdlib.h>
19#include <string.h>
20#include <sys/ioctl.h>
21#include <sys/types.h>
22#include <dirent.h>
23#include <sys/stat.h>
24#include <unistd.h>
25#include <fcntl.h>
26#include <libgen.h>
27#include <limits.h>
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050028#include <ctype.h>
29
30#include "mmc.h"
31#include "mmc_cmds.h"
32
33int read_extcsd(int fd, __u8 *ext_csd)
34{
35 int ret = 0;
36 struct mmc_ioc_cmd idata;
37 memset(&idata, 0, sizeof(idata));
38 memset(ext_csd, 0, sizeof(__u8) * 512);
39 idata.write_flag = 0;
40 idata.opcode = MMC_SEND_EXT_CSD;
41 idata.arg = 0;
42 idata.flags = MMC_RSP_SPI_R1 | MMC_RSP_R1 | MMC_CMD_ADTC;
43 idata.blksz = 512;
44 idata.blocks = 1;
45 mmc_ioc_cmd_set_data(idata, ext_csd);
46
47 ret = ioctl(fd, MMC_IOC_CMD, &idata);
48 if (ret)
49 perror("ioctl");
50
51 return ret;
52}
53
54int write_extcsd_value(int fd, __u8 index, __u8 value)
55{
56 int ret = 0;
57 struct mmc_ioc_cmd idata;
58
59 memset(&idata, 0, sizeof(idata));
60 idata.write_flag = 1;
61 idata.opcode = MMC_SWITCH;
62 idata.arg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
63 (index << 16) |
64 (value << 8) |
65 EXT_CSD_CMD_SET_NORMAL;
66 idata.flags = MMC_RSP_SPI_R1B | MMC_RSP_R1B | MMC_CMD_AC;
67
68 ret = ioctl(fd, MMC_IOC_CMD, &idata);
69 if (ret)
70 perror("ioctl");
71
72 return ret;
73}
74
Chris Ballb9c7a172012-02-20 12:34:25 -050075void print_writeprotect_status(__u8 *ext_csd)
76{
77 __u8 reg;
78 __u8 ext_csd_rev = ext_csd[192];
79
80 /* A43: reserved [174:0] */
81 if (ext_csd_rev >= 5) {
82 printf("Boot write protection status registers"
83 " [BOOT_WP_STATUS]: 0x%02x\n", ext_csd[174]);
84
85 reg = ext_csd[EXT_CSD_BOOT_WP];
86 printf("Boot Area Write protection [BOOT_WP]: 0x%02x\n", reg);
87 printf(" Power ro locking: ");
88 if (reg & EXT_CSD_BOOT_WP_B_PWR_WP_DIS)
89 printf("not possible\n");
90 else
91 printf("possible\n");
92
93 printf(" Permanent ro locking: ");
94 if (reg & EXT_CSD_BOOT_WP_B_PERM_WP_DIS)
95 printf("not possible\n");
96 else
97 printf("possible\n");
98
99 printf(" ro lock status: ");
100 if (reg & EXT_CSD_BOOT_WP_B_PWR_WP_EN)
101 printf("locked until next power on\n");
102 else if (reg & EXT_CSD_BOOT_WP_B_PERM_WP_EN)
103 printf("locked permanently\n");
104 else
105 printf("not locked\n");
106 }
107}
108
109int do_writeprotect_get(int nargs, char **argv)
110{
111 __u8 ext_csd[512];
112 int fd, ret;
113 char *device;
114
Chris Ball8ba44662012-04-19 13:22:54 -0400115 CHECK(nargs != 2, "Usage: mmc writeprotect get </path/to/mmcblkX>\n",
116 exit(1));
Chris Ballb9c7a172012-02-20 12:34:25 -0500117
118 device = argv[1];
119
120 fd = open(device, O_RDWR);
121 if (fd < 0) {
122 perror("open");
123 exit(1);
124 }
125
126 ret = read_extcsd(fd, ext_csd);
127 if (ret) {
128 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
129 exit(1);
130 }
131
132 print_writeprotect_status(ext_csd);
133
134 return ret;
135}
136
137int do_writeprotect_set(int nargs, char **argv)
138{
139 __u8 ext_csd[512], value;
140 int fd, ret;
141 char *device;
142
Chris Ball8ba44662012-04-19 13:22:54 -0400143 CHECK(nargs != 2, "Usage: mmc writeprotect set </path/to/mmcblkX>\n",
144 exit(1));
Chris Ballb9c7a172012-02-20 12:34:25 -0500145
146 device = argv[1];
147
148 fd = open(device, O_RDWR);
149 if (fd < 0) {
150 perror("open");
151 exit(1);
152 }
153
154 ret = read_extcsd(fd, ext_csd);
155 if (ret) {
156 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
157 exit(1);
158 }
159
160 value = ext_csd[EXT_CSD_BOOT_WP] |
161 EXT_CSD_BOOT_WP_B_PWR_WP_EN;
162 ret = write_extcsd_value(fd, EXT_CSD_BOOT_WP, value);
163 if (ret) {
164 fprintf(stderr, "Could not write 0x%02x to "
165 "EXT_CSD[%d] in %s\n",
166 value, EXT_CSD_BOOT_WP, device);
167 exit(1);
168 }
169
170 return ret;
171}
172
Saugata Dasb7e25992012-05-17 09:26:34 -0400173int do_disable_512B_emulation(int nargs, char **argv)
174{
175 __u8 ext_csd[512], native_sector_size, data_sector_size, wr_rel_param;
176 int fd, ret;
177 char *device;
178
179 CHECK(nargs != 2, "Usage: mmc disable 512B emulation </path/to/mmcblkX>\n", exit(1));
180 device = argv[1];
181
182 fd = open(device, O_RDWR);
183 if (fd < 0) {
184 perror("open");
185 exit(1);
186 }
187
188 ret = read_extcsd(fd, ext_csd);
189 if (ret) {
190 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
191 exit(1);
192 }
193
194 wr_rel_param = ext_csd[EXT_CSD_WR_REL_PARAM];
195 native_sector_size = ext_csd[EXT_CSD_NATIVE_SECTOR_SIZE];
196 data_sector_size = ext_csd[EXT_CSD_DATA_SECTOR_SIZE];
197
198 if (native_sector_size && !data_sector_size &&
199 (wr_rel_param & EN_REL_WR)) {
200 ret = write_extcsd_value(fd, EXT_CSD_USE_NATIVE_SECTOR, 1);
201
202 if (ret) {
203 fprintf(stderr, "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
204 1, EXT_CSD_BOOT_WP, device);
205 exit(1);
206 }
207 printf("MMC disable 512B emulation successful. Now reset the device to switch to 4KB native sector mode.\n");
208 } else if (native_sector_size && data_sector_size) {
209 printf("MMC 512B emulation mode is already disabled; doing nothing.\n");
210 } else {
211 printf("MMC does not support disabling 512B emulation mode.\n");
212 }
213
214 return ret;
215}
216
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +0200217int do_write_boot_en(int nargs, char **argv)
218{
219 __u8 ext_csd[512];
220 __u8 value = 0;
221 int fd, ret;
222 char *device;
223 int boot_area, send_ack;
224
225 CHECK(nargs != 4, "Usage: mmc bootpart enable <partition_number> "
226 "<send_ack> </path/to/mmcblkX>\n", exit(1));
227
228 /*
229 * If <send_ack> is 1, the device will send acknowledgment
230 * pattern "010" to the host when boot operation begins.
231 * If <send_ack> is 0, it won't.
232 */
233 boot_area = strtol(argv[1], NULL, 10);
234 send_ack = strtol(argv[2], NULL, 10);
235 device = argv[3];
236
237 fd = open(device, O_RDWR);
238 if (fd < 0) {
239 perror("open");
240 exit(1);
241 }
242
243 ret = read_extcsd(fd, ext_csd);
244 if (ret) {
245 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
246 exit(1);
247 }
248
249 value = ext_csd[EXT_CSD_PART_CONFIG];
250
251 switch (boot_area) {
252 case EXT_CSD_PART_CONFIG_ACC_BOOT0:
253 value |= (1 << 3);
254 value &= ~(3 << 4);
255 break;
256 case EXT_CSD_PART_CONFIG_ACC_BOOT1:
257 value |= (1 << 4);
258 value &= ~(1 << 3);
259 value &= ~(1 << 5);
260 break;
261 case EXT_CSD_PART_CONFIG_ACC_USER_AREA:
262 value |= (boot_area << 3);
263 break;
264 default:
265 fprintf(stderr, "Cannot enable the boot area\n");
266 exit(1);
267 }
268 if (send_ack)
269 value |= EXT_CSD_PART_CONFIG_ACC_ACK;
270 else
271 value &= ~EXT_CSD_PART_CONFIG_ACC_ACK;
272
273 ret = write_extcsd_value(fd, EXT_CSD_PART_CONFIG, value);
274 if (ret) {
275 fprintf(stderr, "Could not write 0x%02x to "
276 "EXT_CSD[%d] in %s\n",
277 value, EXT_CSD_PART_CONFIG, device);
278 exit(1);
279 }
280 return ret;
281}
282
Jaehoon Chung86496512012-09-21 10:08:05 +0000283int do_write_bkops_en(int nargs, char **argv)
284{
285 __u8 ext_csd[512], value = 0;
286 int fd, ret;
287 char *device;
288
289 CHECK(nargs != 2, "Usage: mmc bkops enable </path/to/mmcblkX>\n",
290 exit(1));
291
292 device = argv[1];
293
294 fd = open(device, O_RDWR);
295 if (fd < 0) {
296 perror("open");
297 exit(1);
298 }
299
300 ret = read_extcsd(fd, ext_csd);
301 if (ret) {
302 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
303 exit(1);
304 }
305
306 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
307 fprintf(stderr, "%s doesn't support BKOPS\n", device);
308 exit(1);
309 }
310
311 ret = write_extcsd_value(fd, EXT_CSD_BKOPS_EN, BKOPS_ENABLE);
312 if (ret) {
313 fprintf(stderr, "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
314 value, EXT_CSD_BKOPS_EN, device);
315 exit(1);
316 }
317
318 return ret;
319}
320
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500321int do_read_extcsd(int nargs, char **argv)
322{
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100323 __u8 ext_csd[512], ext_csd_rev, reg;
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500324 int fd, ret;
325 char *device;
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100326 const char *str;
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500327
Chris Ball8ba44662012-04-19 13:22:54 -0400328 CHECK(nargs != 2, "Usage: mmc extcsd read </path/to/mmcblkX>\n",
329 exit(1));
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500330
331 device = argv[1];
332
333 fd = open(device, O_RDWR);
334 if (fd < 0) {
335 perror("open");
336 exit(1);
337 }
338
339 ret = read_extcsd(fd, ext_csd);
340 if (ret) {
341 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
342 exit(1);
343 }
344
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100345 ext_csd_rev = ext_csd[192];
346
347 switch (ext_csd_rev) {
348 case 6:
349 str = "4.5";
350 break;
351 case 5:
352 str = "4.41";
353 break;
354 case 3:
355 str = "4.3";
356 break;
357 case 2:
358 str = "4.2";
359 break;
360 case 1:
361 str = "4.1";
362 break;
363 case 0:
364 str = "4.0";
365 break;
366 default:
367 goto out_free;
368 }
369 printf("=============================================\n");
370 printf(" Extended CSD rev 1.%d (MMC %s)\n", ext_csd_rev, str);
371 printf("=============================================\n\n");
372
373 if (ext_csd_rev < 3)
374 goto out_free; /* No ext_csd */
375
376 /* Parse the Extended CSD registers.
377 * Reserved bit should be read as "0" in case of spec older
378 * than A441.
379 */
380 reg = ext_csd[EXT_CSD_S_CMD_SET];
381 printf("Card Supported Command sets [S_CMD_SET: 0x%02x]\n", reg);
382 if (!reg)
Chris Ballb9c7a172012-02-20 12:34:25 -0500383 printf(" - Standard MMC command sets\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100384
385 reg = ext_csd[EXT_CSD_HPI_FEATURE];
386 printf("HPI Features [HPI_FEATURE: 0x%02x]: ", reg);
387 if (reg & EXT_CSD_HPI_SUPP) {
388 if (reg & EXT_CSD_HPI_IMPL)
Chris Ballb9c7a172012-02-20 12:34:25 -0500389 printf("implementation based on CMD12\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100390 else
391 printf("implementation based on CMD13\n");
392 }
393
394 printf("Background operations support [BKOPS_SUPPORT: 0x%02x]\n",
395 ext_csd[502]);
396
397 if (ext_csd_rev >= 6) {
398 printf("Max Packet Read Cmd [MAX_PACKED_READS: 0x%02x]\n",
399 ext_csd[501]);
400 printf("Max Packet Write Cmd [MAX_PACKED_WRITES: 0x%02x]\n",
401 ext_csd[500]);
402 printf("Data TAG support [DATA_TAG_SUPPORT: 0x%02x]\n",
403 ext_csd[499]);
404
405 printf("Data TAG Unit Size [TAG_UNIT_SIZE: 0x%02x]\n",
406 ext_csd[498]);
407 printf("Tag Resources Size [TAG_RES_SIZE: 0x%02x]\n",
408 ext_csd[497]);
409 printf("Context Management Capabilities"
410 " [CONTEXT_CAPABILITIES: 0x%02x]\n", ext_csd[496]);
411 printf("Large Unit Size [LARGE_UNIT_SIZE_M1: 0x%02x]\n",
412 ext_csd[495]);
413 printf("Extended partition attribute support"
414 " [EXT_SUPPORT: 0x%02x]\n", ext_csd[494]);
415 printf("Generic CMD6 Timer [GENERIC_CMD6_TIME: 0x%02x]\n",
416 ext_csd[248]);
417 printf("Power off notification [POWER_OFF_LONG_TIME: 0x%02x]\n",
418 ext_csd[247]);
419 printf("Cache Size [CACHE_SIZE] is %d KiB\n",
420 ext_csd[249] << 0 | (ext_csd[250] << 8) |
421 (ext_csd[251] << 16) | (ext_csd[252] << 24));
422 }
423
424 /* A441: Reserved [501:247]
425 A43: reserved [246:229] */
426 if (ext_csd_rev >= 5) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100427 printf("Background operations status"
Chris Ballb9c7a172012-02-20 12:34:25 -0500428 " [BKOPS_STATUS: 0x%02x]\n", ext_csd[246]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100429
430 /* CORRECTLY_PRG_SECTORS_NUM [245:242] TODO */
431
432 printf("1st Initialisation Time after programmed sector"
433 " [INI_TIMEOUT_AP: 0x%02x]\n", ext_csd[241]);
434
435 /* A441: reserved [240] */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100436 printf("Power class for 52MHz, DDR at 3.6V"
437 " [PWR_CL_DDR_52_360: 0x%02x]\n", ext_csd[239]);
438 printf("Power class for 52MHz, DDR at 1.95V"
439 " [PWR_CL_DDR_52_195: 0x%02x]\n", ext_csd[238]);
440
441 /* A441: reserved [237-236] */
442
443 if (ext_csd_rev >= 6) {
444 printf("Power class for 200MHz at 3.6V"
445 " [PWR_CL_200_360: 0x%02x]\n", ext_csd[237]);
446 printf("Power class for 200MHz, at 1.95V"
447 " [PWR_CL_200_195: 0x%02x]\n", ext_csd[236]);
448 }
Chris Ballb9c7a172012-02-20 12:34:25 -0500449 printf("Minimum Performance for 8bit at 52MHz in DDR mode:\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100450 printf(" [MIN_PERF_DDR_W_8_52: 0x%02x]\n", ext_csd[235]);
451 printf(" [MIN_PERF_DDR_R_8_52: 0x%02x]\n", ext_csd[234]);
452 /* A441: reserved [233] */
453 printf("TRIM Multiplier [TRIM_MULT: 0x%02x]\n", ext_csd[232]);
454 printf("Secure Feature support [SEC_FEATURE_SUPPORT: 0x%02x]\n",
455 ext_csd[231]);
456 }
457 if (ext_csd_rev == 5) { /* Obsolete in 4.5 */
458 printf("Secure Erase Multiplier [SEC_ERASE_MULT: 0x%02x]\n",
459 ext_csd[230]);
460 printf("Secure TRIM Multiplier [SEC_TRIM_MULT: 0x%02x]\n",
461 ext_csd[229]);
462 }
463 reg = ext_csd[EXT_CSD_BOOT_INFO];
464 printf("Boot Information [BOOT_INFO: 0x%02x]\n", reg);
465 if (reg & EXT_CSD_BOOT_INFO_ALT)
466 printf(" Device supports alternative boot method\n");
467 if (reg & EXT_CSD_BOOT_INFO_DDR_DDR)
468 printf(" Device supports dual data rate during boot\n");
469 if (reg & EXT_CSD_BOOT_INFO_HS_MODE)
470 printf(" Device supports high speed timing during boot\n");
471
472 /* A441/A43: reserved [227] */
473 printf("Boot partition size [BOOT_SIZE_MULTI: 0x%02x]\n", ext_csd[226]);
474 printf("Access size [ACC_SIZE: 0x%02x]\n", ext_csd[225]);
475 printf("High-capacity erase unit size [HC_ERASE_GRP_SIZE: 0x%02x]\n",
476 ext_csd[224]);
477 printf("High-capacity erase timeout [ERASE_TIMEOUT_MULT: 0x%02x]\n",
478 ext_csd[223]);
479 printf("Reliable write sector count [REL_WR_SEC_C: 0x%02x]\n",
480 ext_csd[222]);
481 printf("High-capacity W protect group size [HC_WP_GRP_SIZE: 0x%02x]\n",
482 ext_csd[221]);
483 printf("Sleep current (VCC) [S_C_VCC: 0x%02x]\n", ext_csd[220]);
484 printf("Sleep current (VCCQ) [S_C_VCCQ: 0x%02x]\n", ext_csd[219]);
485 /* A441/A43: reserved [218] */
486 printf("Sleep/awake timeout [S_A_TIMEOUT: 0x%02x]\n", ext_csd[217]);
487 /* A441/A43: reserved [216] */
488 printf("Sector Count [SEC_COUNT: 0x%08x]\n", (ext_csd[215] << 24) |
489 (ext_csd[214] << 16) | (ext_csd[213] << 8) |
490 ext_csd[212]);
491 /* A441/A43: reserved [211] */
492 printf("Minimum Write Performance for 8bit:\n");
493 printf(" [MIN_PERF_W_8_52: 0x%02x]\n", ext_csd[210]);
494 printf(" [MIN_PERF_R_8_52: 0x%02x]\n", ext_csd[209]);
495 printf(" [MIN_PERF_W_8_26_4_52: 0x%02x]\n", ext_csd[208]);
496 printf(" [MIN_PERF_R_8_26_4_52: 0x%02x]\n", ext_csd[207]);
497 printf("Minimum Write Performance for 4bit:\n");
498 printf(" [MIN_PERF_W_4_26: 0x%02x]\n", ext_csd[206]);
499 printf(" [MIN_PERF_R_4_26: 0x%02x]\n", ext_csd[205]);
500 /* A441/A43: reserved [204] */
501 printf("Power classes registers:\n");
502 printf(" [PWR_CL_26_360: 0x%02x]\n", ext_csd[203]);
503 printf(" [PWR_CL_52_360: 0x%02x]\n", ext_csd[202]);
504 printf(" [PWR_CL_26_195: 0x%02x]\n", ext_csd[201]);
505 printf(" [PWR_CL_52_195: 0x%02x]\n", ext_csd[200]);
506
507 /* A43: reserved [199:198] */
508 if (ext_csd_rev >= 5) {
509 printf("Partition switching timing "
510 "[PARTITION_SWITCH_TIME: 0x%02x]\n", ext_csd[199]);
511 printf("Out-of-interrupt busy timing"
512 " [OUT_OF_INTERRUPT_TIME: 0x%02x]\n", ext_csd[198]);
513 }
514
515 /* A441/A43: reserved [197] [195] [193] [190] [188]
516 * [186] [184] [182] [180] [176] */
517
518 if (ext_csd_rev >= 6)
519 printf("I/O Driver Strength [DRIVER_STRENGTH: 0x%02x]\n",
520 ext_csd[197]);
521
522 printf("Card Type [CARD_TYPE: 0x%02x]\n", ext_csd[196]);
523 /* DEVICE_TYPE in A45 */
524 switch (reg) {
525 case 5:
526 printf("HS200 Single Data Rate eMMC @200MHz 1.2VI/O\n");
527 break;
528 case 4:
529 printf("HS200 Single Data Rate eMMC @200MHz 1.8VI/O\n");
530 break;
531 case 3:
532 printf("HS Dual Data Rate eMMC @52MHz 1.2VI/O\n");
533
534 break;
535 case 2:
536 printf("HS Dual Data Rate eMMC @52MHz 1.8V or 3VI/O\n");
537 break;
538 case 1:
539 printf("HS eMMC @52MHz - at rated device voltage(s)\n");
540 break;
541 case 0:
542 printf("HS eMMC @26MHz - at rated device voltage(s)\n");
543 break;
544 }
545 printf("CSD structure version [CSD_STRUCTURE: 0x%02x]\n", ext_csd[194]);
546 /* ext_csd_rev = ext_csd[192] (already done!!!) */
547 printf("Command set [CMD_SET: 0x%02x]\n", ext_csd[191]);
548 printf("Command set revision [CMD_SET_REV: 0x%02x]\n", ext_csd[189]);
549 printf("Power class [POWER_CLASS: 0x%02x]\n", ext_csd[187]);
550 printf("High-speed interface timing [HS_TIMING: 0x%02x]\n",
551 ext_csd[185]);
552 /* bus_width: ext_csd[183] not readable */
553 printf("Erased memory content [ERASED_MEM_CONT: 0x%02x]\n",
554 ext_csd[181]);
555 reg = ext_csd[EXT_CSD_BOOT_CFG];
556 printf("Boot configuration bytes [PARTITION_CONFIG: 0x%02x]\n", reg);
557 switch (reg & EXT_CSD_BOOT_CFG_EN) {
558 case 0x0:
559 printf(" Not boot enable\n");
560 break;
561 case 0x1:
562 printf(" Boot Partition 1 enabled\n");
563 break;
564 case 0x2:
565 printf(" Boot Partition 2 enabled\n");
566 break;
567 case 0x7:
568 printf(" User Area Enabled for boot\n");
569 break;
570 }
571 switch (reg & EXT_CSD_BOOT_CFG_ACC) {
572 case 0x0:
573 printf(" No access to boot partition\n");
574 break;
575 case 0x1:
576 printf(" R/W Boot Partition 1\n");
577 break;
578 case 0x2:
579 printf(" R/W Boot Partition 2\n");
580 break;
581 default:
582 printf(" Access to General Purpuse partition %d\n",
583 (reg & EXT_CSD_BOOT_CFG_ACC) - 3);
584 break;
585 }
586
587 printf("Boot config protection [BOOT_CONFIG_PROT: 0x%02x]\n",
588 ext_csd[178]);
589 printf("Boot bus Conditions [BOOT_BUS_CONDITIONS: 0x%02x]\n",
590 ext_csd[177]);
591 printf("High-density erase group definition"
592 " [ERASE_GROUP_DEF: 0x%02x]\n", ext_csd[175]);
593
Chris Ballb9c7a172012-02-20 12:34:25 -0500594 print_writeprotect_status(ext_csd);
595
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100596 if (ext_csd_rev >= 5) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100597 /* A441]: reserved [172] */
598 printf("User area write protection register"
599 " [USER_WP]: 0x%02x\n", ext_csd[171]);
600 /* A441]: reserved [170] */
601 printf("FW configuration [FW_CONFIG]: 0x%02x\n", ext_csd[169]);
602 printf("RPMB Size [RPMB_SIZE_MULT]: 0x%02x\n", ext_csd[168]);
603 printf("Write reliability setting register"
604 " [WR_REL_SET]: 0x%02x\n", ext_csd[167]);
605 printf("Write reliability parameter register"
606 " [WR_REL_PARAM]: 0x%02x\n", ext_csd[166]);
607 /* sanitize_start ext_csd[165]]: not readable
608 * bkops_start ext_csd[164]]: only writable */
609 printf("Enable background operations handshake"
610 " [BKOPS_EN]: 0x%02x\n", ext_csd[163]);
611 printf("H/W reset function"
612 " [RST_N_FUNCTION]: 0x%02x\n", ext_csd[162]);
613 printf("HPI management [HPI_MGMT]: 0x%02x\n", ext_csd[161]);
614 reg = ext_csd[160];
615 printf("Partitioning Support [PARTITIONING_SUPPORT]: 0x%02x\n",
616 reg);
617 if (reg & 0x1)
618 printf(" Device support partitioning feature\n");
619 else
620 printf(" Device NOT support partitioning feature\n");
621 if (reg & 0x2)
622 printf(" Device can have enhanced tech.\n");
623 else
624 printf(" Device cannot have enhanced tech.\n");
625
626 printf("Max Enhanced Area Size [MAX_ENH_SIZE_MULT]: 0x%06x\n",
627 (ext_csd[159] << 16) | (ext_csd[158] << 8) |
628 ext_csd[157]);
629 printf("Partitions attribute [PARTITIONS_ATTRIBUTE]: 0x%02x\n",
630 ext_csd[156]);
631 printf("Partitioning Setting"
632 " [PARTITION_SETTING_COMPLETED]: 0x%02x\n",
633 ext_csd[155]);
634 printf("General Purpose Partition Size\n"
635 " [GP_SIZE_MULT_4]: 0x%06x\n", (ext_csd[154] << 16) |
636 (ext_csd[153] << 8) | ext_csd[152]);
637 printf(" [GP_SIZE_MULT_3]: 0x%06x\n", (ext_csd[151] << 16) |
638 (ext_csd[150] << 8) | ext_csd[149]);
639 printf(" [GP_SIZE_MULT_2]: 0x%06x\n", (ext_csd[148] << 16) |
640 (ext_csd[147] << 8) | ext_csd[146]);
641 printf(" [GP_SIZE_MULT_1]: 0x%06x\n", (ext_csd[145] << 16) |
642 (ext_csd[144] << 8) | ext_csd[143]);
643
644 printf("Enhanced User Data Area Size"
645 " [ENH_SIZE_MULT]: 0x%06x\n", (ext_csd[142] << 16) |
646 (ext_csd[141] << 8) | ext_csd[140]);
647 printf("Enhanced User Data Start Address"
648 " [ENH_START_ADDR]: 0x%06x\n", (ext_csd[139] << 16) |
649 (ext_csd[138] << 8) | ext_csd[137]);
650
651 /* A441]: reserved [135] */
652 printf("Bad Block Management mode"
653 " [SEC_BAD_BLK_MGMNT]: 0x%02x\n", ext_csd[134]);
654 /* A441: reserved [133:0] */
655 }
656 /* B45 */
657 if (ext_csd_rev >= 6) {
658 int j;
659 /* tcase_support ext_csd[132] not readable */
660 printf("Periodic Wake-up [PERIODIC_WAKEUP]: 0x%02x\n",
661 ext_csd[131]);
662 printf("Program CID/CSD in DDR mode support"
663 " [PROGRAM_CID_CSD_DDR_SUPPORT]: 0x%02x\n",
664 ext_csd[130]);
665
666 for (j = 127; j >= 64; j--)
667 printf("Vendor Specific Fields"
668 " [VENDOR_SPECIFIC_FIELD[%d]]: 0x%02x\n",
669 j, ext_csd[j]);
670
671 printf("Native sector size [NATIVE_SECTOR_SIZE]: 0x%02x\n",
672 ext_csd[63]);
673 printf("Sector size emulation [USE_NATIVE_SECTOR]: 0x%02x\n",
674 ext_csd[62]);
675 printf("Sector size [DATA_SECTOR_SIZE]: 0x%02x\n", ext_csd[61]);
676 printf("1st initialization after disabling sector"
677 " size emulation [INI_TIMEOUT_EMU]: 0x%02x\n",
678 ext_csd[60]);
679 printf("Class 6 commands control [CLASS_6_CTRL]: 0x%02x\n",
680 ext_csd[59]);
681 printf("Number of addressed group to be Released"
682 "[DYNCAP_NEEDED]: 0x%02x\n", ext_csd[58]);
683 printf("Exception events control"
684 " [EXCEPTION_EVENTS_CTRL]: 0x%04x\n",
685 (ext_csd[57] << 8) | ext_csd[56]);
686 printf("Exception events status"
687 "[EXCEPTION_EVENTS_STATUS]: 0x%04x\n",
688 (ext_csd[55] << 8) | ext_csd[54]);
689 printf("Extended Partitions Attribute"
690 " [EXT_PARTITIONS_ATTRIBUTE]: 0x%04x\n",
691 (ext_csd[53] << 8) | ext_csd[52]);
692
693 for (j = 51; j >= 37; j--)
694 printf("Context configuration"
695 " [CONTEXT_CONF[%d]]: 0x%02x\n", j, ext_csd[j]);
696
697 printf("Packed command status"
698 " [PACKED_COMMAND_STATUS]: 0x%02x\n", ext_csd[36]);
699 printf("Packed command failure index"
700 " [PACKED_FAILURE_INDEX]: 0x%02x\n", ext_csd[35]);
701 printf("Power Off Notification"
702 " [POWER_OFF_NOTIFICATION]: 0x%02x\n", ext_csd[34]);
Chris Ballb9c7a172012-02-20 12:34:25 -0500703 printf("Control to turn the Cache ON/OFF" " [CACHE_CTRL]: 0x%02x\n", ext_csd[33]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100704 /* flush_cache ext_csd[32] not readable */
705 /*Reserved [31:0] */
706 }
707
708out_free:
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500709 return ret;
710}