blob: 5b6e0a55ae9d3a07b46e4cc5da189402fc025e9a [file] [log] [blame]
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanc8a7d9d2014-09-05 13:52:45 +080010#define CONFIG_LS102XA
11
Wang Dongsheng340848b2015-06-04 12:01:09 +080012#define CONFIG_ARMV7_PSCI
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080013#define CONFIG_ARMV7_PSCI_1_0
Chen-Yu Tsaidbf38aa2016-07-05 21:45:05 +080014#define CONFIG_ARMV7_PSCI_NR_CPUS CONFIG_MAX_CPUS
Wang Dongsheng340848b2015-06-04 12:01:09 +080015
Gong Qianyu18fb0e32015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Wang Huanc8a7d9d2014-09-05 13:52:45 +080017
18#define CONFIG_DISPLAY_CPUINFO
19#define CONFIG_DISPLAY_BOARDINFO
20
21#define CONFIG_SKIP_LOWLEVEL_INIT
22#define CONFIG_BOARD_EARLY_INIT_F
Tang Yuantian99e1bd42015-05-14 17:20:28 +080023#define CONFIG_DEEP_SLEEP
24#ifdef CONFIG_DEEP_SLEEP
25#define CONFIG_SILENT_CONSOLE
26#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +080027
28/*
29 * Size of malloc() pool
30 */
31#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
32
33#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
34#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
35
36/*
Ramneek Mehresh10a28642015-05-29 14:47:21 +053037 * USB
38 */
39
40/*
41 * EHCI Support - disbaled by default as
42 * there is no signal coming out of soc on
43 * this board for this controller. However,
44 * the silicon still has this controller,
45 * and anyone can use this controller by
46 * taking signals out on their board.
47 */
48
49/*#define CONFIG_HAS_FSL_DR_USB*/
50
51#ifdef CONFIG_HAS_FSL_DR_USB
52#define CONFIG_USB_EHCI
53#define CONFIG_USB_EHCI_FSL
54#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
55#endif
56
57/* XHCI Support - enabled by default */
58#define CONFIG_HAS_FSL_XHCI_USB
59
60#ifdef CONFIG_HAS_FSL_XHCI_USB
61#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh10a28642015-05-29 14:47:21 +053062#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
63#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
64#endif
65
66#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
Ramneek Mehresh10a28642015-05-29 14:47:21 +053067#define CONFIG_USB_STORAGE
Ramneek Mehresh10a28642015-05-29 14:47:21 +053068#endif
69
70/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +080071 * Generic Timer Definitions
72 */
73#define GENERIC_TIMER_CLK 12500000
74
75#define CONFIG_SYS_CLK_FREQ 100000000
76#define CONFIG_DDR_CLK_FREQ 100000000
77
York Suna88cc3b2015-04-29 10:35:35 -070078#define DDR_SDRAM_CFG 0x470c0008
79#define DDR_CS0_BNDS 0x008000bf
80#define DDR_CS0_CONFIG 0x80014302
81#define DDR_TIMING_CFG_0 0x50550004
82#define DDR_TIMING_CFG_1 0xbcb38c56
83#define DDR_TIMING_CFG_2 0x0040d120
84#define DDR_TIMING_CFG_3 0x010e1000
85#define DDR_TIMING_CFG_4 0x00000001
86#define DDR_TIMING_CFG_5 0x03401400
87#define DDR_SDRAM_CFG_2 0x00401010
88#define DDR_SDRAM_MODE 0x00061c60
89#define DDR_SDRAM_MODE_2 0x00180000
90#define DDR_SDRAM_INTERVAL 0x18600618
91#define DDR_DDR_WRLVL_CNTL 0x8655f605
92#define DDR_DDR_WRLVL_CNTL_2 0x05060607
93#define DDR_DDR_WRLVL_CNTL_3 0x05050505
94#define DDR_DDR_CDR1 0x80040000
95#define DDR_DDR_CDR2 0x00000001
96#define DDR_SDRAM_CLK_CNTL 0x02000000
97#define DDR_DDR_ZQ_CNTL 0x89080600
98#define DDR_CS0_CONFIG_2 0
99#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian99e1bd42015-05-14 17:20:28 +0800100#define SDRAM_CFG2_D_INIT 0x00000010
101#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
102#define SDRAM_CFG2_FRC_SR 0x80000000
103#define SDRAM_CFG_BI 0x00000001
York Suna88cc3b2015-04-29 10:35:35 -0700104
Alison Wang8415bb62014-12-03 15:00:48 +0800105#ifdef CONFIG_RAMBOOT_PBL
106#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
107#endif
108
109#ifdef CONFIG_SD_BOOT
Alison Wang947cee12015-10-15 17:54:40 +0800110#ifdef CONFIG_SD_BOOT_QSPI
111#define CONFIG_SYS_FSL_PBL_RCW \
112 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
113#else
114#define CONFIG_SYS_FSL_PBL_RCW \
115 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
116#endif
Alison Wang8415bb62014-12-03 15:00:48 +0800117#define CONFIG_SPL_FRAMEWORK
118#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
119#define CONFIG_SPL_LIBCOMMON_SUPPORT
120#define CONFIG_SPL_LIBGENERIC_SUPPORT
121#define CONFIG_SPL_ENV_SUPPORT
122#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
123#define CONFIG_SPL_I2C_SUPPORT
124#define CONFIG_SPL_WATCHDOG_SUPPORT
125#define CONFIG_SPL_SERIAL_SUPPORT
126#define CONFIG_SPL_MMC_SUPPORT
127#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
Sumit Garge7e720c2016-06-14 13:52:40 -0400128
129#ifdef CONFIG_SECURE_BOOT
130#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
131/*
132 * HDR would be appended at end of image and copied to DDR along
133 * with U-Boot image.
134 */
135#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS (0x400 + \
136 (CONFIG_U_BOOT_HDR_SIZE / 512)
137#else
Alison Wang8415bb62014-12-03 15:00:48 +0800138#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
Sumit Garge7e720c2016-06-14 13:52:40 -0400139#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang8415bb62014-12-03 15:00:48 +0800140
141#define CONFIG_SPL_TEXT_BASE 0x10000000
142#define CONFIG_SPL_MAX_SIZE 0x1a000
143#define CONFIG_SPL_STACK 0x1001d000
144#define CONFIG_SPL_PAD_TO 0x1c000
145#define CONFIG_SYS_TEXT_BASE 0x82000000
146
Tang Yuantian99e1bd42015-05-14 17:20:28 +0800147#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
148 CONFIG_SYS_MONITOR_LEN)
Alison Wang8415bb62014-12-03 15:00:48 +0800149#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
150#define CONFIG_SPL_BSS_START_ADDR 0x80100000
151#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge7e720c2016-06-14 13:52:40 -0400152
153#ifdef CONFIG_U_BOOT_HDR_SIZE
154/*
155 * HDR would be appended at end of image and copied to DDR along
156 * with U-Boot image. Here u-boot max. size is 512K. So if binary
157 * size increases then increase this size in case of secure boot as
158 * it uses raw u-boot image instead of fit image.
159 */
160#define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
161#else
Alison Wang8415bb62014-12-03 15:00:48 +0800162#define CONFIG_SYS_MONITOR_LEN 0x80000
Sumit Garge7e720c2016-06-14 13:52:40 -0400163#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang8415bb62014-12-03 15:00:48 +0800164#endif
165
Alison Wangd612f0a2014-12-09 17:38:02 +0800166#ifdef CONFIG_QSPI_BOOT
167#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wang947cee12015-10-15 17:54:40 +0800168#endif
169
170#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wangd612f0a2014-12-09 17:38:02 +0800171#define CONFIG_SYS_NO_FLASH
172#endif
173
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800174#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang1c69a512015-04-21 16:04:38 +0800175#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800176#endif
177
178#define CONFIG_NR_DRAM_BANKS 1
179#define PHYS_SDRAM 0x80000000
180#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
181
182#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
183#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
184
185#define CONFIG_SYS_HAS_SERDES
186
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530187#define CONFIG_FSL_CAAM /* Enable CAAM */
188
Alison Wang4c59ab92014-12-09 17:37:49 +0800189#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
190 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800191#define CONFIG_U_QE
192#endif
193
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800194/*
195 * IFC Definitions
196 */
Alison Wang947cee12015-10-15 17:54:40 +0800197#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800198#define CONFIG_FSL_IFC
199#define CONFIG_SYS_FLASH_BASE 0x60000000
200#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
201
202#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
203#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
204 CSPR_PORT_SIZE_16 | \
205 CSPR_MSEL_NOR | \
206 CSPR_V)
207#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
208
209/* NOR Flash Timing Params */
210#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
211 CSOR_NOR_TRHZ_80)
212#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
213 FTIM0_NOR_TEADC(0x5) | \
214 FTIM0_NOR_TAVDS(0x0) | \
215 FTIM0_NOR_TEAHC(0x5))
216#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
217 FTIM1_NOR_TRAD_NOR(0x1A) | \
218 FTIM1_NOR_TSEQRAD_NOR(0x13))
219#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
220 FTIM2_NOR_TCH(0x4) | \
221 FTIM2_NOR_TWP(0x1c) | \
222 FTIM2_NOR_TWPH(0x0e))
223#define CONFIG_SYS_NOR_FTIM3 0
224
225#define CONFIG_FLASH_CFI_DRIVER
226#define CONFIG_SYS_FLASH_CFI
227#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
228#define CONFIG_SYS_FLASH_QUIET_TEST
229#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
230
231#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
232#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
233#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
234#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
235
236#define CONFIG_SYS_FLASH_EMPTY_INFO
237#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
238
239#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800240#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wangd612f0a2014-12-09 17:38:02 +0800241#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800242
243/* CPLD */
244
245#define CONFIG_SYS_CPLD_BASE 0x7fb00000
246#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
247
248#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
249#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
250 CSPR_PORT_SIZE_8 | \
251 CSPR_MSEL_GPCM | \
252 CSPR_V)
253#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
254#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
255 CSOR_NOR_NOR_MODE_AVD_NOR | \
256 CSOR_NOR_TRHZ_80)
257
258/* CPLD Timing parameters for IFC GPCM */
259#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
260 FTIM0_GPCM_TEADC(0xf) | \
261 FTIM0_GPCM_TEAHC(0xf))
262#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
263 FTIM1_GPCM_TRAD(0x3f))
264#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
265 FTIM2_GPCM_TCH(0xf) | \
266 FTIM2_GPCM_TWP(0xff))
267#define CONFIG_SYS_FPGA_FTIM3 0x0
268#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
269#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
270#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
271#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
272#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
273#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
274#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
275#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
276#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
277#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
278#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
279#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
280#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
281#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
282#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
283#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
284
285/*
286 * Serial Port
287 */
Alison Wang55d53ab2015-01-04 15:30:59 +0800288#ifdef CONFIG_LPUART
Alison Wang55d53ab2015-01-04 15:30:59 +0800289#define CONFIG_LPUART_32B_REG
290#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800291#define CONFIG_CONS_INDEX 1
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800292#define CONFIG_SYS_NS16550_SERIAL
Bin Mengf833cd62016-01-13 19:38:59 -0800293#ifndef CONFIG_DM_SERIAL
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800294#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Mengf833cd62016-01-13 19:38:59 -0800295#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800296#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang55d53ab2015-01-04 15:30:59 +0800297#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800298
299#define CONFIG_BAUDRATE 115200
300
301/*
302 * I2C
303 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800304#define CONFIG_SYS_I2C
305#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200306#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
307#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700308#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800309
Alison Wang5175a282014-10-17 15:26:35 +0800310/* EEPROM */
Alison Wang5175a282014-10-17 15:26:35 +0800311#define CONFIG_ID_EEPROM
312#define CONFIG_SYS_I2C_EEPROM_NXID
313#define CONFIG_SYS_EEPROM_BUS_NUM 1
314#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
315#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
316#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
317#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wang5175a282014-10-17 15:26:35 +0800318
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800319/*
320 * MMC
321 */
322#define CONFIG_MMC
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800323#define CONFIG_FSL_ESDHC
324#define CONFIG_GENERIC_MMC
325
Alison Wang8251ed22014-12-09 17:37:34 +0800326#define CONFIG_DOS_PARTITION
327
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530328/* SPI */
Alison Wang947cee12015-10-15 17:54:40 +0800329#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530330/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800331#define QSPI0_AMBA_BASE 0x40000000
332#define FSL_QSPI_FLASH_SIZE (1 << 24)
333#define FSL_QSPI_FLASH_NUM 2
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530334
Yao Yuan03d1d562015-09-15 18:28:20 +0800335/* DSPI */
Yao Yuan03d1d562015-09-15 18:28:20 +0800336#endif
337
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530338/* DM SPI */
339#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530340#define CONFIG_DM_SPI_FLASH
341#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800342
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800343/*
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800344 * Video
345 */
346#define CONFIG_FSL_DCU_FB
347
348#ifdef CONFIG_FSL_DCU_FB
349#define CONFIG_VIDEO
350#define CONFIG_CMD_BMP
351#define CONFIG_CFB_CONSOLE
352#define CONFIG_VGA_AS_SINGLE_DEVICE
353#define CONFIG_VIDEO_LOGO
354#define CONFIG_VIDEO_BMP_LOGO
Alison Wangf8008f12016-03-08 11:59:59 +0800355#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800356
357#define CONFIG_FSL_DCU_SII9022A
358#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
359#define CONFIG_SYS_I2C_DVI_ADDR 0x39
360#endif
361
362/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800363 * eTSEC
364 */
365#define CONFIG_TSEC_ENET
366
367#ifdef CONFIG_TSEC_ENET
368#define CONFIG_MII
369#define CONFIG_MII_DEFAULT_TSEC 1
370#define CONFIG_TSEC1 1
371#define CONFIG_TSEC1_NAME "eTSEC1"
372#define CONFIG_TSEC2 1
373#define CONFIG_TSEC2_NAME "eTSEC2"
374#define CONFIG_TSEC3 1
375#define CONFIG_TSEC3_NAME "eTSEC3"
376
377#define TSEC1_PHY_ADDR 2
378#define TSEC2_PHY_ADDR 0
379#define TSEC3_PHY_ADDR 1
380
381#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
382#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
383#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
384
385#define TSEC1_PHYIDX 0
386#define TSEC2_PHYIDX 0
387#define TSEC3_PHYIDX 0
388
389#define CONFIG_ETHPRIME "eTSEC1"
390
391#define CONFIG_PHY_GIGE
392#define CONFIG_PHYLIB
393#define CONFIG_PHY_ATHEROS
394
395#define CONFIG_HAS_ETH0
396#define CONFIG_HAS_ETH1
397#define CONFIG_HAS_ETH2
398#endif
399
Minghuan Lianda419022014-10-31 13:43:44 +0800400/* PCIe */
401#define CONFIG_PCI /* Enable PCI/PCIE */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400402#define CONFIG_PCIE1 /* PCIE controller 1 */
403#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800404#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
405#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
406
Minghuan Lian180b8682015-01-21 17:29:19 +0800407#define CONFIG_SYS_PCI_64BIT
408
409#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
410#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
411#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
412#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
413
414#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
415#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
416#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
417
418#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
419#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
420#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
421
422#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800423#define CONFIG_PCI_PNP
Minghuan Lian180b8682015-01-21 17:29:19 +0800424#define CONFIG_PCI_SCAN_SHOW
425#define CONFIG_CMD_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800426#endif
427
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800428#define CONFIG_CMDLINE_TAG
429#define CONFIG_CMDLINE_EDITING
Alison Wang8415bb62014-12-03 15:00:48 +0800430
Xiubo Li1a2826f2014-11-21 17:40:57 +0800431#define CONFIG_ARMV7_NONSEC
432#define CONFIG_ARMV7_VIRT
433#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800434#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800435#define CONFIG_SMP_PEN_ADDR 0x01ee0200
436#define CONFIG_TIMER_CLK_FREQ 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800437
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800438#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800439#define HWCONFIG_BUFFER_SIZE 256
440
441#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800442
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800443
Alison Wang55d53ab2015-01-04 15:30:59 +0800444#ifdef CONFIG_LPUART
445#define CONFIG_EXTRA_ENV_SETTINGS \
446 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800447 "initrd_high=0xffffffff\0" \
448 "fdt_high=0xffffffff\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800449#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800450#define CONFIG_EXTRA_ENV_SETTINGS \
451 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800452 "initrd_high=0xffffffff\0" \
453 "fdt_high=0xffffffff\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800454#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800455
456/*
457 * Miscellaneous configurable options
458 */
459#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800460#define CONFIG_AUTO_COMPLETE
461#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
462#define CONFIG_SYS_PBSIZE \
463 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
464#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
465#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
466
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800467#define CONFIG_SYS_MEMTEST_START 0x80000000
468#define CONFIG_SYS_MEMTEST_END 0x9fffffff
469
470#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800471
Xiubo Li660673a2014-11-21 17:40:59 +0800472#define CONFIG_LS102XA_STREAM_ID
473
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800474/*
475 * Stack sizes
476 * The stack sizes are set up in start.S using the settings below
477 */
478#define CONFIG_STACKSIZE (30 * 1024)
479
480#define CONFIG_SYS_INIT_SP_OFFSET \
481 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
482#define CONFIG_SYS_INIT_SP_ADDR \
483 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
484
Alison Wang8415bb62014-12-03 15:00:48 +0800485#ifdef CONFIG_SPL_BUILD
486#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
487#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800488#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang8415bb62014-12-03 15:00:48 +0800489#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800490
Zhao Qiang713bf942015-09-16 16:20:42 +0800491#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800492
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800493/*
494 * Environment
495 */
496#define CONFIG_ENV_OVERWRITE
497
Alison Wang8415bb62014-12-03 15:00:48 +0800498#if defined(CONFIG_SD_BOOT)
499#define CONFIG_ENV_OFFSET 0x100000
500#define CONFIG_ENV_IS_IN_MMC
501#define CONFIG_SYS_MMC_ENV_DEV 0
502#define CONFIG_ENV_SIZE 0x20000
Alison Wangd612f0a2014-12-09 17:38:02 +0800503#elif defined(CONFIG_QSPI_BOOT)
504#define CONFIG_ENV_IS_IN_SPI_FLASH
505#define CONFIG_ENV_SIZE 0x2000
506#define CONFIG_ENV_OFFSET 0x100000
507#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8415bb62014-12-03 15:00:48 +0800508#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800509#define CONFIG_ENV_IS_IN_FLASH
510#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
511#define CONFIG_ENV_SIZE 0x20000
512#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang8415bb62014-12-03 15:00:48 +0800513#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800514
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530515#define CONFIG_MISC_INIT_R
516
517/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530518#ifdef CONFIG_FSL_CAAM
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530519#define CONFIG_CMD_HASH
520#define CONFIG_SHA_HW_ACCEL
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530521#endif
522
523#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800524#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530525
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800526#endif