blob: ca9515387de43718fc76763c391cf27e0652883e [file] [log] [blame]
Meng Wang43bbb872018-12-10 12:32:05 +08001// SPDX-License-Identifier: GPL-2.0-only
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05302/* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
Laxminath Kasam989fccf2018-06-15 16:53:31 +05303 */
4
5#include <linux/module.h>
6#include <linux/init.h>
7#include <linux/clk.h>
8#include <linux/io.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
11#include <sound/soc.h>
12#include <sound/soc-dapm.h>
13#include <sound/tlv.h>
Sudheer Papothia3e969d2018-10-27 06:22:10 +053014#include <soc/swr-common.h>
Laxminath Kasamfb0d6832018-09-22 01:49:52 +053015#include <soc/swr-wcd.h>
Meng Wang11a25cf2018-10-31 14:11:26 +080016#include <asoc/msm-cdc-pinctrl.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053017#include "bolero-cdc.h"
18#include "bolero-cdc-registers.h"
Laxminath Kasam989fccf2018-06-15 16:53:31 +053019
20#define TX_MACRO_MAX_OFFSET 0x1000
21
22#define NUM_DECIMATORS 8
23
24#define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
25 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
26 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
27#define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
28 SNDRV_PCM_FMTBIT_S24_LE |\
29 SNDRV_PCM_FMTBIT_S24_3LE)
30
31#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
32#define CF_MIN_3DB_4HZ 0x0
33#define CF_MIN_3DB_75HZ 0x1
34#define CF_MIN_3DB_150HZ 0x2
35
36#define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
37#define TX_MACRO_MCLK_FREQ 9600000
38#define TX_MACRO_TX_PATH_OFFSET 0x80
Laxminath Kasam497a6512018-09-17 16:11:52 +053039#define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
40#define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
Laxminath Kasam989fccf2018-06-15 16:53:31 +053041
42#define TX_MACRO_TX_UNMUTE_DELAY_MS 40
43
44static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
45module_param(tx_unmute_delay, int, 0664);
46MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
47
48static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
49
50static int tx_macro_hw_params(struct snd_pcm_substream *substream,
51 struct snd_pcm_hw_params *params,
52 struct snd_soc_dai *dai);
53static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
54 unsigned int *tx_num, unsigned int *tx_slot,
55 unsigned int *rx_num, unsigned int *rx_slot);
56
57#define TX_MACRO_SWR_STRING_LEN 80
58#define TX_MACRO_CHILD_DEVICES_MAX 3
59
60/* Hold instance to soundwire platform device */
61struct tx_macro_swr_ctrl_data {
62 struct platform_device *tx_swr_pdev;
63};
64
65struct tx_macro_swr_ctrl_platform_data {
66 void *handle; /* holds codec private data */
67 int (*read)(void *handle, int reg);
68 int (*write)(void *handle, int reg, int val);
69 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
70 int (*clk)(void *handle, bool enable);
71 int (*handle_irq)(void *handle,
72 irqreturn_t (*swrm_irq_handler)(int irq,
73 void *data),
74 void *swrm_handle,
75 int action);
76};
77
78enum {
Laxminath Kasam59c7a1d2018-08-09 16:11:17 +053079 TX_MACRO_AIF_INVALID = 0,
80 TX_MACRO_AIF1_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053081 TX_MACRO_AIF2_CAP,
82 TX_MACRO_MAX_DAIS
83};
84
85enum {
86 TX_MACRO_DEC0,
87 TX_MACRO_DEC1,
88 TX_MACRO_DEC2,
89 TX_MACRO_DEC3,
90 TX_MACRO_DEC4,
91 TX_MACRO_DEC5,
92 TX_MACRO_DEC6,
93 TX_MACRO_DEC7,
94 TX_MACRO_DEC_MAX,
95};
96
97enum {
98 TX_MACRO_CLK_DIV_2,
99 TX_MACRO_CLK_DIV_3,
100 TX_MACRO_CLK_DIV_4,
101 TX_MACRO_CLK_DIV_6,
102 TX_MACRO_CLK_DIV_8,
103 TX_MACRO_CLK_DIV_16,
104};
105
Laxminath Kasam497a6512018-09-17 16:11:52 +0530106enum {
107 MSM_DMIC,
108 SWR_MIC,
109 ANC_FB_TUNE1
110};
111
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530112struct tx_mute_work {
113 struct tx_macro_priv *tx_priv;
114 u32 decimator;
115 struct delayed_work dwork;
116};
117
118struct hpf_work {
119 struct tx_macro_priv *tx_priv;
120 u8 decimator;
121 u8 hpf_cut_off_freq;
122 struct delayed_work dwork;
123};
124
125struct tx_macro_priv {
126 struct device *dev;
127 bool dec_active[NUM_DECIMATORS];
128 int tx_mclk_users;
129 int swr_clk_users;
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530130 bool reset_swr;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530131 struct clk *tx_core_clk;
132 struct clk *tx_npl_clk;
133 struct mutex mclk_lock;
134 struct mutex swr_clk_lock;
Meng Wang15c825d2018-09-06 10:49:18 +0800135 struct snd_soc_component *component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530136 struct device_node *tx_swr_gpio_p;
137 struct tx_macro_swr_ctrl_data *swr_ctrl_data;
138 struct tx_macro_swr_ctrl_platform_data swr_plat_data;
139 struct work_struct tx_macro_add_child_devices_work;
140 struct hpf_work tx_hpf_work[NUM_DECIMATORS];
141 struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
142 s32 dmic_0_1_clk_cnt;
143 s32 dmic_2_3_clk_cnt;
144 s32 dmic_4_5_clk_cnt;
145 s32 dmic_6_7_clk_cnt;
146 u16 dmic_clk_div;
147 unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
148 unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
149 char __iomem *tx_io_base;
150 struct platform_device *pdev_child_devices
151 [TX_MACRO_CHILD_DEVICES_MAX];
152 int child_count;
153};
154
Meng Wang15c825d2018-09-06 10:49:18 +0800155static bool tx_macro_get_data(struct snd_soc_component *component,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530156 struct device **tx_dev,
157 struct tx_macro_priv **tx_priv,
158 const char *func_name)
159{
Meng Wang15c825d2018-09-06 10:49:18 +0800160 *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530161 if (!(*tx_dev)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800162 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530163 "%s: null device for macro!\n", func_name);
164 return false;
165 }
166
167 *tx_priv = dev_get_drvdata((*tx_dev));
168 if (!(*tx_priv)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800169 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530170 "%s: priv is null for macro!\n", func_name);
171 return false;
172 }
173
Meng Wang15c825d2018-09-06 10:49:18 +0800174 if (!(*tx_priv)->component) {
175 dev_err(component->dev,
176 "%s: tx_priv->component not initialized!\n", func_name);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530177 return false;
178 }
179
180 return true;
181}
182
183static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
184 bool mclk_enable)
185{
186 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
187 int ret = 0;
188
Tanya Dixit8530fb92018-09-14 16:01:25 +0530189 if (regmap == NULL) {
190 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
191 return -EINVAL;
192 }
193
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530194 dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
195 __func__, mclk_enable, tx_priv->tx_mclk_users);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530196
197 mutex_lock(&tx_priv->mclk_lock);
198 if (mclk_enable) {
199 if (tx_priv->tx_mclk_users == 0) {
200 ret = bolero_request_clock(tx_priv->dev,
201 TX_MACRO, MCLK_MUX0, true);
202 if (ret < 0) {
203 dev_err(tx_priv->dev,
204 "%s: request clock enable failed\n",
205 __func__);
206 goto exit;
207 }
208 regcache_mark_dirty(regmap);
209 regcache_sync_region(regmap,
210 TX_START_OFFSET,
211 TX_MAX_OFFSET);
212 /* 9.6MHz MCLK, set value 0x00 if other frequency */
213 regmap_update_bits(regmap,
214 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
215 regmap_update_bits(regmap,
216 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
217 0x01, 0x01);
218 regmap_update_bits(regmap,
219 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
220 0x01, 0x01);
221 }
222 tx_priv->tx_mclk_users++;
223 } else {
224 if (tx_priv->tx_mclk_users <= 0) {
225 dev_err(tx_priv->dev, "%s: clock already disabled\n",
226 __func__);
227 tx_priv->tx_mclk_users = 0;
228 goto exit;
229 }
230 tx_priv->tx_mclk_users--;
231 if (tx_priv->tx_mclk_users == 0) {
232 regmap_update_bits(regmap,
233 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
234 0x01, 0x00);
235 regmap_update_bits(regmap,
236 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
237 0x01, 0x00);
238 bolero_request_clock(tx_priv->dev,
239 TX_MACRO, MCLK_MUX0, false);
240 }
241 }
242exit:
243 mutex_unlock(&tx_priv->mclk_lock);
244 return ret;
245}
246
247static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
248 struct snd_kcontrol *kcontrol, int event)
249{
Meng Wang15c825d2018-09-06 10:49:18 +0800250 struct snd_soc_component *component =
251 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530252 int ret = 0;
253 struct device *tx_dev = NULL;
254 struct tx_macro_priv *tx_priv = NULL;
255
Meng Wang15c825d2018-09-06 10:49:18 +0800256 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530257 return -EINVAL;
258
259 dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
260 switch (event) {
261 case SND_SOC_DAPM_PRE_PMU:
262 ret = tx_macro_mclk_enable(tx_priv, 1);
263 break;
264 case SND_SOC_DAPM_POST_PMD:
265 ret = tx_macro_mclk_enable(tx_priv, 0);
266 break;
267 default:
268 dev_err(tx_priv->dev,
269 "%s: invalid DAPM event %d\n", __func__, event);
270 ret = -EINVAL;
271 }
272 return ret;
273}
274
275static int tx_macro_mclk_ctrl(struct device *dev, bool enable)
276{
277 struct tx_macro_priv *tx_priv = dev_get_drvdata(dev);
278 int ret = 0;
279
280 if (enable) {
281 ret = clk_prepare_enable(tx_priv->tx_core_clk);
282 if (ret < 0) {
283 dev_err(dev, "%s:tx mclk enable failed\n", __func__);
284 goto exit;
285 }
286 ret = clk_prepare_enable(tx_priv->tx_npl_clk);
287 if (ret < 0) {
288 dev_err(dev, "%s:tx npl_clk enable failed\n",
289 __func__);
290 clk_disable_unprepare(tx_priv->tx_core_clk);
291 goto exit;
292 }
293 } else {
294 clk_disable_unprepare(tx_priv->tx_npl_clk);
295 clk_disable_unprepare(tx_priv->tx_core_clk);
296 }
297
298exit:
299 return ret;
300}
301
Meng Wang15c825d2018-09-06 10:49:18 +0800302static int tx_macro_event_handler(struct snd_soc_component *component,
303 u16 event, u32 data)
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530304{
305 struct device *tx_dev = NULL;
306 struct tx_macro_priv *tx_priv = NULL;
307
Meng Wang15c825d2018-09-06 10:49:18 +0800308 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530309 return -EINVAL;
310
311 switch (event) {
312 case BOLERO_MACRO_EVT_SSR_DOWN:
313 swrm_wcd_notify(
314 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
315 SWR_DEVICE_SSR_DOWN, NULL);
316 swrm_wcd_notify(
317 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
318 SWR_DEVICE_DOWN, NULL);
319 break;
320 case BOLERO_MACRO_EVT_SSR_UP:
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530321 /* reset swr after ssr/pdr */
322 tx_priv->reset_swr = true;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530323 swrm_wcd_notify(
324 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
325 SWR_DEVICE_SSR_UP, NULL);
326 break;
327 }
328 return 0;
329}
330
Meng Wang15c825d2018-09-06 10:49:18 +0800331static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530332 u32 data)
333{
334 struct device *tx_dev = NULL;
335 struct tx_macro_priv *tx_priv = NULL;
336 u32 ipc_wakeup = data;
337 int ret = 0;
338
Meng Wang15c825d2018-09-06 10:49:18 +0800339 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530340 return -EINVAL;
341
342 ret = swrm_wcd_notify(
343 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
344 SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
345
346 return ret;
347}
348
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530349static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
350{
351 struct delayed_work *hpf_delayed_work = NULL;
352 struct hpf_work *hpf_work = NULL;
353 struct tx_macro_priv *tx_priv = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800354 struct snd_soc_component *component = NULL;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530355 u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530356 u8 hpf_cut_off_freq = 0;
Laxminath Kasam497a6512018-09-17 16:11:52 +0530357 u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530358
359 hpf_delayed_work = to_delayed_work(work);
360 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
361 tx_priv = hpf_work->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800362 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530363 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
364
365 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
366 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530367 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
368 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530369
Meng Wang15c825d2018-09-06 10:49:18 +0800370 dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530371 __func__, hpf_work->decimator, hpf_cut_off_freq);
372
Laxminath Kasam497a6512018-09-17 16:11:52 +0530373 adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
374 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800375 if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
Laxminath Kasam497a6512018-09-17 16:11:52 +0530376 adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
377 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800378 adc_n = snd_soc_component_read32(component, adc_reg) &
Laxminath Kasam497a6512018-09-17 16:11:52 +0530379 TX_MACRO_SWR_MIC_MUX_SEL_MASK;
380 if (adc_n >= BOLERO_ADC_MAX)
381 goto tx_hpf_set;
382 /* analog mic clear TX hold */
Meng Wang15c825d2018-09-06 10:49:18 +0800383 bolero_clear_amic_tx_hold(component->dev, adc_n);
Laxminath Kasam497a6512018-09-17 16:11:52 +0530384 }
385tx_hpf_set:
Meng Wang15c825d2018-09-06 10:49:18 +0800386 snd_soc_component_update_bits(component,
387 dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
388 hpf_cut_off_freq << 5);
389 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530390 /* Minimum 1 clk cycle delay is required as per HW spec */
391 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800392 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530393}
394
395static void tx_macro_mute_update_callback(struct work_struct *work)
396{
397 struct tx_mute_work *tx_mute_dwork = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800398 struct snd_soc_component *component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530399 struct tx_macro_priv *tx_priv = NULL;
400 struct delayed_work *delayed_work = NULL;
Xiaojun Sangd155fdc2018-10-11 15:11:59 +0800401 u16 tx_vol_ctl_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530402 u8 decimator = 0;
403
404 delayed_work = to_delayed_work(work);
405 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
406 tx_priv = tx_mute_dwork->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800407 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530408 decimator = tx_mute_dwork->decimator;
409
410 tx_vol_ctl_reg =
411 BOLERO_CDC_TX0_TX_PATH_CTL +
412 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800413 snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530414 dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
415 __func__, decimator);
416}
417
418static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
419 struct snd_ctl_elem_value *ucontrol)
420{
421 struct snd_soc_dapm_widget *widget =
422 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800423 struct snd_soc_component *component =
424 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530425 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
426 unsigned int val = 0;
427 u16 mic_sel_reg = 0;
428
429 val = ucontrol->value.enumerated.item[0];
430 if (val > e->items - 1)
431 return -EINVAL;
432
Meng Wang15c825d2018-09-06 10:49:18 +0800433 dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530434 widget->name, val);
435
436 switch (e->reg) {
437 case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
438 mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
439 break;
440 case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
441 mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
442 break;
443 case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
444 mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
445 break;
446 case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
447 mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
448 break;
449 case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
450 mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
451 break;
452 case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
453 mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
454 break;
455 case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
456 mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
457 break;
458 case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
459 mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
460 break;
461 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800462 dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530463 __func__, e->reg);
464 return -EINVAL;
465 }
Laxminath Kasam497a6512018-09-17 16:11:52 +0530466 if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530467 if (val != 0) {
468 if (val < 5)
Meng Wang15c825d2018-09-06 10:49:18 +0800469 snd_soc_component_update_bits(component,
470 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530471 1 << 7, 0x0 << 7);
472 else
Meng Wang15c825d2018-09-06 10:49:18 +0800473 snd_soc_component_update_bits(component,
474 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530475 1 << 7, 0x1 << 7);
476 }
477 } else {
478 /* DMIC selected */
479 if (val != 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800480 snd_soc_component_update_bits(component, mic_sel_reg,
481 1 << 7, 1 << 7);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530482 }
483
484 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
485}
486
487static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
488 struct snd_ctl_elem_value *ucontrol)
489{
490 struct snd_soc_dapm_widget *widget =
491 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800492 struct snd_soc_component *component =
493 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530494 struct soc_multi_mixer_control *mixer =
495 ((struct soc_multi_mixer_control *)kcontrol->private_value);
496 u32 dai_id = widget->shift;
497 u32 dec_id = mixer->shift;
498 struct device *tx_dev = NULL;
499 struct tx_macro_priv *tx_priv = NULL;
500
Meng Wang15c825d2018-09-06 10:49:18 +0800501 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530502 return -EINVAL;
503
504 if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
505 ucontrol->value.integer.value[0] = 1;
506 else
507 ucontrol->value.integer.value[0] = 0;
508 return 0;
509}
510
511static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
512 struct snd_ctl_elem_value *ucontrol)
513{
514 struct snd_soc_dapm_widget *widget =
515 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800516 struct snd_soc_component *component =
517 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530518 struct snd_soc_dapm_update *update = NULL;
519 struct soc_multi_mixer_control *mixer =
520 ((struct soc_multi_mixer_control *)kcontrol->private_value);
521 u32 dai_id = widget->shift;
522 u32 dec_id = mixer->shift;
523 u32 enable = ucontrol->value.integer.value[0];
524 struct device *tx_dev = NULL;
525 struct tx_macro_priv *tx_priv = NULL;
526
Meng Wang15c825d2018-09-06 10:49:18 +0800527 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530528 return -EINVAL;
529
530 if (enable) {
531 set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
532 tx_priv->active_ch_cnt[dai_id]++;
533 } else {
534 tx_priv->active_ch_cnt[dai_id]--;
535 clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
536 }
537 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
538
539 return 0;
540}
541
542static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
543 struct snd_kcontrol *kcontrol, int event)
544{
Meng Wang15c825d2018-09-06 10:49:18 +0800545 struct snd_soc_component *component =
546 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530547 u8 dmic_clk_en = 0x01;
548 u16 dmic_clk_reg = 0;
549 s32 *dmic_clk_cnt = NULL;
550 unsigned int dmic = 0;
551 int ret = 0;
552 char *wname = NULL;
553 struct device *tx_dev = NULL;
554 struct tx_macro_priv *tx_priv = NULL;
555
Meng Wang15c825d2018-09-06 10:49:18 +0800556 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530557 return -EINVAL;
558
559 wname = strpbrk(w->name, "01234567");
560 if (!wname) {
Meng Wang15c825d2018-09-06 10:49:18 +0800561 dev_err(component->dev, "%s: widget not found\n", __func__);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530562 return -EINVAL;
563 }
564
565 ret = kstrtouint(wname, 10, &dmic);
566 if (ret < 0) {
Meng Wang15c825d2018-09-06 10:49:18 +0800567 dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530568 __func__);
569 return -EINVAL;
570 }
571
572 switch (dmic) {
573 case 0:
574 case 1:
575 dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
576 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
577 break;
578 case 2:
579 case 3:
580 dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
581 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
582 break;
583 case 4:
584 case 5:
585 dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
586 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
587 break;
588 case 6:
589 case 7:
590 dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
591 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
592 break;
593 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800594 dev_err(component->dev, "%s: Invalid DMIC Selection\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530595 __func__);
596 return -EINVAL;
597 }
Meng Wang15c825d2018-09-06 10:49:18 +0800598 dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530599 __func__, event, dmic, *dmic_clk_cnt);
600
601 switch (event) {
602 case SND_SOC_DAPM_PRE_PMU:
603 (*dmic_clk_cnt)++;
604 if (*dmic_clk_cnt == 1) {
Meng Wang15c825d2018-09-06 10:49:18 +0800605 snd_soc_component_update_bits(component,
606 BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
Ramprasad Katkam9c2394a2018-08-23 13:13:48 +0530607 0x80, 0x00);
608
Meng Wang15c825d2018-09-06 10:49:18 +0800609 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530610 0x0E, tx_priv->dmic_clk_div << 0x1);
Meng Wang15c825d2018-09-06 10:49:18 +0800611 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530612 dmic_clk_en, dmic_clk_en);
613 }
614 break;
615 case SND_SOC_DAPM_POST_PMD:
616 (*dmic_clk_cnt)--;
617 if (*dmic_clk_cnt == 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800618 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530619 dmic_clk_en, 0);
620 break;
621 }
622
623 return 0;
624}
625
626static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
627 struct snd_kcontrol *kcontrol, int event)
628{
Meng Wang15c825d2018-09-06 10:49:18 +0800629 struct snd_soc_component *component =
630 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530631 unsigned int decimator = 0;
632 u16 tx_vol_ctl_reg = 0;
633 u16 dec_cfg_reg = 0;
634 u16 hpf_gate_reg = 0;
635 u16 tx_gain_ctl_reg = 0;
636 u8 hpf_cut_off_freq = 0;
637 struct device *tx_dev = NULL;
638 struct tx_macro_priv *tx_priv = NULL;
639
Meng Wang15c825d2018-09-06 10:49:18 +0800640 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530641 return -EINVAL;
642
643 decimator = w->shift;
644
Meng Wang15c825d2018-09-06 10:49:18 +0800645 dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530646 w->name, decimator);
647
648 tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
649 TX_MACRO_TX_PATH_OFFSET * decimator;
650 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
651 TX_MACRO_TX_PATH_OFFSET * decimator;
652 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
653 TX_MACRO_TX_PATH_OFFSET * decimator;
654 tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
655 TX_MACRO_TX_PATH_OFFSET * decimator;
656
657 switch (event) {
658 case SND_SOC_DAPM_PRE_PMU:
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530659 /* Enable TX PGA Mute */
Meng Wang15c825d2018-09-06 10:49:18 +0800660 snd_soc_component_update_bits(component,
661 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530662 break;
663 case SND_SOC_DAPM_POST_PMU:
Meng Wang15c825d2018-09-06 10:49:18 +0800664 snd_soc_component_update_bits(component,
665 tx_vol_ctl_reg, 0x20, 0x20);
666 snd_soc_component_update_bits(component,
667 hpf_gate_reg, 0x01, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530668
Meng Wang15c825d2018-09-06 10:49:18 +0800669 hpf_cut_off_freq = (
670 snd_soc_component_read32(component, dec_cfg_reg) &
671 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
672
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530673 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
Meng Wang15c825d2018-09-06 10:49:18 +0800674 hpf_cut_off_freq;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530675
676 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
Meng Wang15c825d2018-09-06 10:49:18 +0800677 snd_soc_component_update_bits(component, dec_cfg_reg,
678 TX_HPF_CUT_OFF_FREQ_MASK,
679 CF_MIN_3DB_150HZ << 5);
680
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530681 /* schedule work queue to Remove Mute */
682 schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
683 msecs_to_jiffies(tx_unmute_delay));
684 if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530685 CF_MIN_3DB_150HZ) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530686 schedule_delayed_work(
687 &tx_priv->tx_hpf_work[decimator].dwork,
688 msecs_to_jiffies(300));
Meng Wang15c825d2018-09-06 10:49:18 +0800689 snd_soc_component_update_bits(component,
690 hpf_gate_reg, 0x02, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530691 /*
692 * Minimum 1 clk cycle delay is required as per HW spec
693 */
694 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800695 snd_soc_component_update_bits(component,
696 hpf_gate_reg, 0x02, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530697 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530698 /* apply gain after decimator is enabled */
Meng Wang15c825d2018-09-06 10:49:18 +0800699 snd_soc_component_write(component, tx_gain_ctl_reg,
700 snd_soc_component_read32(component,
701 tx_gain_ctl_reg));
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530702 break;
703 case SND_SOC_DAPM_PRE_PMD:
704 hpf_cut_off_freq =
705 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
Meng Wang15c825d2018-09-06 10:49:18 +0800706 snd_soc_component_update_bits(component,
707 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530708 if (cancel_delayed_work_sync(
709 &tx_priv->tx_hpf_work[decimator].dwork)) {
710 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
Meng Wang15c825d2018-09-06 10:49:18 +0800711 snd_soc_component_update_bits(
712 component, dec_cfg_reg,
713 TX_HPF_CUT_OFF_FREQ_MASK,
714 hpf_cut_off_freq << 5);
715 snd_soc_component_update_bits(component,
716 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530717 0x02, 0x02);
718 /*
719 * Minimum 1 clk cycle delay is required
720 * as per HW spec
721 */
722 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800723 snd_soc_component_update_bits(component,
724 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530725 0x02, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530726 }
727 }
728 cancel_delayed_work_sync(
729 &tx_priv->tx_mute_dwork[decimator].dwork);
730 break;
731 case SND_SOC_DAPM_POST_PMD:
Meng Wang15c825d2018-09-06 10:49:18 +0800732 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
733 0x20, 0x00);
734 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
735 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530736 break;
737 }
738 return 0;
739}
740
741static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
742 struct snd_kcontrol *kcontrol, int event)
743{
744 return 0;
745}
746
747static int tx_macro_hw_params(struct snd_pcm_substream *substream,
748 struct snd_pcm_hw_params *params,
749 struct snd_soc_dai *dai)
750{
751 int tx_fs_rate = -EINVAL;
Meng Wang15c825d2018-09-06 10:49:18 +0800752 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530753 u32 decimator = 0;
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530754 u32 sample_rate = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530755 u16 tx_fs_reg = 0;
756 struct device *tx_dev = NULL;
757 struct tx_macro_priv *tx_priv = NULL;
758
Meng Wang15c825d2018-09-06 10:49:18 +0800759 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530760 return -EINVAL;
761
762 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
763 dai->name, dai->id, params_rate(params),
764 params_channels(params));
765
766 sample_rate = params_rate(params);
767 switch (sample_rate) {
768 case 8000:
769 tx_fs_rate = 0;
770 break;
771 case 16000:
772 tx_fs_rate = 1;
773 break;
774 case 32000:
775 tx_fs_rate = 3;
776 break;
777 case 48000:
778 tx_fs_rate = 4;
779 break;
780 case 96000:
781 tx_fs_rate = 5;
782 break;
783 case 192000:
784 tx_fs_rate = 6;
785 break;
786 case 384000:
787 tx_fs_rate = 7;
788 break;
789 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800790 dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530791 __func__, params_rate(params));
792 return -EINVAL;
793 }
794 for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
795 TX_MACRO_DEC_MAX) {
796 if (decimator >= 0) {
797 tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
798 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800799 dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530800 __func__, decimator, sample_rate);
Meng Wang15c825d2018-09-06 10:49:18 +0800801 snd_soc_component_update_bits(component, tx_fs_reg,
802 0x0F, tx_fs_rate);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530803 } else {
Meng Wang15c825d2018-09-06 10:49:18 +0800804 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530805 "%s: ERROR: Invalid decimator: %d\n",
806 __func__, decimator);
807 return -EINVAL;
808 }
809 }
810 return 0;
811}
812
813static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
814 unsigned int *tx_num, unsigned int *tx_slot,
815 unsigned int *rx_num, unsigned int *rx_slot)
816{
Meng Wang15c825d2018-09-06 10:49:18 +0800817 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530818 struct device *tx_dev = NULL;
819 struct tx_macro_priv *tx_priv = NULL;
820
Meng Wang15c825d2018-09-06 10:49:18 +0800821 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530822 return -EINVAL;
823
824 switch (dai->id) {
825 case TX_MACRO_AIF1_CAP:
826 case TX_MACRO_AIF2_CAP:
827 *tx_slot = tx_priv->active_ch_mask[dai->id];
828 *tx_num = tx_priv->active_ch_cnt[dai->id];
829 break;
830 default:
831 dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
832 break;
833 }
834 return 0;
835}
836
837static struct snd_soc_dai_ops tx_macro_dai_ops = {
838 .hw_params = tx_macro_hw_params,
839 .get_channel_map = tx_macro_get_channel_map,
840};
841
842static struct snd_soc_dai_driver tx_macro_dai[] = {
843 {
844 .name = "tx_macro_tx1",
845 .id = TX_MACRO_AIF1_CAP,
846 .capture = {
847 .stream_name = "TX_AIF1 Capture",
848 .rates = TX_MACRO_RATES,
849 .formats = TX_MACRO_FORMATS,
850 .rate_max = 192000,
851 .rate_min = 8000,
852 .channels_min = 1,
853 .channels_max = 8,
854 },
855 .ops = &tx_macro_dai_ops,
856 },
857 {
858 .name = "tx_macro_tx2",
859 .id = TX_MACRO_AIF2_CAP,
860 .capture = {
861 .stream_name = "TX_AIF2 Capture",
862 .rates = TX_MACRO_RATES,
863 .formats = TX_MACRO_FORMATS,
864 .rate_max = 192000,
865 .rate_min = 8000,
866 .channels_min = 1,
867 .channels_max = 8,
868 },
869 .ops = &tx_macro_dai_ops,
870 },
871};
872
873#define STRING(name) #name
874#define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
875static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
876static const struct snd_kcontrol_new name##_mux = \
877 SOC_DAPM_ENUM(STRING(name), name##_enum)
878
879#define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
880static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
881static const struct snd_kcontrol_new name##_mux = \
882 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
883
884#define TX_MACRO_DAPM_MUX(name, shift, kctl) \
885 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
886
887static const char * const adc_mux_text[] = {
888 "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
889};
890
891TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
892 0, adc_mux_text);
893TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
894 0, adc_mux_text);
895TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
896 0, adc_mux_text);
897TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
898 0, adc_mux_text);
899TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
900 0, adc_mux_text);
901TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
902 0, adc_mux_text);
903TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
904 0, adc_mux_text);
905TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
906 0, adc_mux_text);
907
908
909static const char * const dmic_mux_text[] = {
910 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
911 "DMIC4", "DMIC5", "DMIC6", "DMIC7"
912};
913
914TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
915 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
916 tx_macro_put_dec_enum);
917
918TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
919 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
920 tx_macro_put_dec_enum);
921
922TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
923 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
924 tx_macro_put_dec_enum);
925
926TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
927 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
928 tx_macro_put_dec_enum);
929
930TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
931 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
932 tx_macro_put_dec_enum);
933
934TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
935 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
936 tx_macro_put_dec_enum);
937
938TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
939 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
940 tx_macro_put_dec_enum);
941
942TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
943 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
944 tx_macro_put_dec_enum);
945
946static const char * const smic_mux_text[] = {
947 "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
948 "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
949 "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
950};
951
952TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
953 0, smic_mux_text, snd_soc_dapm_get_enum_double,
954 tx_macro_put_dec_enum);
955
956TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
957 0, smic_mux_text, snd_soc_dapm_get_enum_double,
958 tx_macro_put_dec_enum);
959
960TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
961 0, smic_mux_text, snd_soc_dapm_get_enum_double,
962 tx_macro_put_dec_enum);
963
964TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
965 0, smic_mux_text, snd_soc_dapm_get_enum_double,
966 tx_macro_put_dec_enum);
967
968TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
969 0, smic_mux_text, snd_soc_dapm_get_enum_double,
970 tx_macro_put_dec_enum);
971
972TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
973 0, smic_mux_text, snd_soc_dapm_get_enum_double,
974 tx_macro_put_dec_enum);
975
976TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
977 0, smic_mux_text, snd_soc_dapm_get_enum_double,
978 tx_macro_put_dec_enum);
979
980TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
981 0, smic_mux_text, snd_soc_dapm_get_enum_double,
982 tx_macro_put_dec_enum);
983
984static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
985 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
986 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
987 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
988 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
989 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
990 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
991 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
992 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
993 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
994 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
995 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
996 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
997 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
998 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
999 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1000 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1001};
1002
1003static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
1004 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1005 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1006 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1007 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1008 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1009 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1010 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1011 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1012 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1013 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1014 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1015 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1016 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1017 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1018 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1019 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1020};
1021
1022static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
1023 SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
1024 SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
1025
1026 SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
1027 SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
1028
1029 SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
1030 tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
1031
1032 SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
1033 tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
1034
1035
1036 TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
1037 TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
1038 TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
1039 TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
1040 TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
1041 TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
1042 TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
1043 TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
1044
1045 TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
1046 TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
1047 TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
1048 TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
1049 TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
1050 TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
1051 TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
1052 TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
1053
1054 SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
1055 tx_macro_enable_micbias,
1056 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1057 SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
1058 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1059 SND_SOC_DAPM_POST_PMD),
1060
1061 SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
1062 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1063 SND_SOC_DAPM_POST_PMD),
1064
1065 SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
1066 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1067 SND_SOC_DAPM_POST_PMD),
1068
1069 SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
1070 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1071 SND_SOC_DAPM_POST_PMD),
1072
1073 SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
1074 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1075 SND_SOC_DAPM_POST_PMD),
1076
1077 SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
1078 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1079 SND_SOC_DAPM_POST_PMD),
1080
1081 SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
1082 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1083 SND_SOC_DAPM_POST_PMD),
1084
1085 SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
1086 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1087 SND_SOC_DAPM_POST_PMD),
1088
1089 SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
1090 SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
1091 SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
1092 SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
1093 SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
1094 SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
1095 SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
1096 SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
1097 SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
1098 SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
1099 SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
1100 SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
1101
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301102 SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301103 TX_MACRO_DEC0, 0,
1104 &tx_dec0_mux, tx_macro_enable_dec,
1105 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1106 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1107
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301108 SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301109 TX_MACRO_DEC1, 0,
1110 &tx_dec1_mux, tx_macro_enable_dec,
1111 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1112 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1113
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301114 SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301115 TX_MACRO_DEC2, 0,
1116 &tx_dec2_mux, tx_macro_enable_dec,
1117 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1118 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1119
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301120 SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301121 TX_MACRO_DEC3, 0,
1122 &tx_dec3_mux, tx_macro_enable_dec,
1123 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1124 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1125
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301126 SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301127 TX_MACRO_DEC4, 0,
1128 &tx_dec4_mux, tx_macro_enable_dec,
1129 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1130 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1131
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301132 SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301133 TX_MACRO_DEC5, 0,
1134 &tx_dec5_mux, tx_macro_enable_dec,
1135 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1136 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1137
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301138 SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301139 TX_MACRO_DEC6, 0,
1140 &tx_dec6_mux, tx_macro_enable_dec,
1141 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1142 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1143
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301144 SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301145 TX_MACRO_DEC7, 0,
1146 &tx_dec7_mux, tx_macro_enable_dec,
1147 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1148 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1149
1150 SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
1151 tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1152};
1153
1154static const struct snd_soc_dapm_route tx_audio_map[] = {
1155 {"TX_AIF1 CAP", NULL, "TX_MCLK"},
1156 {"TX_AIF2 CAP", NULL, "TX_MCLK"},
1157
1158 {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
1159 {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
1160
1161 {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1162 {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1163 {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1164 {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1165 {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1166 {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1167 {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1168 {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1169
1170 {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1171 {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1172 {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1173 {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1174 {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1175 {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1176 {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1177 {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1178
Laxminath Kasamfc281ad2018-08-06 20:19:40 +05301179 {"TX DEC0 MUX", NULL, "TX_MCLK"},
1180 {"TX DEC1 MUX", NULL, "TX_MCLK"},
1181 {"TX DEC2 MUX", NULL, "TX_MCLK"},
1182 {"TX DEC3 MUX", NULL, "TX_MCLK"},
1183 {"TX DEC4 MUX", NULL, "TX_MCLK"},
1184 {"TX DEC5 MUX", NULL, "TX_MCLK"},
1185 {"TX DEC6 MUX", NULL, "TX_MCLK"},
1186 {"TX DEC7 MUX", NULL, "TX_MCLK"},
1187
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301188 {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
1189 {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
1190 {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
1191 {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
1192 {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
1193 {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
1194 {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
1195 {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
1196 {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
1197
1198 {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
1199 {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
1200 {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
1201 {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
1202 {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
1203 {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
1204 {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
1205 {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
1206 {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
1207 {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
1208 {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
1209 {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
1210 {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
1211
1212 {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
1213 {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
1214 {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
1215 {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
1216 {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
1217 {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
1218 {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
1219 {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
1220 {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
1221
1222 {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
1223 {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
1224 {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
1225 {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
1226 {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
1227 {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
1228 {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
1229 {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
1230 {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
1231 {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
1232 {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
1233 {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
1234 {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
1235
1236 {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
1237 {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
1238 {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
1239 {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
1240 {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
1241 {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
1242 {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
1243 {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
1244 {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
1245
1246 {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
1247 {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
1248 {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
1249 {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
1250 {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
1251 {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
1252 {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
1253 {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
1254 {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
1255 {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
1256 {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
1257 {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
1258 {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
1259
1260 {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
1261 {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
1262 {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
1263 {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
1264 {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
1265 {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
1266 {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
1267 {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
1268 {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
1269
1270 {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
1271 {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
1272 {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
1273 {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
1274 {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
1275 {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
1276 {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
1277 {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
1278 {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
1279 {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
1280 {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
1281 {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
1282 {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
1283
1284 {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
1285 {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
1286 {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
1287 {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
1288 {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
1289 {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
1290 {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
1291 {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
1292 {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
1293
1294 {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
1295 {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
1296 {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
1297 {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
1298 {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
1299 {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
1300 {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
1301 {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
1302 {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
1303 {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
1304 {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
1305 {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
1306 {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
1307
1308 {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
1309 {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
1310 {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
1311 {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
1312 {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
1313 {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
1314 {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
1315 {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
1316 {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
1317
1318 {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
1319 {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
1320 {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
1321 {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
1322 {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
1323 {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
1324 {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
1325 {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
1326 {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
1327 {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
1328 {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
1329 {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
1330 {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
1331
1332 {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
1333 {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
1334 {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
1335 {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
1336 {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
1337 {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
1338 {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
1339 {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
1340 {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
1341
1342 {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
1343 {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
1344 {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
1345 {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
1346 {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
1347 {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
1348 {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
1349 {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
1350 {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
1351 {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
1352 {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
1353 {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
1354 {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
1355
1356 {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
1357 {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
1358 {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
1359 {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
1360 {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
1361 {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
1362 {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
1363 {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
1364 {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
1365
1366 {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
1367 {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
1368 {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
1369 {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
1370 {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
1371 {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
1372 {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
1373 {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
1374 {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
1375 {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
1376 {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
1377 {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
1378 {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
1379};
1380
1381static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
1382 SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
1383 BOLERO_CDC_TX0_TX_VOL_CTL,
1384 0, -84, 40, digital_gain),
1385 SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
1386 BOLERO_CDC_TX1_TX_VOL_CTL,
1387 0, -84, 40, digital_gain),
1388 SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
1389 BOLERO_CDC_TX2_TX_VOL_CTL,
1390 0, -84, 40, digital_gain),
1391 SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
1392 BOLERO_CDC_TX3_TX_VOL_CTL,
1393 0, -84, 40, digital_gain),
1394 SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
1395 BOLERO_CDC_TX4_TX_VOL_CTL,
1396 0, -84, 40, digital_gain),
1397 SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
1398 BOLERO_CDC_TX5_TX_VOL_CTL,
1399 0, -84, 40, digital_gain),
1400 SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
1401 BOLERO_CDC_TX6_TX_VOL_CTL,
1402 0, -84, 40, digital_gain),
1403 SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
1404 BOLERO_CDC_TX7_TX_VOL_CTL,
1405 0, -84, 40, digital_gain),
1406};
1407
1408static int tx_macro_swrm_clock(void *handle, bool enable)
1409{
1410 struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
1411 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
1412 int ret = 0;
1413
Tanya Dixit8530fb92018-09-14 16:01:25 +05301414 if (regmap == NULL) {
1415 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
1416 return -EINVAL;
1417 }
1418
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301419 mutex_lock(&tx_priv->swr_clk_lock);
1420
1421 dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
1422 __func__, (enable ? "enable" : "disable"));
1423 if (enable) {
1424 if (tx_priv->swr_clk_users == 0) {
1425 ret = tx_macro_mclk_enable(tx_priv, 1);
1426 if (ret < 0) {
1427 dev_err(tx_priv->dev,
1428 "%s: request clock enable failed\n",
1429 __func__);
1430 goto exit;
1431 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301432 if (tx_priv->reset_swr)
1433 regmap_update_bits(regmap,
1434 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1435 0x02, 0x02);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301436 regmap_update_bits(regmap,
1437 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1438 0x01, 0x01);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301439 if (tx_priv->reset_swr)
1440 regmap_update_bits(regmap,
1441 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1442 0x02, 0x00);
1443 tx_priv->reset_swr = false;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301444 regmap_update_bits(regmap,
1445 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1446 0x1C, 0x0C);
1447 msm_cdc_pinctrl_select_active_state(
1448 tx_priv->tx_swr_gpio_p);
1449 }
1450 tx_priv->swr_clk_users++;
1451 } else {
1452 if (tx_priv->swr_clk_users <= 0) {
1453 dev_err(tx_priv->dev,
1454 "tx swrm clock users already 0\n");
1455 tx_priv->swr_clk_users = 0;
1456 goto exit;
1457 }
1458 tx_priv->swr_clk_users--;
1459 if (tx_priv->swr_clk_users == 0) {
1460 regmap_update_bits(regmap,
1461 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1462 0x01, 0x00);
1463 msm_cdc_pinctrl_select_sleep_state(
1464 tx_priv->tx_swr_gpio_p);
1465 tx_macro_mclk_enable(tx_priv, 0);
1466 }
1467 }
1468 dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
1469 __func__, tx_priv->swr_clk_users);
1470exit:
1471 mutex_unlock(&tx_priv->swr_clk_lock);
1472 return ret;
1473}
1474
1475static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
1476 struct tx_macro_priv *tx_priv)
1477{
1478 u32 div_factor = TX_MACRO_CLK_DIV_2;
1479 u32 mclk_rate = TX_MACRO_MCLK_FREQ;
1480
1481 if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
1482 mclk_rate % dmic_sample_rate != 0)
1483 goto undefined_rate;
1484
1485 div_factor = mclk_rate / dmic_sample_rate;
1486
1487 switch (div_factor) {
1488 case 2:
1489 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1490 break;
1491 case 3:
1492 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
1493 break;
1494 case 4:
1495 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
1496 break;
1497 case 6:
1498 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
1499 break;
1500 case 8:
1501 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
1502 break;
1503 case 16:
1504 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
1505 break;
1506 default:
1507 /* Any other DIV factor is invalid */
1508 goto undefined_rate;
1509 }
1510
1511 /* Valid dmic DIV factors */
1512 dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
1513 __func__, div_factor, mclk_rate);
1514
1515 return dmic_sample_rate;
1516
1517undefined_rate:
1518 dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
1519 __func__, dmic_sample_rate, mclk_rate);
1520 dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
1521
1522 return dmic_sample_rate;
1523}
1524
Meng Wang15c825d2018-09-06 10:49:18 +08001525static int tx_macro_init(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301526{
Meng Wang15c825d2018-09-06 10:49:18 +08001527 struct snd_soc_dapm_context *dapm =
1528 snd_soc_component_get_dapm(component);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301529 int ret = 0, i = 0;
1530 struct device *tx_dev = NULL;
1531 struct tx_macro_priv *tx_priv = NULL;
1532
Meng Wang15c825d2018-09-06 10:49:18 +08001533 tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301534 if (!tx_dev) {
Meng Wang15c825d2018-09-06 10:49:18 +08001535 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301536 "%s: null device for macro!\n", __func__);
1537 return -EINVAL;
1538 }
1539 tx_priv = dev_get_drvdata(tx_dev);
1540 if (!tx_priv) {
Meng Wang15c825d2018-09-06 10:49:18 +08001541 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301542 "%s: priv is null for macro!\n", __func__);
1543 return -EINVAL;
1544 }
1545 ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
1546 ARRAY_SIZE(tx_macro_dapm_widgets));
1547 if (ret < 0) {
1548 dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
1549 return ret;
1550 }
1551
1552 ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
1553 ARRAY_SIZE(tx_audio_map));
1554 if (ret < 0) {
1555 dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
1556 return ret;
1557 }
1558
1559 ret = snd_soc_dapm_new_widgets(dapm->card);
1560 if (ret < 0) {
1561 dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
1562 return ret;
1563 }
1564
Meng Wang15c825d2018-09-06 10:49:18 +08001565 ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301566 ARRAY_SIZE(tx_macro_snd_controls));
1567 if (ret < 0) {
1568 dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
1569 return ret;
1570 }
Laxminath Kasam638b5602018-09-24 13:19:52 +05301571
1572 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
1573 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
1574 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
1575 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
1576 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
1577 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
1578 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC0");
1579 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC1");
1580 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC2");
1581 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC3");
1582 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC4");
1583 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC5");
1584 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC6");
1585 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC7");
1586 snd_soc_dapm_sync(dapm);
1587
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301588 for (i = 0; i < NUM_DECIMATORS; i++) {
1589 tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
1590 tx_priv->tx_hpf_work[i].decimator = i;
1591 INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
1592 tx_macro_tx_hpf_corner_freq_callback);
1593 }
1594
1595 for (i = 0; i < NUM_DECIMATORS; i++) {
1596 tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
1597 tx_priv->tx_mute_dwork[i].decimator = i;
1598 INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
1599 tx_macro_mute_update_callback);
1600 }
Meng Wang15c825d2018-09-06 10:49:18 +08001601 tx_priv->component = component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301602
1603 return 0;
1604}
1605
Meng Wang15c825d2018-09-06 10:49:18 +08001606static int tx_macro_deinit(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301607{
1608 struct device *tx_dev = NULL;
1609 struct tx_macro_priv *tx_priv = NULL;
1610
Meng Wang15c825d2018-09-06 10:49:18 +08001611 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301612 return -EINVAL;
1613
Meng Wang15c825d2018-09-06 10:49:18 +08001614 tx_priv->component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301615 return 0;
1616}
1617
1618static void tx_macro_add_child_devices(struct work_struct *work)
1619{
1620 struct tx_macro_priv *tx_priv = NULL;
1621 struct platform_device *pdev = NULL;
1622 struct device_node *node = NULL;
1623 struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
1624 int ret = 0;
1625 u16 count = 0, ctrl_num = 0;
1626 struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
1627 char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
1628 bool tx_swr_master_node = false;
1629
1630 tx_priv = container_of(work, struct tx_macro_priv,
1631 tx_macro_add_child_devices_work);
1632 if (!tx_priv) {
1633 pr_err("%s: Memory for tx_priv does not exist\n",
1634 __func__);
1635 return;
1636 }
1637
1638 if (!tx_priv->dev) {
1639 pr_err("%s: tx dev does not exist\n", __func__);
1640 return;
1641 }
1642
1643 if (!tx_priv->dev->of_node) {
1644 dev_err(tx_priv->dev,
1645 "%s: DT node for tx_priv does not exist\n", __func__);
1646 return;
1647 }
1648
1649 platdata = &tx_priv->swr_plat_data;
1650 tx_priv->child_count = 0;
1651
1652 for_each_available_child_of_node(tx_priv->dev->of_node, node) {
1653 tx_swr_master_node = false;
1654 if (strnstr(node->name, "tx_swr_master",
1655 strlen("tx_swr_master")) != NULL)
1656 tx_swr_master_node = true;
1657
1658 if (tx_swr_master_node)
1659 strlcpy(plat_dev_name, "tx_swr_ctrl",
1660 (TX_MACRO_SWR_STRING_LEN - 1));
1661 else
1662 strlcpy(plat_dev_name, node->name,
1663 (TX_MACRO_SWR_STRING_LEN - 1));
1664
1665 pdev = platform_device_alloc(plat_dev_name, -1);
1666 if (!pdev) {
1667 dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
1668 __func__);
1669 ret = -ENOMEM;
1670 goto err;
1671 }
1672 pdev->dev.parent = tx_priv->dev;
1673 pdev->dev.of_node = node;
1674
1675 if (tx_swr_master_node) {
1676 ret = platform_device_add_data(pdev, platdata,
1677 sizeof(*platdata));
1678 if (ret) {
1679 dev_err(&pdev->dev,
1680 "%s: cannot add plat data ctrl:%d\n",
1681 __func__, ctrl_num);
1682 goto fail_pdev_add;
1683 }
1684 }
1685
1686 ret = platform_device_add(pdev);
1687 if (ret) {
1688 dev_err(&pdev->dev,
1689 "%s: Cannot add platform device\n",
1690 __func__);
1691 goto fail_pdev_add;
1692 }
1693
1694 if (tx_swr_master_node) {
1695 temp = krealloc(swr_ctrl_data,
1696 (ctrl_num + 1) * sizeof(
1697 struct tx_macro_swr_ctrl_data),
1698 GFP_KERNEL);
1699 if (!temp) {
1700 ret = -ENOMEM;
1701 goto fail_pdev_add;
1702 }
1703 swr_ctrl_data = temp;
1704 swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
1705 ctrl_num++;
1706 dev_dbg(&pdev->dev,
1707 "%s: Added soundwire ctrl device(s)\n",
1708 __func__);
1709 tx_priv->swr_ctrl_data = swr_ctrl_data;
1710 }
1711 if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
1712 tx_priv->pdev_child_devices[
1713 tx_priv->child_count++] = pdev;
1714 else
1715 goto err;
1716 }
1717 return;
1718fail_pdev_add:
1719 for (count = 0; count < tx_priv->child_count; count++)
1720 platform_device_put(tx_priv->pdev_child_devices[count]);
1721err:
1722 return;
1723}
1724
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301725static int tx_macro_set_port_map(struct snd_soc_component *component,
1726 u32 usecase, u32 size, void *data)
1727{
1728 struct device *tx_dev = NULL;
1729 struct tx_macro_priv *tx_priv = NULL;
1730 struct swrm_port_config port_cfg;
1731 int ret = 0;
1732
1733 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
1734 return -EINVAL;
1735
1736 memset(&port_cfg, 0, sizeof(port_cfg));
1737 port_cfg.uc = usecase;
1738 port_cfg.size = size;
1739 port_cfg.params = data;
1740
1741 ret = swrm_wcd_notify(
1742 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
1743 SWR_SET_PORT_MAP, &port_cfg);
1744
1745 return ret;
1746}
1747
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301748static void tx_macro_init_ops(struct macro_ops *ops,
1749 char __iomem *tx_io_base)
1750{
1751 memset(ops, 0, sizeof(struct macro_ops));
1752 ops->init = tx_macro_init;
1753 ops->exit = tx_macro_deinit;
1754 ops->io_base = tx_io_base;
1755 ops->dai_ptr = tx_macro_dai;
1756 ops->num_dais = ARRAY_SIZE(tx_macro_dai);
1757 ops->mclk_fn = tx_macro_mclk_ctrl;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +05301758 ops->event_handler = tx_macro_event_handler;
Aditya Bavanaric4e96122018-11-14 14:46:38 +05301759 ops->reg_wake_irq = tx_macro_reg_wake_irq;
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301760 ops->set_port_map = tx_macro_set_port_map;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301761}
1762
1763static int tx_macro_probe(struct platform_device *pdev)
1764{
1765 struct macro_ops ops = {0};
1766 struct tx_macro_priv *tx_priv = NULL;
1767 u32 tx_base_addr = 0, sample_rate = 0;
1768 char __iomem *tx_io_base = NULL;
1769 struct clk *tx_core_clk = NULL, *tx_npl_clk = NULL;
1770 int ret = 0;
1771 const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
1772
1773 tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
1774 GFP_KERNEL);
1775 if (!tx_priv)
1776 return -ENOMEM;
1777 platform_set_drvdata(pdev, tx_priv);
1778
1779 tx_priv->dev = &pdev->dev;
1780 ret = of_property_read_u32(pdev->dev.of_node, "reg",
1781 &tx_base_addr);
1782 if (ret) {
1783 dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
1784 __func__, "reg");
1785 return ret;
1786 }
1787 dev_set_drvdata(&pdev->dev, tx_priv);
1788 tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
1789 "qcom,tx-swr-gpios", 0);
1790 if (!tx_priv->tx_swr_gpio_p) {
1791 dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
1792 __func__);
1793 return -EINVAL;
1794 }
1795 tx_io_base = devm_ioremap(&pdev->dev,
1796 tx_base_addr, TX_MACRO_MAX_OFFSET);
1797 if (!tx_io_base) {
1798 dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
1799 return -ENOMEM;
1800 }
1801 tx_priv->tx_io_base = tx_io_base;
1802 ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
1803 &sample_rate);
1804 if (ret) {
1805 dev_err(&pdev->dev,
1806 "%s: could not find sample_rate entry in dt\n",
1807 __func__);
1808 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1809 } else {
1810 if (tx_macro_validate_dmic_sample_rate(
1811 sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
1812 return -EINVAL;
1813 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301814 tx_priv->reset_swr = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301815 INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
1816 tx_macro_add_child_devices);
1817 tx_priv->swr_plat_data.handle = (void *) tx_priv;
1818 tx_priv->swr_plat_data.read = NULL;
1819 tx_priv->swr_plat_data.write = NULL;
1820 tx_priv->swr_plat_data.bulk_write = NULL;
1821 tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
1822 tx_priv->swr_plat_data.handle_irq = NULL;
1823 /* Register MCLK for tx macro */
1824 tx_core_clk = devm_clk_get(&pdev->dev, "tx_core_clk");
1825 if (IS_ERR(tx_core_clk)) {
1826 ret = PTR_ERR(tx_core_clk);
1827 dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
1828 __func__, "tx_core_clk", ret);
1829 return ret;
1830 }
1831 tx_priv->tx_core_clk = tx_core_clk;
1832 /* Register npl clk for soundwire */
1833 tx_npl_clk = devm_clk_get(&pdev->dev, "tx_npl_clk");
1834 if (IS_ERR(tx_npl_clk)) {
1835 ret = PTR_ERR(tx_npl_clk);
1836 dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
1837 __func__, "tx_npl_clk", ret);
1838 return ret;
1839 }
1840 tx_priv->tx_npl_clk = tx_npl_clk;
1841
1842 mutex_init(&tx_priv->mclk_lock);
1843 mutex_init(&tx_priv->swr_clk_lock);
1844 tx_macro_init_ops(&ops, tx_io_base);
1845 ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
1846 if (ret) {
1847 dev_err(&pdev->dev,
1848 "%s: register macro failed\n", __func__);
1849 goto err_reg_macro;
1850 }
1851 schedule_work(&tx_priv->tx_macro_add_child_devices_work);
1852 return 0;
1853err_reg_macro:
1854 mutex_destroy(&tx_priv->mclk_lock);
1855 mutex_destroy(&tx_priv->swr_clk_lock);
1856 return ret;
1857}
1858
1859static int tx_macro_remove(struct platform_device *pdev)
1860{
1861 struct tx_macro_priv *tx_priv = NULL;
1862 u16 count = 0;
1863
1864 tx_priv = platform_get_drvdata(pdev);
1865
1866 if (!tx_priv)
1867 return -EINVAL;
1868
1869 kfree(tx_priv->swr_ctrl_data);
1870 for (count = 0; count < tx_priv->child_count &&
1871 count < TX_MACRO_CHILD_DEVICES_MAX; count++)
1872 platform_device_unregister(tx_priv->pdev_child_devices[count]);
1873
1874 mutex_destroy(&tx_priv->mclk_lock);
1875 mutex_destroy(&tx_priv->swr_clk_lock);
1876 bolero_unregister_macro(&pdev->dev, TX_MACRO);
1877 return 0;
1878}
1879
1880
1881static const struct of_device_id tx_macro_dt_match[] = {
1882 {.compatible = "qcom,tx-macro"},
1883 {}
1884};
1885
1886static struct platform_driver tx_macro_driver = {
1887 .driver = {
1888 .name = "tx_macro",
1889 .owner = THIS_MODULE,
1890 .of_match_table = tx_macro_dt_match,
1891 },
1892 .probe = tx_macro_probe,
1893 .remove = tx_macro_remove,
1894};
1895
1896module_platform_driver(tx_macro_driver);
1897
1898MODULE_DESCRIPTION("TX macro driver");
1899MODULE_LICENSE("GPL v2");