blob: b18ae353ca4cb15d434f7db30abd155324addc8d [file] [log] [blame]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=MOVREL %s
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=MOVREL %s
3; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -amdgpu-vgpr-index-mode -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=IDXMODE %s
Marek Olsake22fdb92017-03-21 17:00:32 +00004; RUN: llc -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=IDXMODE %s
Tom Stellardeef2ad92013-08-05 22:45:56 +00005
6; Tests for indirect addressing on SI, which is implemented using dynamic
7; indexing of vectors.
8
Matt Arsenault93401f42016-10-07 03:55:04 +00009; GCN-LABEL: {{^}}extract_w_offset:
10; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
11; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
12; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
13; GCN-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 2.0
14; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 1.0
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000015
16; MOVREL-DAG: s_mov_b32 m0, [[IN]]
17; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
18
19; IDXMODE: s_set_gpr_idx_on [[IN]], src0{{$}}
20; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, [[BASEREG]]
21; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000022define amdgpu_kernel void @extract_w_offset(float addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +000023entry:
Matt Arsenault28419272015-10-07 00:42:51 +000024 %idx = add i32 %in, 1
25 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %idx
26 store float %elt, float addrspace(1)* %out
27 ret void
28}
29
30; XXX: Could do v_or_b32 directly
Matt Arsenault93401f42016-10-07 03:55:04 +000031; GCN-LABEL: {{^}}extract_w_offset_salu_use_vector:
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000032; MOVREL: s_mov_b32 m0
Matt Arsenault93401f42016-10-07 03:55:04 +000033; GCN-DAG: s_or_b32
34; GCN-DAG: s_or_b32
35; GCN-DAG: s_or_b32
36; GCN-DAG: s_or_b32
37; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
38; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
39; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
40; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000041
42; MOVREL: v_movrels_b32_e32
43
44; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, src0{{$}}
45; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
46; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000047define amdgpu_kernel void @extract_w_offset_salu_use_vector(i32 addrspace(1)* %out, i32 %in, <4 x i32> %or.val) {
Matt Arsenault28419272015-10-07 00:42:51 +000048entry:
49 %idx = add i32 %in, 1
50 %vec = or <4 x i32> %or.val, <i32 1, i32 2, i32 3, i32 4>
51 %elt = extractelement <4 x i32> %vec, i32 %idx
52 store i32 %elt, i32 addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000053 ret void
54}
55
Matt Arsenault93401f42016-10-07 03:55:04 +000056; GCN-LABEL: {{^}}extract_wo_offset:
57; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
58; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
59; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
60; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 2.0
61; GCN-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 1.0
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000062
63; MOVREL-DAG: s_mov_b32 m0, [[IN]]
64; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
65
66; IDXMODE: s_set_gpr_idx_on [[IN]], src0{{$}}
67; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, [[BASEREG]]
68; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000069define amdgpu_kernel void @extract_wo_offset(float addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +000070entry:
Matt Arsenault28419272015-10-07 00:42:51 +000071 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %in
72 store float %elt, float addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000073 ret void
74}
75
Matt Arsenault93401f42016-10-07 03:55:04 +000076; GCN-LABEL: {{^}}extract_neg_offset_sgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +000077; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000078; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
79; MOVREL: v_movrels_b32_e32 v{{[0-9]}}, v0
80
81; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
Matthias Braun325cd2c2016-11-11 01:34:21 +000082; IDXMODE: v_mov_b32_e32 v2, 2
83; IDXMODE: v_mov_b32_e32 v3, 3
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000084; IDXMODE-NEXT: s_set_gpr_idx_on [[ADD_IDX]], src0{{$}}
85; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
86; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000087define amdgpu_kernel void @extract_neg_offset_sgpr(i32 addrspace(1)* %out, i32 %offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +000088entry:
89 %index = add i32 %offset, -512
90 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
91 store i32 %value, i32 addrspace(1)* %out
92 ret void
93}
94
Matt Arsenault93401f42016-10-07 03:55:04 +000095; GCN-LABEL: {{^}}extract_neg_offset_sgpr_loaded:
Matt Arsenault28419272015-10-07 00:42:51 +000096; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000097; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
98; MOVREL: v_movrels_b32_e32 v{{[0-9]}}, v0
99
100; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
Matthias Braun325cd2c2016-11-11 01:34:21 +0000101; IDXMODE: v_mov_b32_e32 v0,
Konstantin Zhuravlyov0a1a7b62016-11-17 16:41:49 +0000102; IDXMODE: v_mov_b32_e32 v1,
103; IDXMODE: v_mov_b32_e32 v2,
104; IDXMODE: v_mov_b32_e32 v3,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000105; IDXMODE-NEXT: s_set_gpr_idx_on [[ADD_IDX]], src0{{$}}
106; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
107; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000108define amdgpu_kernel void @extract_neg_offset_sgpr_loaded(i32 addrspace(1)* %out, <4 x i32> %vec0, <4 x i32> %vec1, i32 %offset) {
Matt Arsenault28419272015-10-07 00:42:51 +0000109entry:
110 %index = add i32 %offset, -512
111 %or = or <4 x i32> %vec0, %vec1
112 %value = extractelement <4 x i32> %or, i32 %index
113 store i32 %value, i32 addrspace(1)* %out
114 ret void
115}
116
Matt Arsenault93401f42016-10-07 03:55:04 +0000117; GCN-LABEL: {{^}}extract_neg_offset_vgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000118; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000119
120; FIXME: The waitcnt for the argument load can go after the loop
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000121; IDXMODE: s_set_gpr_idx_on 0, src0
Matt Arsenault93401f42016-10-07 03:55:04 +0000122; GCN: s_mov_b64 s{{\[[0-9]+:[0-9]+\]}}, exec
123; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000124
Matt Arsenault93401f42016-10-07 03:55:04 +0000125; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]], v{{[0-9]+}}
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000126
127; MOVREL: s_add_i32 m0, [[READLANE]], 0xfffffe0
128; MOVREL: s_and_saveexec_b64 vcc, vcc
129; MOVREL: v_movrels_b32_e32 [[RESULT:v[0-9]+]], v1
130
131; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00
132; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
133; IDXMODE: s_and_saveexec_b64 vcc, vcc
134; IDXMODE: v_mov_b32_e32 [[RESULT:v[0-9]+]], v1
135
Matt Arsenault93401f42016-10-07 03:55:04 +0000136; GCN: s_cbranch_execnz
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000137
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000138; IDXMODE: s_set_gpr_idx_off
Matt Arsenault93401f42016-10-07 03:55:04 +0000139; GCN: buffer_store_dword [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000140define amdgpu_kernel void @extract_neg_offset_vgpr(i32 addrspace(1)* %out) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000141entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000142 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000143 %index = add i32 %id, -512
144 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
145 store i32 %value, i32 addrspace(1)* %out
146 ret void
147}
148
Matt Arsenault93401f42016-10-07 03:55:04 +0000149; GCN-LABEL: {{^}}extract_undef_offset_sgpr:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000150define amdgpu_kernel void @extract_undef_offset_sgpr(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
Matt Arsenault21a46252016-06-27 19:57:44 +0000151entry:
152 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
153 %value = extractelement <4 x i32> %ld, i32 undef
154 store i32 %value, i32 addrspace(1)* %out
155 ret void
156}
157
Matt Arsenault93401f42016-10-07 03:55:04 +0000158; GCN-LABEL: {{^}}insert_undef_offset_sgpr_vector_src:
159; GCN-DAG: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000160; MOVREL-DAG: s_mov_b32 m0,
161; MOVREL: v_movreld_b32
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000162define amdgpu_kernel void @insert_undef_offset_sgpr_vector_src(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
Matt Arsenault21a46252016-06-27 19:57:44 +0000163entry:
164 %ld = load <4 x i32>, <4 x i32> addrspace(1)* %in
165 %value = insertelement <4 x i32> %ld, i32 5, i32 undef
166 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
167 ret void
168}
169
Matt Arsenault93401f42016-10-07 03:55:04 +0000170; GCN-LABEL: {{^}}insert_w_offset:
171; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000172; MOVREL-DAG: s_mov_b32 m0, [[IN]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000173; GCN-DAG: v_mov_b32_e32 v[[ELT0:[0-9]+]], 1.0
174; GCN-DAG: v_mov_b32_e32 v[[ELT1:[0-9]+]], 2.0
175; GCN-DAG: v_mov_b32_e32 v[[ELT2:[0-9]+]], 0x40400000
176; GCN-DAG: v_mov_b32_e32 v[[ELT3:[0-9]+]], 4.0
177; GCN-DAG: v_mov_b32_e32 v[[INS:[0-9]+]], 0x40a00000
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000178
179; MOVREL: v_movreld_b32_e32 v[[ELT1]], v[[INS]]
180; MOVREL: buffer_store_dwordx4 v{{\[}}[[ELT0]]:[[ELT3]]{{\]}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000181define amdgpu_kernel void @insert_w_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000182entry:
183 %0 = add i32 %in, 1
184 %1 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %0
Matt Arsenaultf403df32016-08-26 06:31:32 +0000185 store <4 x float> %1, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000186 ret void
187}
188
Matt Arsenault93401f42016-10-07 03:55:04 +0000189; GCN-LABEL: {{^}}insert_wo_offset:
190; GCN: s_load_dword [[IN:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000191
192; MOVREL: s_mov_b32 m0, [[IN]]
193; MOVREL: v_movreld_b32_e32 v[[ELT0:[0-9]+]]
194
195; IDXMODE: s_set_gpr_idx_on [[IN]], dst
196; IDXMODE-NEXT: v_mov_b32_e32 v[[ELT0:[0-9]+]], v{{[0-9]+}}
197; IDXMODE-NEXT: s_set_gpr_idx_off
198
Matt Arsenault93401f42016-10-07 03:55:04 +0000199; GCN: buffer_store_dwordx4 v{{\[}}[[ELT0]]:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000200define amdgpu_kernel void @insert_wo_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000201entry:
202 %0 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %in
Matt Arsenaultf403df32016-08-26 06:31:32 +0000203 store <4 x float> %0, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000204 ret void
205}
Tom Stellard8b0182a2015-04-23 20:32:01 +0000206
Matt Arsenault93401f42016-10-07 03:55:04 +0000207; GCN-LABEL: {{^}}insert_neg_offset_sgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000208; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000209; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
210; MOVREL: v_movreld_b32_e32 v0, 5
211
212; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
213; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], dst
214; IDXMODE-NEXT: v_mov_b32_e32 v0, 5
215; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000216define amdgpu_kernel void @insert_neg_offset_sgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, i32 %offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000217entry:
218 %index = add i32 %offset, -512
219 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
220 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
221 ret void
222}
223
Matt Arsenault28419272015-10-07 00:42:51 +0000224; The vector indexed into is originally loaded into an SGPR rather
225; than built with a reg_sequence
226
Matt Arsenault93401f42016-10-07 03:55:04 +0000227; GCN-LABEL: {{^}}insert_neg_offset_sgpr_loadreg:
Matt Arsenault28419272015-10-07 00:42:51 +0000228; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000229; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
230; MOVREL: v_movreld_b32_e32 v0, 5
231
232; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
233; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], dst
234; IDXMODE-NEXT: v_mov_b32_e32 v0, 5
235; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000236define amdgpu_kernel void @insert_neg_offset_sgpr_loadreg(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, <4 x i32> %vec, i32 %offset) {
Matt Arsenault28419272015-10-07 00:42:51 +0000237entry:
238 %index = add i32 %offset, -512
239 %value = insertelement <4 x i32> %vec, i32 5, i32 %index
240 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
241 ret void
242}
243
Matt Arsenault93401f42016-10-07 03:55:04 +0000244; GCN-LABEL: {{^}}insert_neg_offset_vgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000245; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000246
Matt Arsenault93401f42016-10-07 03:55:04 +0000247; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
248; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
249; GCN-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
250; GCN-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000251
Matt Arsenault93401f42016-10-07 03:55:04 +0000252; GCN: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
253; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000254
Matt Arsenault93401f42016-10-07 03:55:04 +0000255; GCN: [[LOOPBB:BB[0-9]+_[0-9]+]]:
256; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000257
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000258; MOVREL: s_add_i32 m0, [[READLANE]], 0xfffffe00
259; MOVREL: s_and_saveexec_b64 vcc, vcc
260; MOVREL: v_movreld_b32_e32 [[VEC_ELT0]], 5
261
262; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
263; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
264; IDXMODE: s_and_saveexec_b64 vcc, vcc
265; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, 5
266
267; GCN: s_cbranch_execnz [[LOOPBB]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000268; GCN: s_mov_b64 exec, [[SAVEEXEC]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000269
270; IDXMODE: s_set_gpr_idx_off
271
Matt Arsenault93401f42016-10-07 03:55:04 +0000272; GCN: buffer_store_dword
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000273define amdgpu_kernel void @insert_neg_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000274entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000275 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000276 %index = add i32 %id, -512
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000277 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 5, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000278 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
279 ret void
280}
281
Matt Arsenault93401f42016-10-07 03:55:04 +0000282; GCN-LABEL: {{^}}insert_neg_inline_offset_vgpr:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000283
Matt Arsenault93401f42016-10-07 03:55:04 +0000284; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
285; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
286; GCN-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
287; GCN-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
288; GCN-DAG: v_mov_b32_e32 [[VAL:v[0-9]+]], 0x1f4{{$}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000289
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000290; IDXMODE: s_set_gpr_idx_on 0, dst
291
Matt Arsenault93401f42016-10-07 03:55:04 +0000292; GCN: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
293; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000294
Tom Stellard8b0182a2015-04-23 20:32:01 +0000295; The offset depends on the register that holds the first element of the vector.
Matt Arsenault93401f42016-10-07 03:55:04 +0000296; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000297
298; MOVREL: s_add_i32 m0, [[READLANE]], -16
299; MOVREL: v_movreld_b32_e32 [[VEC_ELT0]], [[VAL]]
300
301; IDXMODE: s_add_i32 [[ADD_IDX:s[0-9]+]], [[READLANE]], -16
302; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
303; IDXMODE: v_mov_b32_e32 [[VEC_ELT0]], [[VAL]]
304
Matt Arsenault93401f42016-10-07 03:55:04 +0000305; GCN: s_cbranch_execnz
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000306
307; IDXMODE: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000308define amdgpu_kernel void @insert_neg_inline_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000309entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000310 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000311 %index = add i32 %id, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000312 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 500, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000313 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
314 ret void
315}
316
Matt Arsenault9babdf42016-06-22 20:15:28 +0000317; When the block is split to insert the loop, make sure any other
318; places that need to be expanded in the same block are also handled.
319
Matt Arsenault93401f42016-10-07 03:55:04 +0000320; GCN-LABEL: {{^}}extract_vgpr_offset_multiple_in_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000321
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000322; FIXME: Why is vector copied in between?
323
Matt Arsenault93401f42016-10-07 03:55:04 +0000324; GCN-DAG: {{buffer|flat}}_load_dword [[IDX0:v[0-9]+]]
325; GCN-DAG: s_mov_b32 [[S_ELT1:s[0-9]+]], 9
326; GCN-DAG: s_mov_b32 [[S_ELT0:s[0-9]+]], 7
327; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], [[S_ELT0]]
328; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], [[S_ELT1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000329
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000330; IDXMODE: s_set_gpr_idx_on 0, src0
331
Matt Arsenault93401f42016-10-07 03:55:04 +0000332; GCN: s_mov_b64 [[MASK:s\[[0-9]+:[0-9]+\]]], exec
333; GCN: s_waitcnt vmcnt(0)
Matt Arsenault9babdf42016-06-22 20:15:28 +0000334
Matt Arsenault93401f42016-10-07 03:55:04 +0000335; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
336; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
337; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000338
339; MOVREL: s_mov_b32 m0, [[READLANE]]
340; MOVREL: s_and_saveexec_b64 vcc, vcc
341; MOVREL: v_movrels_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
342
343; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
344; IDXMODE: s_and_saveexec_b64 vcc, vcc
345; IDXMODE: v_mov_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
346
Matt Arsenault93401f42016-10-07 03:55:04 +0000347; GCN-NEXT: s_xor_b64 exec, exec, vcc
348; GCN-NEXT: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000349
350; FIXME: Redundant copy
Matt Arsenault93401f42016-10-07 03:55:04 +0000351; GCN: s_mov_b64 exec, [[MASK]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000352; IDXMODE: s_set_gpr_idx_off
353
Matt Arsenault93401f42016-10-07 03:55:04 +0000354; GCN: v_mov_b32_e32 [[VEC_ELT1_2:v[0-9]+]], [[S_ELT1]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000355
356; IDXMODE: s_set_gpr_idx_on 0, src0
Matt Arsenault93401f42016-10-07 03:55:04 +0000357; GCN: s_mov_b64 [[MASK2:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000358
Matt Arsenault93401f42016-10-07 03:55:04 +0000359; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
360; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
361; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000362
363; MOVREL: s_mov_b32 m0, [[READLANE]]
364; MOVREL: s_and_saveexec_b64 vcc, vcc
365; MOVREL-NEXT: v_movrels_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
366
367; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
368; IDXMODE: s_and_saveexec_b64 vcc, vcc
369; IDXMODE-NEXT: v_mov_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
370
Matt Arsenault93401f42016-10-07 03:55:04 +0000371; GCN-NEXT: s_xor_b64 exec, exec, vcc
372; GCN: s_cbranch_execnz [[LOOP1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000373
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000374; IDXMODE: s_set_gpr_idx_off
375
Matt Arsenault93401f42016-10-07 03:55:04 +0000376; GCN: buffer_store_dword [[MOVREL0]]
377; GCN: buffer_store_dword [[MOVREL1]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000378define amdgpu_kernel void @extract_vgpr_offset_multiple_in_block(i32 addrspace(1)* %out0, i32 addrspace(1)* %out1, i32 addrspace(1)* %in) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000379entry:
380 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
381 %id.ext = zext i32 %id to i64
382 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
383 %idx0 = load volatile i32, i32 addrspace(1)* %gep
384 %idx1 = add i32 %idx0, 1
385 %val0 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000386 %live.out.reg = call i32 asm sideeffect "s_mov_b32 $0, 17", "={SGPR4}" ()
Matt Arsenault9babdf42016-06-22 20:15:28 +0000387 %val1 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx1
388 store volatile i32 %val0, i32 addrspace(1)* %out0
389 store volatile i32 %val1, i32 addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000390 %cmp = icmp eq i32 %id, 0
391 br i1 %cmp, label %bb1, label %bb2
392
393bb1:
394 store volatile i32 %live.out.reg, i32 addrspace(1)* undef
395 br label %bb2
396
397bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000398 ret void
399}
400
Matt Arsenault93401f42016-10-07 03:55:04 +0000401; GCN-LABEL: {{^}}insert_vgpr_offset_multiple_in_block:
402; GCN-DAG: s_load_dwordx4 s{{\[}}[[S_ELT0:[0-9]+]]:[[S_ELT3:[0-9]+]]{{\]}}
403; GCN-DAG: {{buffer|flat}}_load_dword [[IDX0:v[0-9]+]]
404; GCN-DAG: v_mov_b32 [[INS0:v[0-9]+]], 62
Matt Arsenault9babdf42016-06-22 20:15:28 +0000405
Matt Arsenault93401f42016-10-07 03:55:04 +0000406; GCN-DAG: v_mov_b32_e32 v[[VEC_ELT3:[0-9]+]], s[[S_ELT3]]
407; GCN: v_mov_b32_e32 v[[VEC_ELT2:[0-9]+]], s{{[0-9]+}}
408; GCN: v_mov_b32_e32 v[[VEC_ELT1:[0-9]+]], s{{[0-9]+}}
409; GCN: v_mov_b32_e32 v[[VEC_ELT0:[0-9]+]], s[[S_ELT0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000410
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000411; IDXMODE: s_set_gpr_idx_on 0, dst
412
Matt Arsenault93401f42016-10-07 03:55:04 +0000413; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
414; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
415; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000416
417; MOVREL: s_mov_b32 m0, [[READLANE]]
418; MOVREL: s_and_saveexec_b64 vcc, vcc
419; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT0]], [[INS0]]
420
421; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
422; IDXMODE: s_and_saveexec_b64 vcc, vcc
423; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT0]], [[INS0]]
424
Matt Arsenault93401f42016-10-07 03:55:04 +0000425; GCN-NEXT: s_xor_b64 exec, exec, vcc
426; GCN: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000427
428; FIXME: Redundant copy
Matt Arsenault93401f42016-10-07 03:55:04 +0000429; GCN: s_mov_b64 exec, [[MASK:s\[[0-9]+:[0-9]+\]]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000430; IDXMODE: s_set_gpr_idx_off
431
432; IDXMODE: s_set_gpr_idx_on 0, dst
Matt Arsenault93401f42016-10-07 03:55:04 +0000433; GCN: s_mov_b64 [[MASK]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000434
Matt Arsenault93401f42016-10-07 03:55:04 +0000435; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
436; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
437; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000438
439; MOVREL: s_mov_b32 m0, [[READLANE]]
440; MOVREL: s_and_saveexec_b64 vcc, vcc
441; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT1]], 63
442
443; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
444; IDXMODE: s_and_saveexec_b64 vcc, vcc
445; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT1]], 63
446
Matt Arsenault93401f42016-10-07 03:55:04 +0000447; GCN-NEXT: s_xor_b64 exec, exec, vcc
448; GCN: s_cbranch_execnz [[LOOP1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000449
Matt Arsenault93401f42016-10-07 03:55:04 +0000450; GCN: buffer_store_dwordx4 v{{\[}}[[VEC_ELT0]]:
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000451
Matt Arsenault93401f42016-10-07 03:55:04 +0000452; GCN: buffer_store_dword [[INS0]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000453define amdgpu_kernel void @insert_vgpr_offset_multiple_in_block(<4 x i32> addrspace(1)* %out0, <4 x i32> addrspace(1)* %out1, i32 addrspace(1)* %in, <4 x i32> %vec0) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000454entry:
455 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
456 %id.ext = zext i32 %id to i64
457 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
458 %idx0 = load volatile i32, i32 addrspace(1)* %gep
459 %idx1 = add i32 %idx0, 1
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000460 %live.out.val = call i32 asm sideeffect "v_mov_b32 $0, 62", "=v"()
461 %vec1 = insertelement <4 x i32> %vec0, i32 %live.out.val, i32 %idx0
Matt Arsenault9babdf42016-06-22 20:15:28 +0000462 %vec2 = insertelement <4 x i32> %vec1, i32 63, i32 %idx1
463 store volatile <4 x i32> %vec2, <4 x i32> addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000464 %cmp = icmp eq i32 %id, 0
465 br i1 %cmp, label %bb1, label %bb2
466
467bb1:
468 store volatile i32 %live.out.val, i32 addrspace(1)* undef
469 br label %bb2
470
471bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000472 ret void
473}
474
Matt Arsenault93401f42016-10-07 03:55:04 +0000475; GCN-LABEL: {{^}}extract_adjacent_blocks:
476; GCN: s_load_dword [[ARG:s[0-9]+]]
477; GCN: s_cmp_lg_u32
478; GCN: s_cbranch_scc0 [[BB4:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000479
Matt Arsenault93401f42016-10-07 03:55:04 +0000480; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000481; MOVREL: s_mov_b32 m0,
482; MOVREL: v_movrels_b32_e32
483
484; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, src0
485; IDXMODE: v_mov_b32_e32
486; IDXMODE: s_set_gpr_idx_off
487
Matt Arsenault93401f42016-10-07 03:55:04 +0000488; GCN: s_branch [[ENDBB:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000489
Matt Arsenault93401f42016-10-07 03:55:04 +0000490; GCN: [[BB4]]:
491; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000492; MOVREL: s_mov_b32 m0,
493; MOVREL: v_movrels_b32_e32
494
495; IDXMODE: s_set_gpr_idx_on
496; IDXMODE: v_mov_b32_e32
497; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000498
Matt Arsenault93401f42016-10-07 03:55:04 +0000499; GCN: [[ENDBB]]:
500; GCN: buffer_store_dword
501; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000502define amdgpu_kernel void @extract_adjacent_blocks(i32 %arg) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000503bb:
504 %tmp = icmp eq i32 %arg, 0
505 br i1 %tmp, label %bb1, label %bb4
506
507bb1:
508 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
509 %tmp3 = extractelement <4 x float> %tmp2, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000510 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp2) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000511 br label %bb7
512
513bb4:
514 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
515 %tmp6 = extractelement <4 x float> %tmp5, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000516 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp5) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000517 br label %bb7
518
519bb7:
520 %tmp8 = phi float [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
521 store volatile float %tmp8, float addrspace(1)* undef
522 ret void
523}
524
Matt Arsenault93401f42016-10-07 03:55:04 +0000525; GCN-LABEL: {{^}}insert_adjacent_blocks:
526; GCN: s_load_dword [[ARG:s[0-9]+]]
527; GCN: s_cmp_lg_u32
528; GCN: s_cbranch_scc0 [[BB4:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000529
Matt Arsenault93401f42016-10-07 03:55:04 +0000530; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000531; MOVREL: s_mov_b32 m0,
532; MOVREL: v_movreld_b32_e32
533
534; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, dst
535; IDXMODE: v_mov_b32_e32
536; IDXMODE: s_set_gpr_idx_off
537
Matt Arsenault93401f42016-10-07 03:55:04 +0000538; GCN: s_branch [[ENDBB:BB[0-9]+_[0-9]+]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000539
Matt Arsenault93401f42016-10-07 03:55:04 +0000540; GCN: [[BB4]]:
541; GCN: buffer_load_dwordx4
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000542; MOVREL: s_mov_b32 m0,
543; MOVREL: v_movreld_b32_e32
544
545; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, dst
546; IDXMODE: v_mov_b32_e32
547; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000548
Matt Arsenault93401f42016-10-07 03:55:04 +0000549; GCN: [[ENDBB]]:
550; GCN: buffer_store_dword
551; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000552define amdgpu_kernel void @insert_adjacent_blocks(i32 %arg, float %val0) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000553bb:
554 %tmp = icmp eq i32 %arg, 0
555 br i1 %tmp, label %bb1, label %bb4
556
557bb1: ; preds = %bb
558 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
559 %tmp3 = insertelement <4 x float> %tmp2, float %val0, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000560 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp3) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000561 br label %bb7
562
563bb4: ; preds = %bb
564 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
565 %tmp6 = insertelement <4 x float> %tmp5, float %val0, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000566 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp6) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000567 br label %bb7
568
569bb7: ; preds = %bb4, %bb1
570 %tmp8 = phi <4 x float> [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
571 store volatile <4 x float> %tmp8, <4 x float> addrspace(1)* undef
572 ret void
573}
574
575; FIXME: Should be able to fold zero input to movreld to inline imm?
576
Matt Arsenault93401f42016-10-07 03:55:04 +0000577; GCN-LABEL: {{^}}multi_same_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000578
Matt Arsenault93401f42016-10-07 03:55:04 +0000579; GCN-DAG: v_mov_b32_e32 v[[VEC0_ELT0:[0-9]+]], 0x41880000
580; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41900000
581; GCN-DAG: v_mov_b32_e32 v[[VEC0_ELT2:[0-9]+]], 0x41980000
582; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a00000
583; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a80000
584; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b00000
585; GCN-DAG: s_load_dword [[ARG:s[0-9]+]]
Matthias Braun325cd2c2016-11-11 01:34:21 +0000586; IDXMODE-DAG: s_add_i32 [[ARG_ADD:s[0-9]+]], [[ARG]], -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000587
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000588; MOVREL-DAG: s_add_i32 m0, [[ARG]], -16
589; MOVREL: v_movreld_b32_e32 v[[VEC0_ELT0]], 4.0
Matt Arsenault93401f42016-10-07 03:55:04 +0000590; GCN-NOT: m0
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000591
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000592; IDXMODE: s_set_gpr_idx_on [[ARG_ADD]], dst
593; IDXMODE: v_mov_b32_e32 v[[VEC0_ELT0]], 4.0
594; IDXMODE: s_set_gpr_idx_off
595
Matt Arsenault93401f42016-10-07 03:55:04 +0000596; GCN: v_mov_b32_e32 v[[VEC0_ELT2]], 0x4188cccd
597; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4190cccd
598; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4198cccd
599; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a0cccd
600; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a8cccd
601; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b0cccd
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000602
603; MOVREL: v_movreld_b32_e32 v[[VEC0_ELT2]], -4.0
604
605; IDXMODE: s_set_gpr_idx_on [[ARG_ADD]], dst
606; IDXMODE: v_mov_b32_e32 v[[VEC0_ELT2]], -4.0
607; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000608
Matt Arsenault93401f42016-10-07 03:55:04 +0000609; GCN: s_mov_b32 m0, -1
610; GCN: ds_write_b32
611; GCN: ds_write_b32
612; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000613define amdgpu_kernel void @multi_same_block(i32 %arg) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000614bb:
615 %tmp1 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000616 %tmp2 = insertelement <6 x float> <float 1.700000e+01, float 1.800000e+01, float 1.900000e+01, float 2.000000e+01, float 2.100000e+01, float 2.200000e+01>, float 4.000000e+00, i32 %tmp1
Matt Arsenault9babdf42016-06-22 20:15:28 +0000617 %tmp3 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000618 %tmp4 = insertelement <6 x float> <float 0x40311999A0000000, float 0x40321999A0000000, float 0x40331999A0000000, float 0x40341999A0000000, float 0x40351999A0000000, float 0x40361999A0000000>, float -4.0, i32 %tmp3
Matt Arsenault9babdf42016-06-22 20:15:28 +0000619 %tmp5 = bitcast <6 x float> %tmp2 to <6 x i32>
620 %tmp6 = extractelement <6 x i32> %tmp5, i32 1
621 %tmp7 = bitcast <6 x float> %tmp4 to <6 x i32>
622 %tmp8 = extractelement <6 x i32> %tmp7, i32 5
623 store volatile i32 %tmp6, i32 addrspace(3)* undef, align 4
624 store volatile i32 %tmp8, i32 addrspace(3)* undef, align 4
625 ret void
626}
627
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000628; offset puts outside of superegister bounaries, so clamp to 1st element.
Matt Arsenault93401f42016-10-07 03:55:04 +0000629; GCN-LABEL: {{^}}extract_largest_inbounds_offset:
630; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
631; GCN-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000632; MOVREL: s_mov_b32 m0, [[IDX]]
633; MOVREL: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
634
635; IDXMODE: s_set_gpr_idx_on [[IDX]], src0
636; IDXMODE: v_mov_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
637; IDXMODE: s_set_gpr_idx_off
638
Matt Arsenault93401f42016-10-07 03:55:04 +0000639; GCN: buffer_store_dword [[EXTRACT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000640define amdgpu_kernel void @extract_largest_inbounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000641entry:
642 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
643 %offset = add i32 %idx, 3
644 %value = extractelement <4 x i32> %ld, i32 %offset
645 store i32 %value, i32 addrspace(1)* %out
646 ret void
647}
648
Matt Arsenault93401f42016-10-07 03:55:04 +0000649; GCN-LABEL: {{^}}extract_out_of_bounds_offset:
650; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
651; GCN-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000652; MOVREL: s_add_i32 m0, [[IDX]], 4
653; MOVREL: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
654
655; IDXMODE: s_add_i32 [[ADD_IDX:s[0-9]+]], [[IDX]], 4
656; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], src0
657; IDXMODE: v_mov_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
658; IDXMODE: s_set_gpr_idx_off
659
Matt Arsenault93401f42016-10-07 03:55:04 +0000660; GCN: buffer_store_dword [[EXTRACT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000661define amdgpu_kernel void @extract_out_of_bounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000662entry:
663 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
664 %offset = add i32 %idx, 4
665 %value = extractelement <4 x i32> %ld, i32 %offset
666 store i32 %value, i32 addrspace(1)* %out
667 ret void
668}
669
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000670; Test that the or is folded into the base address register instead of
671; added to m0
672
Matt Arsenault93401f42016-10-07 03:55:04 +0000673; GCN-LABEL: {{^}}extractelement_v4i32_or_index:
674; GCN: s_load_dword [[IDX_IN:s[0-9]+]]
675; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
676; GCN-NOT: [[IDX_SHL]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000677
678; MOVREL: s_mov_b32 m0, [[IDX_SHL]]
679; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
680
681; IDXMODE: s_set_gpr_idx_on [[IDX_SHL]], src0
682; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
683; IDXMODE: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000684define amdgpu_kernel void @extractelement_v4i32_or_index(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx.in) {
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000685entry:
686 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
687 %idx.shl = shl i32 %idx.in, 2
688 %idx = or i32 %idx.shl, 1
689 %value = extractelement <4 x i32> %ld, i32 %idx
690 store i32 %value, i32 addrspace(1)* %out
691 ret void
692}
693
Matt Arsenault93401f42016-10-07 03:55:04 +0000694; GCN-LABEL: {{^}}insertelement_v4f32_or_index:
695; GCN: s_load_dword [[IDX_IN:s[0-9]+]]
696; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
697; GCN-NOT: [[IDX_SHL]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000698
699; MOVREL: s_mov_b32 m0, [[IDX_SHL]]
700; MOVREL: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
701
702; IDXMODE: s_set_gpr_idx_on [[IDX_SHL]], dst
703; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
704; IDXMODE: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000705define amdgpu_kernel void @insertelement_v4f32_or_index(<4 x float> addrspace(1)* %out, <4 x float> %a, i32 %idx.in) nounwind {
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000706 %idx.shl = shl i32 %idx.in, 2
707 %idx = or i32 %idx.shl, 1
708 %vecins = insertelement <4 x float> %a, float 5.000000e+00, i32 %idx
709 store <4 x float> %vecins, <4 x float> addrspace(1)* %out, align 16
710 ret void
711}
712
Matt Arsenault93401f42016-10-07 03:55:04 +0000713; GCN-LABEL: {{^}}broken_phi_bb:
714; GCN: v_mov_b32_e32 [[PHIREG:v[0-9]+]], 8
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000715
Matt Arsenault93401f42016-10-07 03:55:04 +0000716; GCN: s_branch [[BB2:BB[0-9]+_[0-9]+]]
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000717
Matt Arsenault93401f42016-10-07 03:55:04 +0000718; GCN: {{^BB[0-9]+_[0-9]+}}:
719; GCN: s_mov_b64 exec,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000720; IDXMODE: s_set_gpr_idx_off
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000721
Matt Arsenault93401f42016-10-07 03:55:04 +0000722; GCN: [[BB2]]:
723; GCN: v_cmp_le_i32_e32 vcc, s{{[0-9]+}}, [[PHIREG]]
724; GCN: buffer_load_dword
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000725
Matt Arsenault93401f42016-10-07 03:55:04 +0000726; GCN: [[REGLOOP:BB[0-9]+_[0-9]+]]:
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000727; MOVREL: v_movreld_b32_e32
728
729; IDXMODE: s_set_gpr_idx_idx
730; IDXMODE: v_mov_b32_e32
Matt Arsenault93401f42016-10-07 03:55:04 +0000731; GCN: s_cbranch_execnz [[REGLOOP]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000732define amdgpu_kernel void @broken_phi_bb(i32 %arg, i32 %arg1) #0 {
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000733bb:
734 br label %bb2
735
736bb2: ; preds = %bb4, %bb
737 %tmp = phi i32 [ 8, %bb ], [ %tmp7, %bb4 ]
738 %tmp3 = icmp slt i32 %tmp, %arg
739 br i1 %tmp3, label %bb4, label %bb8
740
741bb4: ; preds = %bb2
742 %vgpr = load volatile i32, i32 addrspace(1)* undef
743 %tmp5 = insertelement <8 x i32> undef, i32 undef, i32 %vgpr
744 %tmp6 = insertelement <8 x i32> %tmp5, i32 %arg1, i32 %vgpr
745 %tmp7 = extractelement <8 x i32> %tmp6, i32 0
746 br label %bb2
747
748bb8: ; preds = %bb2
749 ret void
750}
751
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000752declare i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000753declare void @llvm.amdgcn.s.barrier() #2
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000754
Matt Arsenault9babdf42016-06-22 20:15:28 +0000755attributes #0 = { nounwind }
Tom Stellard8b0182a2015-04-23 20:32:01 +0000756attributes #1 = { nounwind readnone }
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000757attributes #2 = { nounwind convergent }