blob: 21df22c7a6d05a3011664d1a84fde70107424634 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000025#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/ErrorHandling.h"
31#include "llvm/Support/raw_ostream.h"
32#include "llvm/Target/TargetOptions.h"
33using namespace llvm;
34
35#define DEBUG_TYPE "wasm-lower"
36
37WebAssemblyTargetLowering::WebAssemblyTargetLowering(
38 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000039 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000040 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
41
JF Bastien71d29ac2015-08-12 17:53:29 +000042 // Booleans always contain 0 or 1.
43 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000044 // WebAssembly does not produce floating-point exceptions on normal floating
45 // point operations.
46 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000047 // We don't know the microarchitecture here, so just reduce register pressure.
48 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000049 // Tell ISel that we have a stack pointer.
50 setStackPointerRegisterToSaveRestore(
51 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
52 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000053 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
54 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
55 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
56 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000057 if (Subtarget->hasSIMD128()) {
58 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
59 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
60 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
61 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
62 }
JF Bastienb9073fb2015-07-22 21:28:15 +000063 // Compute derived properties from the register classes.
64 computeRegisterProperties(Subtarget->getRegisterInfo());
65
JF Bastienaf111db2015-08-24 22:16:48 +000066 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000067 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000068 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000069 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
70 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000071
Dan Gohman35bfb242015-12-04 23:22:35 +000072 // Take the default expansion for va_arg, va_copy, and va_end. There is no
73 // default action for va_start, so we do that custom.
74 setOperationAction(ISD::VASTART, MVT::Other, Custom);
75 setOperationAction(ISD::VAARG, MVT::Other, Expand);
76 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
77 setOperationAction(ISD::VAEND, MVT::Other, Expand);
78
JF Bastienda06bce2015-08-11 21:02:46 +000079 for (auto T : {MVT::f32, MVT::f64}) {
80 // Don't expand the floating-point types to constant pools.
81 setOperationAction(ISD::ConstantFP, T, Legal);
82 // Expand floating-point comparisons.
83 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
84 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
85 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000086 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000087 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
88 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000089 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000090 // Note supported floating-point library function operators that otherwise
91 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000092 for (auto Op :
93 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000094 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000095 // Support minnan and maxnan, which otherwise default to expand.
96 setOperationAction(ISD::FMINNAN, T, Legal);
97 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +000098 // WebAssembly currently has no builtin f16 support.
99 setOperationAction(ISD::FP16_TO_FP, T, Expand);
100 setOperationAction(ISD::FP_TO_FP16, T, Expand);
101 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
102 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000103 }
Dan Gohman32907a62015-08-20 22:57:13 +0000104
105 for (auto T : {MVT::i32, MVT::i64}) {
106 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000107 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000108 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000109 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
110 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000111 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000112 setOperationAction(Op, T, Expand);
113 }
114 }
115
116 // As a special case, these operators use the type to mean the type to
117 // sign-extend from.
Dan Gohmana5603b82015-12-10 01:00:19 +0000118 for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
Dan Gohman32907a62015-08-20 22:57:13 +0000119 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
120
121 // Dynamic stack allocation: use the default expansion.
122 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
123 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000124 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000125
Derek Schuff9769deb2015-12-11 23:49:46 +0000126 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000127 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000128
Dan Gohman950a13c2015-09-16 16:51:30 +0000129 // Expand these forms; we pattern-match the forms that we can handle in isel.
130 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
131 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
132 setOperationAction(Op, T, Expand);
133
134 // We have custom switch handling.
135 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
136
JF Bastien73ff6af2015-08-31 22:24:11 +0000137 // WebAssembly doesn't have:
138 // - Floating-point extending loads.
139 // - Floating-point truncating stores.
140 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000141 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000142 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
143 for (auto T : MVT::integer_valuetypes())
144 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
145 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000146
147 // Trap lowers to wasm unreachable
148 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000149}
Dan Gohman10e730a2015-06-29 23:51:55 +0000150
Dan Gohman7b634842015-08-24 18:44:37 +0000151FastISel *WebAssemblyTargetLowering::createFastISel(
152 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
153 return WebAssembly::createFastISel(FuncInfo, LibInfo);
154}
155
JF Bastienaf111db2015-08-24 22:16:48 +0000156bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000157 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000158 // All offsets can be folded.
159 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000160}
161
Dan Gohman7a6b9822015-11-29 22:32:02 +0000162MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000163 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000164 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000165 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000166
167 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000168 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
169 // the count to be an i32.
170 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000171 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000172 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000173 }
174
Dan Gohmana8483752015-12-10 00:26:26 +0000175 MVT Result = MVT::getIntegerVT(BitWidth);
176 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
177 "Unable to represent scalar shift amount type");
178 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000179}
180
Derek Schuff3f063292016-02-11 20:57:09 +0000181const char *WebAssemblyTargetLowering::getTargetNodeName(
182 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000183 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000184 case WebAssemblyISD::FIRST_NUMBER:
185 break;
186#define HANDLE_NODETYPE(NODE) \
187 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000188 return "WebAssemblyISD::" #NODE;
189#include "WebAssemblyISD.def"
190#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000191 }
192 return nullptr;
193}
194
Dan Gohmanf19ed562015-11-13 01:42:29 +0000195std::pair<unsigned, const TargetRegisterClass *>
196WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
197 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
198 // First, see if this is a constraint that directly corresponds to a
199 // WebAssembly register class.
200 if (Constraint.size() == 1) {
201 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000202 case 'r':
203 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000204 if (Subtarget->hasSIMD128() && VT.isVector()) {
205 if (VT.getSizeInBits() == 128)
206 return std::make_pair(0U, &WebAssembly::V128RegClass);
207 }
Derek Schuff3f063292016-02-11 20:57:09 +0000208 if (VT.isInteger() && !VT.isVector()) {
209 if (VT.getSizeInBits() <= 32)
210 return std::make_pair(0U, &WebAssembly::I32RegClass);
211 if (VT.getSizeInBits() <= 64)
212 return std::make_pair(0U, &WebAssembly::I64RegClass);
213 }
214 break;
215 default:
216 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000217 }
218 }
219
220 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
221}
222
Dan Gohman3192ddf2015-11-19 23:04:59 +0000223bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
224 // Assume ctz is a relatively cheap operation.
225 return true;
226}
227
228bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
229 // Assume clz is a relatively cheap operation.
230 return true;
231}
232
Dan Gohman4b9d7912015-12-15 22:01:29 +0000233bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
234 const AddrMode &AM,
235 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000236 unsigned AS,
237 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000238 // WebAssembly offsets are added as unsigned without wrapping. The
239 // isLegalAddressingMode gives us no way to determine if wrapping could be
240 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000241 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000242
243 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000244 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000245
246 // Everything else is legal.
247 return true;
248}
249
Dan Gohmanbb372242016-01-26 03:39:31 +0000250bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000251 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000252 // WebAssembly supports unaligned accesses, though it should be declared
253 // with the p2align attribute on loads and stores which do so, and there
254 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000255 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000256 // of constants, etc.), WebAssembly implementations will either want the
257 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000258 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000259 return true;
260}
261
Reid Klecknerb5180542017-03-21 16:57:19 +0000262bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
263 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000264 // The current thinking is that wasm engines will perform this optimization,
265 // so we can save on code size.
266 return true;
267}
268
Dan Gohman10e730a2015-06-29 23:51:55 +0000269//===----------------------------------------------------------------------===//
270// WebAssembly Lowering private implementation.
271//===----------------------------------------------------------------------===//
272
273//===----------------------------------------------------------------------===//
274// Lowering Code
275//===----------------------------------------------------------------------===//
276
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000277static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000278 MachineFunction &MF = DAG.getMachineFunction();
279 DAG.getContext()->diagnose(
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000280 DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000281}
282
Dan Gohman85dbdda2015-12-04 17:16:07 +0000283// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000284static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000285 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000286 // conventions. We don't yet have a way to annotate calls with properties like
287 // "cold", and we don't have any call-clobbered registers, so these are mostly
288 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000289 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000290 CallConv == CallingConv::Cold ||
291 CallConv == CallingConv::PreserveMost ||
292 CallConv == CallingConv::PreserveAll ||
293 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000294}
295
Derek Schuff3f063292016-02-11 20:57:09 +0000296SDValue WebAssemblyTargetLowering::LowerCall(
297 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000298 SelectionDAG &DAG = CLI.DAG;
299 SDLoc DL = CLI.DL;
300 SDValue Chain = CLI.Chain;
301 SDValue Callee = CLI.Callee;
302 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000303 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000304
305 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000306 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000307 fail(DL, DAG,
308 "WebAssembly doesn't support language-specific or target-specific "
309 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000310 if (CLI.IsPatchPoint)
311 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
312
Dan Gohman9cc692b2015-10-02 20:54:23 +0000313 // WebAssembly doesn't currently support explicit tail calls. If they are
314 // required, fail. Otherwise, just disable them.
315 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
316 MF.getTarget().Options.GuaranteedTailCallOpt) ||
317 (CLI.CS && CLI.CS->isMustTailCall()))
318 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
319 CLI.IsTailCall = false;
320
JF Bastiend8a9d662015-08-24 21:59:51 +0000321 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000322 if (Ins.size() > 1)
323 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
324
Dan Gohman2d822e72015-12-04 17:12:52 +0000325 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000326 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
327 for (unsigned i = 0; i < Outs.size(); ++i) {
328 const ISD::OutputArg &Out = Outs[i];
329 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000330 if (Out.Flags.isNest())
331 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000332 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000333 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000334 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000335 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000336 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000337 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000338 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000339 auto &MFI = MF.getFrameInfo();
340 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
341 Out.Flags.getByValAlign(),
342 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000343 SDValue SizeNode =
344 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000345 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000346 Chain = DAG.getMemcpy(
347 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000348 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000349 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
350 OutVal = FINode;
351 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000352 }
353
JF Bastiend8a9d662015-08-24 21:59:51 +0000354 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000355 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000356
357 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000358
JF Bastiend8a9d662015-08-24 21:59:51 +0000359 // Analyze operands of the call, assigning locations to each operand.
360 SmallVector<CCValAssign, 16> ArgLocs;
361 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000362
Dan Gohman35bfb242015-12-04 23:22:35 +0000363 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000364 // Outgoing non-fixed arguments are placed in a buffer. First
365 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000366 for (SDValue Arg :
367 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
368 EVT VT = Arg.getValueType();
369 assert(VT != MVT::iPTR && "Legalized args should be concrete");
370 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000371 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
372 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000373 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
374 Offset, VT.getSimpleVT(),
375 CCValAssign::Full));
376 }
377 }
378
379 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
380
Derek Schuff27501e22016-02-10 19:51:04 +0000381 SDValue FINode;
382 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000383 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000384 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000385 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
386 Layout.getStackAlignment(),
387 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000388 unsigned ValNo = 0;
389 SmallVector<SDValue, 8> Chains;
390 for (SDValue Arg :
391 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
392 assert(ArgLocs[ValNo].getValNo() == ValNo &&
393 "ArgLocs should remain in order and only hold varargs args");
394 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000395 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000396 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000397 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000398 Chains.push_back(DAG.getStore(
399 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000400 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000401 }
402 if (!Chains.empty())
403 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000404 } else if (IsVarArg) {
405 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000406 }
407
408 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000409 SmallVector<SDValue, 16> Ops;
410 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000411 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000412
413 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
414 // isn't reliable.
415 Ops.append(OutVals.begin(),
416 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000417 // Add a pointer to the vararg buffer.
418 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000419
Derek Schuff27501e22016-02-10 19:51:04 +0000420 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000421 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000422 assert(!In.Flags.isByVal() && "byval is not valid for return values");
423 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000424 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000425 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000426 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000427 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000428 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000429 fail(DL, DAG,
430 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000431 // Ignore In.getOrigAlign() because all our arguments are passed in
432 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000433 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000434 }
Derek Schuff27501e22016-02-10 19:51:04 +0000435 InTys.push_back(MVT::Other);
436 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000437 SDValue Res =
438 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000439 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000440 if (Ins.empty()) {
441 Chain = Res;
442 } else {
443 InVals.push_back(Res);
444 Chain = Res.getValue(1);
445 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000446
JF Bastiend8a9d662015-08-24 21:59:51 +0000447 return Chain;
448}
449
JF Bastienb9073fb2015-07-22 21:28:15 +0000450bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000451 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
452 const SmallVectorImpl<ISD::OutputArg> &Outs,
453 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000454 // WebAssembly can't currently handle returning tuples.
455 return Outs.size() <= 1;
456}
457
458SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000459 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000460 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000461 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000462 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000463 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000464 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000465 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
466
JF Bastien600aee92015-07-31 17:53:38 +0000467 SmallVector<SDValue, 4> RetOps(1, Chain);
468 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000469 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000470
Dan Gohman754cd112015-11-11 01:33:02 +0000471 // Record the number and types of the return values.
472 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000473 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
474 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000475 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000476 if (Out.Flags.isInAlloca())
477 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000478 if (Out.Flags.isInConsecutiveRegs())
479 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
480 if (Out.Flags.isInConsecutiveRegsLast())
481 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000482 }
483
JF Bastienb9073fb2015-07-22 21:28:15 +0000484 return Chain;
485}
486
487SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000488 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000489 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
490 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000491 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000492 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000493
Dan Gohman2726b882016-10-06 22:29:32 +0000494 MachineFunction &MF = DAG.getMachineFunction();
495 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
496
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000497 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
498 // of the incoming values before they're represented by virtual registers.
499 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
500
JF Bastien600aee92015-07-31 17:53:38 +0000501 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000502 if (In.Flags.isInAlloca())
503 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
504 if (In.Flags.isNest())
505 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000506 if (In.Flags.isInConsecutiveRegs())
507 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
508 if (In.Flags.isInConsecutiveRegsLast())
509 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000510 // Ignore In.getOrigAlign() because all our arguments are passed in
511 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000512 InVals.push_back(
513 In.Used
514 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000515 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000516 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000517
518 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000519 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000520 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000521
Derek Schuff27501e22016-02-10 19:51:04 +0000522 // Varargs are copied into a buffer allocated by the caller, and a pointer to
523 // the buffer is passed as an argument.
524 if (IsVarArg) {
525 MVT PtrVT = getPointerTy(MF.getDataLayout());
526 unsigned VarargVreg =
527 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
528 MFI->setVarargBufferVreg(VarargVreg);
529 Chain = DAG.getCopyToReg(
530 Chain, DL, VarargVreg,
531 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
532 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
533 MFI->addParam(PtrVT);
534 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000535
Dan Gohman2726b882016-10-06 22:29:32 +0000536 // Record the number and types of results.
537 SmallVector<MVT, 4> Params;
538 SmallVector<MVT, 4> Results;
539 ComputeSignatureVTs(*MF.getFunction(), DAG.getTarget(), Params, Results);
540 for (MVT VT : Results)
541 MFI->addResult(VT);
542
JF Bastienb9073fb2015-07-22 21:28:15 +0000543 return Chain;
544}
545
Dan Gohman10e730a2015-06-29 23:51:55 +0000546//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000547// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000548//===----------------------------------------------------------------------===//
549
JF Bastienaf111db2015-08-24 22:16:48 +0000550SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
551 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000552 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000553 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000554 default:
555 llvm_unreachable("unimplemented operation lowering");
556 return SDValue();
557 case ISD::FrameIndex:
558 return LowerFrameIndex(Op, DAG);
559 case ISD::GlobalAddress:
560 return LowerGlobalAddress(Op, DAG);
561 case ISD::ExternalSymbol:
562 return LowerExternalSymbol(Op, DAG);
563 case ISD::JumpTable:
564 return LowerJumpTable(Op, DAG);
565 case ISD::BR_JT:
566 return LowerBR_JT(Op, DAG);
567 case ISD::VASTART:
568 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000569 case ISD::BlockAddress:
570 case ISD::BRIND:
571 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
572 return SDValue();
573 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
574 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
575 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000576 case ISD::FRAMEADDR:
577 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000578 case ISD::CopyToReg:
579 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000580 }
581}
582
Derek Schuffaadc89c2016-02-16 18:18:36 +0000583SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
584 SelectionDAG &DAG) const {
585 SDValue Src = Op.getOperand(2);
586 if (isa<FrameIndexSDNode>(Src.getNode())) {
587 // CopyToReg nodes don't support FrameIndex operands. Other targets select
588 // the FI to some LEA-like instruction, but since we don't have that, we
589 // need to insert some kind of instruction that can take an FI operand and
590 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
591 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000592 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000593 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000594 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000595 EVT VT = Src.getValueType();
596 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000597 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
598 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000599 DL, VT, Src),
600 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000601 return Op.getNode()->getNumValues() == 1
602 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
603 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
604 ? Op.getOperand(3)
605 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000606 }
607 return SDValue();
608}
609
Derek Schuff9769deb2015-12-11 23:49:46 +0000610SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
611 SelectionDAG &DAG) const {
612 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
613 return DAG.getTargetFrameIndex(FI, Op.getValueType());
614}
615
Dan Gohman94c65662016-02-16 23:48:04 +0000616SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
617 SelectionDAG &DAG) const {
618 // Non-zero depths are not supported by WebAssembly currently. Use the
619 // legalizer's default expansion, which is to return 0 (what this function is
620 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000621 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000622 return SDValue();
623
Matthias Braun941a7052016-07-28 18:40:00 +0000624 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000625 EVT VT = Op.getValueType();
626 unsigned FP =
627 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
628 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
629}
630
JF Bastienaf111db2015-08-24 22:16:48 +0000631SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
632 SelectionDAG &DAG) const {
633 SDLoc DL(Op);
634 const auto *GA = cast<GlobalAddressSDNode>(Op);
635 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000636 assert(GA->getTargetFlags() == 0 &&
637 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000638 if (GA->getAddressSpace() != 0)
639 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000640 return DAG.getNode(
641 WebAssemblyISD::Wrapper, DL, VT,
642 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000643}
644
Derek Schuff3f063292016-02-11 20:57:09 +0000645SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
646 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000647 SDLoc DL(Op);
648 const auto *ES = cast<ExternalSymbolSDNode>(Op);
649 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000650 assert(ES->getTargetFlags() == 0 &&
651 "Unexpected target flags on generic ExternalSymbolSDNode");
652 // Set the TargetFlags to 0x1 which indicates that this is a "function"
653 // symbol rather than a data symbol. We do this unconditionally even though
654 // we don't know anything about the symbol other than its name, because all
655 // external symbols used in target-independent SelectionDAG code are for
656 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000657 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000658 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
659 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000660}
661
Dan Gohman950a13c2015-09-16 16:51:30 +0000662SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
663 SelectionDAG &DAG) const {
664 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000665 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000666 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000667 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
668 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
669 JT->getTargetFlags());
670}
671
672SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
673 SelectionDAG &DAG) const {
674 SDLoc DL(Op);
675 SDValue Chain = Op.getOperand(0);
676 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
677 SDValue Index = Op.getOperand(2);
678 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
679
680 SmallVector<SDValue, 8> Ops;
681 Ops.push_back(Chain);
682 Ops.push_back(Index);
683
684 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
685 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
686
Dan Gohman14026062016-03-08 03:18:12 +0000687 // Add an operand for each case.
688 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
689
Dan Gohman950a13c2015-09-16 16:51:30 +0000690 // TODO: For now, we just pick something arbitrary for a default case for now.
691 // We really want to sniff out the guard and put in the real default case (and
692 // delete the guard).
693 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
694
Dan Gohman14026062016-03-08 03:18:12 +0000695 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000696}
697
Dan Gohman35bfb242015-12-04 23:22:35 +0000698SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
699 SelectionDAG &DAG) const {
700 SDLoc DL(Op);
701 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
702
Derek Schuff27501e22016-02-10 19:51:04 +0000703 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000704 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000705
706 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
707 MFI->getVarargBufferVreg(), PtrVT);
708 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000709 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000710}
711
Dan Gohman10e730a2015-06-29 23:51:55 +0000712//===----------------------------------------------------------------------===//
713// WebAssembly Optimization Hooks
714//===----------------------------------------------------------------------===//