blob: 9e7731997d5841f297afee3264b52b34495ea14a [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000025#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/ErrorHandling.h"
31#include "llvm/Support/raw_ostream.h"
32#include "llvm/Target/TargetOptions.h"
33using namespace llvm;
34
35#define DEBUG_TYPE "wasm-lower"
36
37WebAssemblyTargetLowering::WebAssemblyTargetLowering(
38 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000039 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000040 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
41
JF Bastien71d29ac2015-08-12 17:53:29 +000042 // Booleans always contain 0 or 1.
43 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000044 // WebAssembly does not produce floating-point exceptions on normal floating
45 // point operations.
46 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000047 // We don't know the microarchitecture here, so just reduce register pressure.
48 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000049 // Tell ISel that we have a stack pointer.
50 setStackPointerRegisterToSaveRestore(
51 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
52 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000053 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
54 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
55 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
56 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
JF Bastienb9073fb2015-07-22 21:28:15 +000057 // Compute derived properties from the register classes.
58 computeRegisterProperties(Subtarget->getRegisterInfo());
59
JF Bastienaf111db2015-08-24 22:16:48 +000060 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000061 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000062 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000063 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
64 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000065
Dan Gohman35bfb242015-12-04 23:22:35 +000066 // Take the default expansion for va_arg, va_copy, and va_end. There is no
67 // default action for va_start, so we do that custom.
68 setOperationAction(ISD::VASTART, MVT::Other, Custom);
69 setOperationAction(ISD::VAARG, MVT::Other, Expand);
70 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
71 setOperationAction(ISD::VAEND, MVT::Other, Expand);
72
JF Bastienda06bce2015-08-11 21:02:46 +000073 for (auto T : {MVT::f32, MVT::f64}) {
74 // Don't expand the floating-point types to constant pools.
75 setOperationAction(ISD::ConstantFP, T, Legal);
76 // Expand floating-point comparisons.
77 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
78 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
79 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000080 // Expand floating-point library function operators.
Dan Gohmanebb23542015-12-05 19:15:57 +000081 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW,
Dan Gohman9341c1d2015-12-10 04:52:33 +000082 ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000083 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000084 // Note supported floating-point library function operators that otherwise
85 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000086 for (auto Op :
87 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000088 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000089 // Support minnan and maxnan, which otherwise default to expand.
90 setOperationAction(ISD::FMINNAN, T, Legal);
91 setOperationAction(ISD::FMAXNAN, T, Legal);
JF Bastienda06bce2015-08-11 21:02:46 +000092 }
Dan Gohman32907a62015-08-20 22:57:13 +000093
94 for (auto T : {MVT::i32, MVT::i64}) {
95 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +000096 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +000097 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +000098 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
99 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000100 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000101 setOperationAction(Op, T, Expand);
102 }
103 }
104
105 // As a special case, these operators use the type to mean the type to
106 // sign-extend from.
Dan Gohmana5603b82015-12-10 01:00:19 +0000107 for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
Dan Gohman32907a62015-08-20 22:57:13 +0000108 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
109
110 // Dynamic stack allocation: use the default expansion.
111 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
112 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000113 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000114
Derek Schuff9769deb2015-12-11 23:49:46 +0000115 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000116 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000117
Dan Gohman950a13c2015-09-16 16:51:30 +0000118 // Expand these forms; we pattern-match the forms that we can handle in isel.
119 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
120 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
121 setOperationAction(Op, T, Expand);
122
123 // We have custom switch handling.
124 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
125
JF Bastien73ff6af2015-08-31 22:24:11 +0000126 // WebAssembly doesn't have:
127 // - Floating-point extending loads.
128 // - Floating-point truncating stores.
129 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000130 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000131 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
132 for (auto T : MVT::integer_valuetypes())
133 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
134 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000135
136 // Trap lowers to wasm unreachable
137 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000138}
Dan Gohman10e730a2015-06-29 23:51:55 +0000139
Dan Gohman7b634842015-08-24 18:44:37 +0000140FastISel *WebAssemblyTargetLowering::createFastISel(
141 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
142 return WebAssembly::createFastISel(FuncInfo, LibInfo);
143}
144
JF Bastienaf111db2015-08-24 22:16:48 +0000145bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000146 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000147 // All offsets can be folded.
148 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000149}
150
Dan Gohman7a6b9822015-11-29 22:32:02 +0000151MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000152 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000153 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000154 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000155
156 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000157 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
158 // the count to be an i32.
159 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000160 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000161 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000162 }
163
Dan Gohmana8483752015-12-10 00:26:26 +0000164 MVT Result = MVT::getIntegerVT(BitWidth);
165 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
166 "Unable to represent scalar shift amount type");
167 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000168}
169
Derek Schuff3f063292016-02-11 20:57:09 +0000170const char *WebAssemblyTargetLowering::getTargetNodeName(
171 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000172 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000173 case WebAssemblyISD::FIRST_NUMBER:
174 break;
175#define HANDLE_NODETYPE(NODE) \
176 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000177 return "WebAssemblyISD::" #NODE;
178#include "WebAssemblyISD.def"
179#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000180 }
181 return nullptr;
182}
183
Dan Gohmanf19ed562015-11-13 01:42:29 +0000184std::pair<unsigned, const TargetRegisterClass *>
185WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
186 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
187 // First, see if this is a constraint that directly corresponds to a
188 // WebAssembly register class.
189 if (Constraint.size() == 1) {
190 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000191 case 'r':
192 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
193 if (VT.isInteger() && !VT.isVector()) {
194 if (VT.getSizeInBits() <= 32)
195 return std::make_pair(0U, &WebAssembly::I32RegClass);
196 if (VT.getSizeInBits() <= 64)
197 return std::make_pair(0U, &WebAssembly::I64RegClass);
198 }
199 break;
200 default:
201 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000202 }
203 }
204
205 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
206}
207
Dan Gohman3192ddf2015-11-19 23:04:59 +0000208bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
209 // Assume ctz is a relatively cheap operation.
210 return true;
211}
212
213bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
214 // Assume clz is a relatively cheap operation.
215 return true;
216}
217
Dan Gohman4b9d7912015-12-15 22:01:29 +0000218bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
219 const AddrMode &AM,
220 Type *Ty,
221 unsigned AS) const {
222 // WebAssembly offsets are added as unsigned without wrapping. The
223 // isLegalAddressingMode gives us no way to determine if wrapping could be
224 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000225 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000226
227 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000228 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000229
230 // Everything else is legal.
231 return true;
232}
233
Dan Gohmanbb372242016-01-26 03:39:31 +0000234bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000235 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000236 // WebAssembly supports unaligned accesses, though it should be declared
237 // with the p2align attribute on loads and stores which do so, and there
238 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000239 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000240 // of constants, etc.), WebAssembly implementations will either want the
241 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000242 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000243 return true;
244}
245
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000246bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT, AttributeSet Attr) const {
247 // The current thinking is that wasm engines will perform this optimization,
248 // so we can save on code size.
249 return true;
250}
251
Dan Gohman10e730a2015-06-29 23:51:55 +0000252//===----------------------------------------------------------------------===//
253// WebAssembly Lowering private implementation.
254//===----------------------------------------------------------------------===//
255
256//===----------------------------------------------------------------------===//
257// Lowering Code
258//===----------------------------------------------------------------------===//
259
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000260static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000261 MachineFunction &MF = DAG.getMachineFunction();
262 DAG.getContext()->diagnose(
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000263 DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000264}
265
Dan Gohman85dbdda2015-12-04 17:16:07 +0000266// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000267static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000268 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000269 // conventions. We don't yet have a way to annotate calls with properties like
270 // "cold", and we don't have any call-clobbered registers, so these are mostly
271 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000272 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000273 CallConv == CallingConv::Cold ||
274 CallConv == CallingConv::PreserveMost ||
275 CallConv == CallingConv::PreserveAll ||
276 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000277}
278
Derek Schuff3f063292016-02-11 20:57:09 +0000279SDValue WebAssemblyTargetLowering::LowerCall(
280 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000281 SelectionDAG &DAG = CLI.DAG;
282 SDLoc DL = CLI.DL;
283 SDValue Chain = CLI.Chain;
284 SDValue Callee = CLI.Callee;
285 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000286 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000287
288 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000289 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000290 fail(DL, DAG,
291 "WebAssembly doesn't support language-specific or target-specific "
292 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000293 if (CLI.IsPatchPoint)
294 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
295
Dan Gohman9cc692b2015-10-02 20:54:23 +0000296 // WebAssembly doesn't currently support explicit tail calls. If they are
297 // required, fail. Otherwise, just disable them.
298 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
299 MF.getTarget().Options.GuaranteedTailCallOpt) ||
300 (CLI.CS && CLI.CS->isMustTailCall()))
301 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
302 CLI.IsTailCall = false;
303
JF Bastiend8a9d662015-08-24 21:59:51 +0000304 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000305 if (Ins.size() > 1)
306 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
307
Dan Gohman2d822e72015-12-04 17:12:52 +0000308 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000309 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
310 for (unsigned i = 0; i < Outs.size(); ++i) {
311 const ISD::OutputArg &Out = Outs[i];
312 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000313 if (Out.Flags.isNest())
314 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000315 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000316 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000317 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000318 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000319 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000320 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000321 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Derek Schuff4dd67782016-01-27 21:17:39 +0000322 auto *MFI = MF.getFrameInfo();
Derek Schuff4dd67782016-01-27 21:17:39 +0000323 int FI = MFI->CreateStackObject(Out.Flags.getByValSize(),
324 Out.Flags.getByValAlign(),
325 /*isSS=*/false);
326 SDValue SizeNode =
327 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000328 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000329 Chain = DAG.getMemcpy(
330 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000331 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000332 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
333 OutVal = FINode;
334 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000335 }
336
JF Bastiend8a9d662015-08-24 21:59:51 +0000337 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000338 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000339
340 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000341
JF Bastiend8a9d662015-08-24 21:59:51 +0000342 // Analyze operands of the call, assigning locations to each operand.
343 SmallVector<CCValAssign, 16> ArgLocs;
344 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000345
Dan Gohman35bfb242015-12-04 23:22:35 +0000346 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000347 // Outgoing non-fixed arguments are placed in a buffer. First
348 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000349 for (SDValue Arg :
350 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
351 EVT VT = Arg.getValueType();
352 assert(VT != MVT::iPTR && "Legalized args should be concrete");
353 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000354 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
355 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000356 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
357 Offset, VT.getSimpleVT(),
358 CCValAssign::Full));
359 }
360 }
361
362 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
363
Derek Schuff27501e22016-02-10 19:51:04 +0000364 SDValue FINode;
365 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000366 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000367 // to the stack buffer at the offsets computed above.
Derek Schuff992d83f2016-02-10 20:14:15 +0000368 int FI = MF.getFrameInfo()->CreateStackObject(NumBytes,
369 Layout.getStackAlignment(),
Derek Schuff27501e22016-02-10 19:51:04 +0000370 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000371 unsigned ValNo = 0;
372 SmallVector<SDValue, 8> Chains;
373 for (SDValue Arg :
374 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
375 assert(ArgLocs[ValNo].getValNo() == ValNo &&
376 "ArgLocs should remain in order and only hold varargs args");
377 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000378 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000379 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000380 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000381 Chains.push_back(DAG.getStore(
382 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000383 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000384 }
385 if (!Chains.empty())
386 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000387 } else if (IsVarArg) {
388 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000389 }
390
391 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000392 SmallVector<SDValue, 16> Ops;
393 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000394 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000395
396 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
397 // isn't reliable.
398 Ops.append(OutVals.begin(),
399 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000400 // Add a pointer to the vararg buffer.
401 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000402
Derek Schuff27501e22016-02-10 19:51:04 +0000403 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000404 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000405 assert(!In.Flags.isByVal() && "byval is not valid for return values");
406 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000407 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000408 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000409 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000410 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000411 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000412 fail(DL, DAG,
413 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000414 // Ignore In.getOrigAlign() because all our arguments are passed in
415 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000416 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000417 }
Derek Schuff27501e22016-02-10 19:51:04 +0000418 InTys.push_back(MVT::Other);
419 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000420 SDValue Res =
421 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000422 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000423 if (Ins.empty()) {
424 Chain = Res;
425 } else {
426 InVals.push_back(Res);
427 Chain = Res.getValue(1);
428 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000429
JF Bastiend8a9d662015-08-24 21:59:51 +0000430 return Chain;
431}
432
JF Bastienb9073fb2015-07-22 21:28:15 +0000433bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000434 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
435 const SmallVectorImpl<ISD::OutputArg> &Outs,
436 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000437 // WebAssembly can't currently handle returning tuples.
438 return Outs.size() <= 1;
439}
440
441SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000442 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000443 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000444 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000445 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000446 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000447 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000448 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
449
JF Bastien600aee92015-07-31 17:53:38 +0000450 SmallVector<SDValue, 4> RetOps(1, Chain);
451 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000452 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000453
Dan Gohman754cd112015-11-11 01:33:02 +0000454 // Record the number and types of the return values.
455 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000456 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
457 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000458 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000459 if (Out.Flags.isInAlloca())
460 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000461 if (Out.Flags.isInConsecutiveRegs())
462 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
463 if (Out.Flags.isInConsecutiveRegsLast())
464 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000465 }
466
JF Bastienb9073fb2015-07-22 21:28:15 +0000467 return Chain;
468}
469
470SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000471 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000472 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
473 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000474 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff27501e22016-02-10 19:51:04 +0000475 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
JF Bastienb9073fb2015-07-22 21:28:15 +0000476
Dan Gohman85dbdda2015-12-04 17:16:07 +0000477 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000478 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000479
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000480 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
481 // of the incoming values before they're represented by virtual registers.
482 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
483
JF Bastien600aee92015-07-31 17:53:38 +0000484 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000485 if (In.Flags.isInAlloca())
486 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
487 if (In.Flags.isNest())
488 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000489 if (In.Flags.isInConsecutiveRegs())
490 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
491 if (In.Flags.isInConsecutiveRegsLast())
492 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000493 // Ignore In.getOrigAlign() because all our arguments are passed in
494 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000495 InVals.push_back(
496 In.Used
497 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000498 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000499 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000500
501 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000502 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000503 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000504
Derek Schuff27501e22016-02-10 19:51:04 +0000505 // Varargs are copied into a buffer allocated by the caller, and a pointer to
506 // the buffer is passed as an argument.
507 if (IsVarArg) {
508 MVT PtrVT = getPointerTy(MF.getDataLayout());
509 unsigned VarargVreg =
510 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
511 MFI->setVarargBufferVreg(VarargVreg);
512 Chain = DAG.getCopyToReg(
513 Chain, DL, VarargVreg,
514 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
515 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
516 MFI->addParam(PtrVT);
517 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000518
JF Bastienb9073fb2015-07-22 21:28:15 +0000519 return Chain;
520}
521
Dan Gohman10e730a2015-06-29 23:51:55 +0000522//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000523// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000524//===----------------------------------------------------------------------===//
525
JF Bastienaf111db2015-08-24 22:16:48 +0000526SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
527 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000528 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000529 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000530 default:
531 llvm_unreachable("unimplemented operation lowering");
532 return SDValue();
533 case ISD::FrameIndex:
534 return LowerFrameIndex(Op, DAG);
535 case ISD::GlobalAddress:
536 return LowerGlobalAddress(Op, DAG);
537 case ISD::ExternalSymbol:
538 return LowerExternalSymbol(Op, DAG);
539 case ISD::JumpTable:
540 return LowerJumpTable(Op, DAG);
541 case ISD::BR_JT:
542 return LowerBR_JT(Op, DAG);
543 case ISD::VASTART:
544 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000545 case ISD::BlockAddress:
546 case ISD::BRIND:
547 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
548 return SDValue();
549 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
550 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
551 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000552 case ISD::FRAMEADDR:
553 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000554 case ISD::CopyToReg:
555 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000556 }
557}
558
Derek Schuffaadc89c2016-02-16 18:18:36 +0000559SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
560 SelectionDAG &DAG) const {
561 SDValue Src = Op.getOperand(2);
562 if (isa<FrameIndexSDNode>(Src.getNode())) {
563 // CopyToReg nodes don't support FrameIndex operands. Other targets select
564 // the FI to some LEA-like instruction, but since we don't have that, we
565 // need to insert some kind of instruction that can take an FI operand and
566 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
567 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000568 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000569 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000570 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000571 EVT VT = Src.getValueType();
572 SDValue Copy(
573 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_LOCAL_I32
574 : WebAssembly::COPY_LOCAL_I64,
575 DL, VT, Src),
576 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000577 return Op.getNode()->getNumValues() == 1
578 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
579 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
580 ? Op.getOperand(3)
581 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000582 }
583 return SDValue();
584}
585
Derek Schuff9769deb2015-12-11 23:49:46 +0000586SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
587 SelectionDAG &DAG) const {
588 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
589 return DAG.getTargetFrameIndex(FI, Op.getValueType());
590}
591
Dan Gohman94c65662016-02-16 23:48:04 +0000592SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
593 SelectionDAG &DAG) const {
594 // Non-zero depths are not supported by WebAssembly currently. Use the
595 // legalizer's default expansion, which is to return 0 (what this function is
596 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000597 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000598 return SDValue();
599
600 DAG.getMachineFunction().getFrameInfo()->setFrameAddressIsTaken(true);
601 EVT VT = Op.getValueType();
602 unsigned FP =
603 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
604 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
605}
606
JF Bastienaf111db2015-08-24 22:16:48 +0000607SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
608 SelectionDAG &DAG) const {
609 SDLoc DL(Op);
610 const auto *GA = cast<GlobalAddressSDNode>(Op);
611 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000612 assert(GA->getTargetFlags() == 0 &&
613 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000614 if (GA->getAddressSpace() != 0)
615 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000616 return DAG.getNode(
617 WebAssemblyISD::Wrapper, DL, VT,
618 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000619}
620
Derek Schuff3f063292016-02-11 20:57:09 +0000621SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
622 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000623 SDLoc DL(Op);
624 const auto *ES = cast<ExternalSymbolSDNode>(Op);
625 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000626 assert(ES->getTargetFlags() == 0 &&
627 "Unexpected target flags on generic ExternalSymbolSDNode");
628 // Set the TargetFlags to 0x1 which indicates that this is a "function"
629 // symbol rather than a data symbol. We do this unconditionally even though
630 // we don't know anything about the symbol other than its name, because all
631 // external symbols used in target-independent SelectionDAG code are for
632 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000633 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000634 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
635 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000636}
637
Dan Gohman950a13c2015-09-16 16:51:30 +0000638SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
639 SelectionDAG &DAG) const {
640 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000641 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000642 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000643 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
644 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
645 JT->getTargetFlags());
646}
647
648SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
649 SelectionDAG &DAG) const {
650 SDLoc DL(Op);
651 SDValue Chain = Op.getOperand(0);
652 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
653 SDValue Index = Op.getOperand(2);
654 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
655
656 SmallVector<SDValue, 8> Ops;
657 Ops.push_back(Chain);
658 Ops.push_back(Index);
659
660 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
661 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
662
Dan Gohman14026062016-03-08 03:18:12 +0000663 // Add an operand for each case.
664 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
665
Dan Gohman950a13c2015-09-16 16:51:30 +0000666 // TODO: For now, we just pick something arbitrary for a default case for now.
667 // We really want to sniff out the guard and put in the real default case (and
668 // delete the guard).
669 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
670
Dan Gohman14026062016-03-08 03:18:12 +0000671 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000672}
673
Dan Gohman35bfb242015-12-04 23:22:35 +0000674SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
675 SelectionDAG &DAG) const {
676 SDLoc DL(Op);
677 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
678
Derek Schuff27501e22016-02-10 19:51:04 +0000679 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000680 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000681
682 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
683 MFI->getVarargBufferVreg(), PtrVT);
684 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000685 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000686}
687
Dan Gohman10e730a2015-06-29 23:51:55 +0000688//===----------------------------------------------------------------------===//
689// WebAssembly Optimization Hooks
690//===----------------------------------------------------------------------===//