| Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 9 | // | 
| Eric Christopher | 5dc19f9 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 10 | // This file describes the Mips FPU instruction set. | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 11 | // | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 13 |  | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 15 | // Floating Point Instructions | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 16 | // ------------------------ | 
|  | 17 | // * 64bit fp: | 
|  | 18 | //    - 32 64-bit registers (default mode) | 
|  | 19 | //    - 16 even 32-bit registers (32-bit compatible mode) for | 
|  | 20 | //      single and double access. | 
|  | 21 | // * 32bit fp: | 
|  | 22 | //    - 16 even 32-bit registers - single and double (aliased) | 
|  | 23 | //    - 32 32-bit registers (within single-only mode) | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 24 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 25 |  | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 26 | // Floating Point Compare and Branch | 
|  | 27 | def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>, | 
|  | 28 | SDTCisVT<1, i32>, | 
|  | 29 | SDTCisVT<2, OtherVT>]>; | 
|  | 30 | def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>, | 
|  | 31 | SDTCisVT<2, i32>]>; | 
| Akira Hatanaka | 8bce21c | 2013-07-26 20:51:20 +0000 | [diff] [blame] | 32 | def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>, | 
|  | 33 | SDTCisSameAs<1, 3>]>; | 
| Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 34 | def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>; | 
| Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 35 | def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, | 
|  | 36 | SDTCisVT<1, i32>, | 
|  | 37 | SDTCisSameAs<1, 2>]>; | 
|  | 38 | def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, | 
|  | 39 | SDTCisVT<1, f64>, | 
| Akira Hatanaka | f25c37e | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 40 | SDTCisVT<2, i32>]>; | 
| Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 41 |  | 
| Stefan Maksimovic | be0bc71 | 2017-07-20 13:08:18 +0000 | [diff] [blame] | 42 | def SDT_MipsMTC1_D64 : SDTypeProfile<1, 1, [SDTCisVT<0, f64>, | 
|  | 43 | SDTCisVT<1, i32>]>; | 
|  | 44 |  | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 45 | def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>; | 
| Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 46 | def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>; | 
|  | 47 | def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>; | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 48 | def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond, | 
|  | 49 | [SDNPHasChain, SDNPOptInGlue]>; | 
| Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 50 | def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>; | 
| Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 51 | def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>; | 
|  | 52 | def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64", | 
|  | 53 | SDT_MipsExtractElementF64>; | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 54 |  | 
| Stefan Maksimovic | be0bc71 | 2017-07-20 13:08:18 +0000 | [diff] [blame] | 55 | def MipsMTC1_D64 : SDNode<"MipsISD::MTC1_D64", SDT_MipsMTC1_D64>; | 
|  | 56 |  | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 57 | // Operand for printing out a condition code. | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 58 | let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in | 
|  | 59 | def condcode : Operand<i32>; | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 60 |  | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 61 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 62 | // Feature predicates. | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 63 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 64 |  | 
| Eric Christopher | 22405e4 | 2014-07-10 17:26:51 +0000 | [diff] [blame] | 65 | def IsFP64bit        : Predicate<"Subtarget->isFP64bit()">, | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 66 | AssemblerPredicate<"FeatureFP64Bit">; | 
| Eric Christopher | 22405e4 | 2014-07-10 17:26:51 +0000 | [diff] [blame] | 67 | def NotFP64bit       : Predicate<"!Subtarget->isFP64bit()">, | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 68 | AssemblerPredicate<"!FeatureFP64Bit">; | 
| Eric Christopher | 22405e4 | 2014-07-10 17:26:51 +0000 | [diff] [blame] | 69 | def IsSingleFloat    : Predicate<"Subtarget->isSingleFloat()">, | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 70 | AssemblerPredicate<"FeatureSingleFloat">; | 
| Eric Christopher | 22405e4 | 2014-07-10 17:26:51 +0000 | [diff] [blame] | 71 | def IsNotSingleFloat : Predicate<"!Subtarget->isSingleFloat()">, | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 72 | AssemblerPredicate<"!FeatureSingleFloat">; | 
| Eric Christopher | e8ae3e3 | 2015-05-07 23:10:21 +0000 | [diff] [blame] | 73 | def IsNotSoftFloat   : Predicate<"!Subtarget->useSoftFloat()">, | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 74 | AssemblerPredicate<"!FeatureSoftFloat">; | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 75 |  | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 76 | //===----------------------------------------------------------------------===// | 
|  | 77 | // Mips FGR size adjectives. | 
|  | 78 | // They are mutually exclusive. | 
|  | 79 | //===----------------------------------------------------------------------===// | 
|  | 80 |  | 
|  | 81 | class FGR_32 { list<Predicate> FGRPredicates = [NotFP64bit]; } | 
|  | 82 | class FGR_64 { list<Predicate> FGRPredicates = [IsFP64bit]; } | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 83 | class HARDFLOAT { list<Predicate> HardFloatPredicate = [IsNotSoftFloat]; } | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 84 |  | 
|  | 85 | //===----------------------------------------------------------------------===// | 
|  | 86 |  | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 87 | // FP immediate patterns. | 
|  | 88 | def fpimm0 : PatLeaf<(fpimm), [{ | 
|  | 89 | return N->isExactlyValue(+0.0); | 
|  | 90 | }]>; | 
|  | 91 |  | 
|  | 92 | def fpimm0neg : PatLeaf<(fpimm), [{ | 
|  | 93 | return N->isExactlyValue(-0.0); | 
|  | 94 | }]>; | 
|  | 95 |  | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 96 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 97 | // Instruction Class Templates | 
|  | 98 | // | 
| Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 99 | // A set of multiclasses is used to address the register usage. | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 100 | // | 
| Jakob Stoklund Olesen | 6728958 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 101 | // S32 - single precision in 16 32bit even fp registers | 
| Bruno Cardoso Lopes | 9b9586a | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 102 | //       single precision in 32 32bit fp registers in SingleOnly mode | 
| Jakob Stoklund Olesen | 6728958 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 103 | // S64 - single precision in 32 64bit fp registers (In64BitMode) | 
| Bruno Cardoso Lopes | 9b9586a | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 104 | // D32 - double precision in 16 32bit even fp registers | 
|  | 105 | // D64 - double precision in 32 64bit fp registers (In64BitMode) | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 106 | // | 
| Jakob Stoklund Olesen | 6728958 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 107 | // Only S32 and D32 are supported right now. | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 108 | //===----------------------------------------------------------------------===// | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 109 | class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm, | 
| Akira Hatanaka | 29b5138 | 2012-12-13 01:07:37 +0000 | [diff] [blame] | 110 | SDPatternOperator OpNode= null_frag> : | 
|  | 111 | InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft), | 
|  | 112 | !strconcat(opstr, "\t$fd, $fs, $ft"), | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 113 | [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr>, | 
|  | 114 | HARDFLOAT { | 
| Akira Hatanaka | 29b5138 | 2012-12-13 01:07:37 +0000 | [diff] [blame] | 115 | let isCommutable = IsComm; | 
|  | 116 | } | 
|  | 117 |  | 
|  | 118 | multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm, | 
|  | 119 | SDPatternOperator OpNode = null_frag> { | 
| Toma Tabacu | 8b3345b | 2015-05-08 12:15:04 +0000 | [diff] [blame] | 120 | def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>, FGR_32; | 
|  | 121 | def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin, IsComm, OpNode>, FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 122 | string DecoderNamespace = "MipsFP64"; | 
| Akira Hatanaka | 29b5138 | 2012-12-13 01:07:37 +0000 | [diff] [blame] | 123 | } | 
|  | 124 | } | 
|  | 125 |  | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 126 | class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, | 
| Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 127 | InstrItinClass Itin, SDPatternOperator OpNode= null_frag> : | 
|  | 128 | InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"), | 
| Zoran Jovanovic | ce02486 | 2013-12-20 15:44:08 +0000 | [diff] [blame] | 129 | [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>, | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 130 | HARDFLOAT, | 
| Akira Hatanaka | 28aed9c | 2013-01-25 00:20:39 +0000 | [diff] [blame] | 131 | NeverHasSideEffects; | 
| Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 132 |  | 
|  | 133 | multiclass ABSS_M<string opstr, InstrItinClass Itin, | 
|  | 134 | SDPatternOperator OpNode= null_frag> { | 
| Zoran Jovanovic | ce02486 | 2013-12-20 15:44:08 +0000 | [diff] [blame] | 135 | def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>, | 
| Toma Tabacu | 8b3345b | 2015-05-08 12:15:04 +0000 | [diff] [blame] | 136 | FGR_32; | 
|  | 137 | def _D64 : ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>, FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 138 | string DecoderNamespace = "MipsFP64"; | 
| Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 139 | } | 
|  | 140 | } | 
|  | 141 |  | 
|  | 142 | multiclass ROUND_M<string opstr, InstrItinClass Itin> { | 
| Toma Tabacu | 8b3345b | 2015-05-08 12:15:04 +0000 | [diff] [blame] | 143 | def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>, FGR_32; | 
| Hrvoje Varga | e51b0e1 | 2015-12-01 11:59:21 +0000 | [diff] [blame] | 144 | def _D64 : StdMMR6Rel, ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>, FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 145 | let DecoderNamespace = "MipsFP64"; | 
| Akira Hatanaka | dea8f61 | 2012-12-13 01:14:07 +0000 | [diff] [blame] | 146 | } | 
|  | 147 | } | 
|  | 148 |  | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 149 | class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, | 
| Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 150 | InstrItinClass Itin, SDPatternOperator OpNode= null_frag> : | 
|  | 151 | InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"), | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 152 | [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>, HARDFLOAT; | 
| Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 153 |  | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 154 | class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, | 
| Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 155 | InstrItinClass Itin, SDPatternOperator OpNode= null_frag> : | 
|  | 156 | InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"), | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 157 | [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>, HARDFLOAT; | 
| Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 158 |  | 
| Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 159 | class MTC1_64_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC, | 
|  | 160 | InstrItinClass Itin> : | 
|  | 161 | InstSE<(outs DstRC:$fs), (ins DstRC:$fs_in, SrcRC:$rt), | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 162 | !strconcat(opstr, "\t$rt, $fs"), [], Itin, FrmFR, opstr>, HARDFLOAT { | 
| Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 163 | // $fs_in is part of a white lie to work around a widespread bug in the FPU | 
|  | 164 | // implementation. See expandBuildPairF64 for details. | 
|  | 165 | let Constraints = "$fs = $fs_in"; | 
|  | 166 | } | 
|  | 167 |  | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 168 | class LW_FT<string opstr, RegisterOperand RC, DAGOperand MO, | 
|  | 169 | InstrItinClass Itin, SDPatternOperator OpNode = null_frag> : | 
|  | 170 | InstSE<(outs RC:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"), | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 171 | [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr>, | 
|  | 172 | HARDFLOAT { | 
| Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 173 | let DecoderMethod = "DecodeFMem"; | 
| Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 174 | let mayLoad = 1; | 
| Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 175 | } | 
|  | 176 |  | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 177 | class SW_FT<string opstr, RegisterOperand RC, DAGOperand MO, | 
|  | 178 | InstrItinClass Itin, SDPatternOperator OpNode = null_frag> : | 
|  | 179 | InstSE<(outs), (ins RC:$rt, MO:$addr), !strconcat(opstr, "\t$rt, $addr"), | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 180 | [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr>, HARDFLOAT { | 
| Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 181 | let DecoderMethod = "DecodeFMem"; | 
| Akira Hatanaka | 9edae02 | 2013-05-13 18:23:35 +0000 | [diff] [blame] | 182 | let mayStore = 1; | 
| Akira Hatanaka | 92994f4 | 2012-12-13 01:24:00 +0000 | [diff] [blame] | 183 | } | 
| Akira Hatanaka | 2b75dde | 2012-12-13 01:16:49 +0000 | [diff] [blame] | 184 |  | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 185 | class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, | 
| Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 186 | SDPatternOperator OpNode = null_frag> : | 
|  | 187 | InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft), | 
|  | 188 | !strconcat(opstr, "\t$fd, $fr, $fs, $ft"), | 
| Zoran Jovanovic | 8876be3 | 2013-12-25 10:09:27 +0000 | [diff] [blame] | 189 | [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin, | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 190 | FrmFR, opstr>, HARDFLOAT; | 
| Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 191 |  | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 192 | class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, | 
| Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 193 | SDPatternOperator OpNode = null_frag> : | 
|  | 194 | InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft), | 
|  | 195 | !strconcat(opstr, "\t$fd, $fr, $fs, $ft"), | 
|  | 196 | [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))], | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 197 | Itin, FrmFR, opstr>, HARDFLOAT; | 
| Akira Hatanaka | b0d4acb | 2012-12-13 01:27:48 +0000 | [diff] [blame] | 198 |  | 
| Akira Hatanaka | 9bfa2e2 | 2013-08-28 00:55:15 +0000 | [diff] [blame] | 199 | class LWXC1_FT<string opstr, RegisterOperand DRC, | 
| Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 200 | InstrItinClass Itin, SDPatternOperator OpNode = null_frag> : | 
| Akira Hatanaka | 9bfa2e2 | 2013-08-28 00:55:15 +0000 | [diff] [blame] | 201 | InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index), | 
| Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 202 | !strconcat(opstr, "\t$fd, ${index}(${base})"), | 
| Zoran Jovanovic | ce02486 | 2013-12-20 15:44:08 +0000 | [diff] [blame] | 203 | [(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin, | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 204 | FrmFI, opstr>, HARDFLOAT { | 
| Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 205 | let AddedComplexity = 20; | 
|  | 206 | } | 
| Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 207 |  | 
| Akira Hatanaka | 9bfa2e2 | 2013-08-28 00:55:15 +0000 | [diff] [blame] | 208 | class SWXC1_FT<string opstr, RegisterOperand DRC, | 
| Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 209 | InstrItinClass Itin, SDPatternOperator OpNode = null_frag> : | 
| Akira Hatanaka | 9bfa2e2 | 2013-08-28 00:55:15 +0000 | [diff] [blame] | 210 | InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index), | 
| Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 211 | !strconcat(opstr, "\t$fs, ${index}(${base})"), | 
| Zoran Jovanovic | ce02486 | 2013-12-20 15:44:08 +0000 | [diff] [blame] | 212 | [(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin, | 
| Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 213 | FrmFI, opstr>, HARDFLOAT { | 
| Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 214 | let AddedComplexity = 20; | 
|  | 215 | } | 
| Akira Hatanaka | cd3dfd2 | 2012-12-13 01:30:49 +0000 | [diff] [blame] | 216 |  | 
| Zoran Jovanovic | ce02486 | 2013-12-20 15:44:08 +0000 | [diff] [blame] | 217 | class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin, | 
| Simon Dardis | c8e33c5 | 2017-09-28 15:24:07 +0000 | [diff] [blame] | 218 | SDPatternOperator Op = null_frag> : | 
| Zoran Jovanovic | ce02486 | 2013-12-20 15:44:08 +0000 | [diff] [blame] | 219 | InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset), | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 220 | !strconcat(opstr, "\t$fcc, $offset"), | 
|  | 221 | [(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin, | 
|  | 222 | FrmFI, opstr>, HARDFLOAT { | 
| Akira Hatanaka | fd9163b | 2012-12-13 01:32:36 +0000 | [diff] [blame] | 223 | let isBranch = 1; | 
|  | 224 | let isTerminator = 1; | 
| Simon Dardis | c8e33c5 | 2017-09-28 15:24:07 +0000 | [diff] [blame] | 225 | let hasDelaySlot = 1; | 
|  | 226 | let Defs = [AT]; | 
|  | 227 | let hasFCCRegOperand = 1; | 
|  | 228 | } | 
|  | 229 |  | 
|  | 230 | class BC1XL_FT<string opstr, DAGOperand opnd, InstrItinClass Itin> : | 
|  | 231 | InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset), | 
|  | 232 | !strconcat(opstr, "\t$fcc, $offset"), [], Itin, | 
|  | 233 | FrmFI, opstr>, HARDFLOAT { | 
|  | 234 | let isBranch = 1; | 
|  | 235 | let isTerminator = 1; | 
|  | 236 | let hasDelaySlot = 1; | 
| Akira Hatanaka | fd9163b | 2012-12-13 01:32:36 +0000 | [diff] [blame] | 237 | let Defs = [AT]; | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 238 | let hasFCCRegOperand = 1; | 
| Akira Hatanaka | fd9163b | 2012-12-13 01:32:36 +0000 | [diff] [blame] | 239 | } | 
|  | 240 |  | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 241 | class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin, | 
|  | 242 | SDPatternOperator OpNode = null_frag>  : | 
|  | 243 | InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond), | 
|  | 244 | !strconcat("c.$cond.", typestr, "\t$fs, $ft"), | 
|  | 245 | [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR, | 
|  | 246 | !strconcat("c.$cond.", typestr)>, HARDFLOAT { | 
|  | 247 | let Defs = [FCC0]; | 
|  | 248 | let isCodeGenOnly = 1; | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 249 | let hasFCCRegOperand = 1; | 
| Simon Dardis | 8efa979 | 2016-09-09 09:22:52 +0000 | [diff] [blame] | 250 | } | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 251 |  | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 252 |  | 
|  | 253 | // Note: MIPS-IV introduced $fcc1-$fcc7 and renamed FCSR31[23] $fcc0. Rather | 
|  | 254 | //       duplicating the instruction definition for MIPS1 - MIPS3, we expand | 
|  | 255 | //       c.cond.ft if necessary, and reject it after constructing the | 
|  | 256 | //       instruction if the ISA doesn't support it. | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 257 | class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC, | 
|  | 258 | InstrItinClass itin>  : | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 259 | InstSE<(outs FCCRegsOpnd:$fcc), (ins RC:$fs, RC:$ft), | 
|  | 260 | !strconcat("c.", CondStr, ".", Typestr, "\t$fcc, $fs, $ft"), [], itin, | 
|  | 261 | FrmFR>, HARDFLOAT { | 
|  | 262 | let isCompare = 1; | 
|  | 263 | let hasFCCRegOperand = 1; | 
|  | 264 | } | 
|  | 265 |  | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 266 |  | 
| Daniel Sanders | f28bf76 | 2014-08-17 19:47:47 +0000 | [diff] [blame] | 267 | multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt, | 
|  | 268 | InstrItinClass itin> { | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 269 | def C_F_#NAME : MMRel, C_COND_FT<"f", TypeStr, RC, itin>, | 
|  | 270 | C_COND_FM<fmt, 0> { | 
|  | 271 | let BaseOpcode = "c.f."#NAME; | 
|  | 272 | let isCommutable = 1; | 
|  | 273 | } | 
|  | 274 | def C_UN_#NAME : MMRel, C_COND_FT<"un", TypeStr, RC, itin>, | 
|  | 275 | C_COND_FM<fmt, 1> { | 
|  | 276 | let BaseOpcode = "c.un."#NAME; | 
|  | 277 | let isCommutable = 1; | 
|  | 278 | } | 
|  | 279 | def C_EQ_#NAME : MMRel, C_COND_FT<"eq", TypeStr, RC, itin>, | 
|  | 280 | C_COND_FM<fmt, 2> { | 
|  | 281 | let BaseOpcode = "c.eq."#NAME; | 
|  | 282 | let isCommutable = 1; | 
|  | 283 | } | 
|  | 284 | def C_UEQ_#NAME : MMRel, C_COND_FT<"ueq", TypeStr, RC, itin>, | 
|  | 285 | C_COND_FM<fmt, 3> { | 
|  | 286 | let BaseOpcode = "c.ueq."#NAME; | 
|  | 287 | let isCommutable = 1; | 
|  | 288 | } | 
|  | 289 | def C_OLT_#NAME : MMRel, C_COND_FT<"olt", TypeStr, RC, itin>, | 
|  | 290 | C_COND_FM<fmt, 4> { | 
|  | 291 | let BaseOpcode = "c.olt."#NAME; | 
|  | 292 | } | 
|  | 293 | def C_ULT_#NAME : MMRel, C_COND_FT<"ult", TypeStr, RC, itin>, | 
|  | 294 | C_COND_FM<fmt, 5> { | 
|  | 295 | let BaseOpcode = "c.ult."#NAME; | 
|  | 296 | } | 
|  | 297 | def C_OLE_#NAME : MMRel, C_COND_FT<"ole", TypeStr, RC, itin>, | 
|  | 298 | C_COND_FM<fmt, 6> { | 
|  | 299 | let BaseOpcode = "c.ole."#NAME; | 
|  | 300 | } | 
|  | 301 | def C_ULE_#NAME : MMRel, C_COND_FT<"ule", TypeStr, RC, itin>, | 
|  | 302 | C_COND_FM<fmt, 7> { | 
|  | 303 | let BaseOpcode = "c.ule."#NAME; | 
|  | 304 | } | 
|  | 305 | def C_SF_#NAME : MMRel, C_COND_FT<"sf", TypeStr, RC, itin>, | 
|  | 306 | C_COND_FM<fmt, 8> { | 
|  | 307 | let BaseOpcode = "c.sf."#NAME; | 
|  | 308 | let isCommutable = 1; | 
|  | 309 | } | 
|  | 310 | def C_NGLE_#NAME : MMRel, C_COND_FT<"ngle", TypeStr, RC, itin>, | 
|  | 311 | C_COND_FM<fmt, 9> { | 
|  | 312 | let BaseOpcode = "c.ngle."#NAME; | 
|  | 313 | } | 
|  | 314 | def C_SEQ_#NAME : MMRel, C_COND_FT<"seq", TypeStr, RC, itin>, | 
|  | 315 | C_COND_FM<fmt, 10> { | 
|  | 316 | let BaseOpcode = "c.seq."#NAME; | 
|  | 317 | let isCommutable = 1; | 
|  | 318 | } | 
|  | 319 | def C_NGL_#NAME : MMRel, C_COND_FT<"ngl", TypeStr, RC, itin>, | 
|  | 320 | C_COND_FM<fmt, 11> { | 
|  | 321 | let BaseOpcode = "c.ngl."#NAME; | 
|  | 322 | } | 
|  | 323 | def C_LT_#NAME : MMRel, C_COND_FT<"lt", TypeStr, RC, itin>, | 
|  | 324 | C_COND_FM<fmt, 12> { | 
|  | 325 | let BaseOpcode = "c.lt."#NAME; | 
|  | 326 | } | 
|  | 327 | def C_NGE_#NAME : MMRel, C_COND_FT<"nge", TypeStr, RC, itin>, | 
|  | 328 | C_COND_FM<fmt, 13> { | 
|  | 329 | let BaseOpcode = "c.nge."#NAME; | 
|  | 330 | } | 
|  | 331 | def C_LE_#NAME : MMRel, C_COND_FT<"le", TypeStr, RC, itin>, | 
|  | 332 | C_COND_FM<fmt, 14> { | 
|  | 333 | let BaseOpcode = "c.le."#NAME; | 
|  | 334 | } | 
|  | 335 | def C_NGT_#NAME : MMRel, C_COND_FT<"ngt", TypeStr, RC, itin>, | 
|  | 336 | C_COND_FM<fmt, 15> { | 
|  | 337 | let BaseOpcode = "c.ngt."#NAME; | 
|  | 338 | } | 
| Vladimir Medic | 64828a1 | 2013-07-16 10:07:14 +0000 | [diff] [blame] | 339 | } | 
|  | 340 |  | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 341 | let AdditionalPredicates = [NotInMicroMips] in { | 
| Daniel Sanders | f28bf76 | 2014-08-17 19:47:47 +0000 | [diff] [blame] | 342 | defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>, ISA_MIPS1_NOT_32R6_64R6; | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 343 | defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6, | 
|  | 344 | FGR_32; | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 345 | let DecoderNamespace = "MipsFP64" in | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 346 | defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6, | 
|  | 347 | FGR_64; | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 348 | } | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 349 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 350 | // Floating Point Instructions | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 351 | //===----------------------------------------------------------------------===// | 
| Hrvoje Varga | e51b0e1 | 2015-12-01 11:59:21 +0000 | [diff] [blame] | 352 | def ROUND_W_S  : MMRel, StdMMR6Rel, ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>, | 
| Daniel Sanders | d39320c | 2014-05-08 12:40:48 +0000 | [diff] [blame] | 353 | ABSS_FM<0xc, 16>, ISA_MIPS2; | 
| Hrvoje Varga | e51b0e1 | 2015-12-01 11:59:21 +0000 | [diff] [blame] | 354 | defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>, ISA_MIPS2; | 
| Zoran Jovanovic | 7b85682 | 2015-09-07 13:01:04 +0000 | [diff] [blame] | 355 | def TRUNC_W_S  : MMRel, StdMMR6Rel, ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>, | 
| Daniel Sanders | d39320c | 2014-05-08 12:40:48 +0000 | [diff] [blame] | 356 | ABSS_FM<0xd, 16>, ISA_MIPS2; | 
| Zoran Jovanovic | 7b85682 | 2015-09-07 13:01:04 +0000 | [diff] [blame] | 357 | def CEIL_W_S   : MMRel, StdMMR6Rel, ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>, | 
| Daniel Sanders | d39320c | 2014-05-08 12:40:48 +0000 | [diff] [blame] | 358 | ABSS_FM<0xe, 16>, ISA_MIPS2; | 
| Zoran Jovanovic | 7b85682 | 2015-09-07 13:01:04 +0000 | [diff] [blame] | 359 | def FLOOR_W_S  : MMRel, StdMMR6Rel, ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>, | 
| Daniel Sanders | d39320c | 2014-05-08 12:40:48 +0000 | [diff] [blame] | 360 | ABSS_FM<0xf, 16>, ISA_MIPS2; | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 361 | let AdditionalPredicates = [NotInMicroMips] in | 
|  | 362 | def CVT_W_S    : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>, | 
|  | 363 | ABSS_FM<0x24, 16>, ISA_MIPS1; | 
| Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 364 |  | 
| Daniel Sanders | d39320c | 2014-05-08 12:40:48 +0000 | [diff] [blame] | 365 | defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>, ISA_MIPS2; | 
|  | 366 | defm CEIL_W  : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>, ISA_MIPS2; | 
|  | 367 | defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>, ISA_MIPS2; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 368 | let AdditionalPredicates = [NotInMicroMips] in { | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 369 | defm CVT_W   : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>, ISA_MIPS1; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 370 | } | 
| Akira Hatanaka | e986a59 | 2012-12-13 00:29:29 +0000 | [diff] [blame] | 371 |  | 
| Simon Dardis | f45a59f | 2016-10-05 16:11:01 +0000 | [diff] [blame] | 372 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 373 | def RECIP_S : MMRel, ABSS_FT<"recip.s", FGR32Opnd, FGR32Opnd, II_RECIP_S>, | 
|  | 374 | ABSS_FM<0b010101, 0x10>, INSN_MIPS4_32R2; | 
| Simon Dardis | 96d35fe | 2017-10-10 14:41:11 +0000 | [diff] [blame] | 375 | def RECIP_D32 : MMRel, ABSS_FT<"recip.d", AFGR64Opnd, AFGR64Opnd, II_RECIP_D>, | 
|  | 376 | ABSS_FM<0b010101, 0x11>, INSN_MIPS4_32R2, FGR_32 { | 
|  | 377 | let BaseOpcode = "RECIP_D32"; | 
|  | 378 | } | 
|  | 379 | let DecoderNamespace = "MipsFP64" in | 
|  | 380 | def RECIP_D64 : MMRel, ABSS_FT<"recip.d", FGR64Opnd, FGR64Opnd, | 
|  | 381 | II_RECIP_D>, ABSS_FM<0b010101, 0x11>, | 
|  | 382 | INSN_MIPS4_32R2, FGR_64; | 
| Simon Dardis | f45a59f | 2016-10-05 16:11:01 +0000 | [diff] [blame] | 383 | def RSQRT_S : MMRel, ABSS_FT<"rsqrt.s", FGR32Opnd, FGR32Opnd, II_RSQRT_S>, | 
|  | 384 | ABSS_FM<0b010110, 0x10>, INSN_MIPS4_32R2; | 
| Simon Dardis | 96d35fe | 2017-10-10 14:41:11 +0000 | [diff] [blame] | 385 | def RSQRT_D32 : MMRel, ABSS_FT<"rsqrt.d", AFGR64Opnd, AFGR64Opnd, II_RSQRT_D>, | 
|  | 386 | ABSS_FM<0b010110, 0x11>, INSN_MIPS4_32R2, FGR_32 { | 
|  | 387 | let BaseOpcode = "RSQRT_D32"; | 
|  | 388 | } | 
|  | 389 | let DecoderNamespace = "MipsFP64" in | 
|  | 390 | def RSQRT_D64 : MMRel, ABSS_FT<"rsqrt.d", FGR64Opnd, FGR64Opnd, | 
|  | 391 | II_RSQRT_D>, ABSS_FM<0b010110, 0x11>, | 
|  | 392 | INSN_MIPS4_32R2, FGR_64; | 
| Simon Dardis | f45a59f | 2016-10-05 16:11:01 +0000 | [diff] [blame] | 393 | } | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 394 | let DecoderNamespace = "MipsFP64" in { | 
| Hrvoje Varga | e51b0e1 | 2015-12-01 11:59:21 +0000 | [diff] [blame] | 395 | let AdditionalPredicates = [NotInMicroMips] in { | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 396 | def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 397 | ABSS_FM<0x8, 16>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 398 | def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 399 | ABSS_FM<0x8, 17>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 400 | def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 401 | ABSS_FM<0x9, 16>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 402 | def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 403 | ABSS_FM<0x9, 17>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 404 | def CEIL_L_S  : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 405 | ABSS_FM<0xa, 16>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 406 | def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 407 | ABSS_FM<0xa, 17>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 408 | def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 409 | ABSS_FM<0xb, 16>, FGR_64; | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 410 | def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>, | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 411 | ABSS_FM<0xb, 17>, FGR_64; | 
| Zoran Jovanovic | 7b85682 | 2015-09-07 13:01:04 +0000 | [diff] [blame] | 412 | } | 
| Akira Hatanaka | e986a59 | 2012-12-13 00:29:29 +0000 | [diff] [blame] | 413 | } | 
|  | 414 |  | 
| Zoran Jovanovic | 14f308e | 2015-09-07 10:31:31 +0000 | [diff] [blame] | 415 | let AdditionalPredicates = [NotInMicroMips] in{ | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 416 | def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>, | 
|  | 417 | ABSS_FM<0x20, 20>, ISA_MIPS1; | 
| Zoran Jovanovic | 14f308e | 2015-09-07 10:31:31 +0000 | [diff] [blame] | 418 | def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>, | 
|  | 419 | ABSS_FM<0x25, 16>, INSN_MIPS3_32R2; | 
|  | 420 | def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>, | 
|  | 421 | ABSS_FM<0x25, 17>, INSN_MIPS3_32R2; | 
|  | 422 | } | 
| Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 423 |  | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 424 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 425 | def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 426 | ABSS_FM<0x20, 17>, ISA_MIPS1, FGR_32; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 427 | def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 428 | ABSS_FM<0x21, 16>, ISA_MIPS1, FGR_32; | 
| Simon Dardis | d3860e6 | 2018-02-20 15:55:17 +0000 | [diff] [blame] | 429 | def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 430 | ABSS_FM<0x21, 20>, ISA_MIPS1, FGR_32; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 431 | } | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 432 | let DecoderNamespace = "MipsFP64" in { | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 433 | let AdditionalPredicates = [NotInMicroMips] in { | 
| Zoran Jovanovic | 14f308e | 2015-09-07 10:31:31 +0000 | [diff] [blame] | 434 | def CVT_S_L   : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 435 | ABSS_FM<0x20, 21>, INSN_MIPS3_32R2, FGR_64; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 436 | def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 437 | ABSS_FM<0x20, 17>, ISA_MIPS1, FGR_64; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 438 | def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 439 | ABSS_FM<0x21, 20>, ISA_MIPS1, FGR_64; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 440 | def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>, | 
| Simon Dardis | ce6ada4 | 2018-05-10 10:42:30 +0000 | [diff] [blame] | 441 | ABSS_FM<0x21, 16>, ISA_MIPS1, FGR_64; | 
|  | 442 | def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>, | 
|  | 443 | ABSS_FM<0x21, 21>, INSN_MIPS3_32R2, FGR_64; | 
| Zoran Jovanovic | 14f308e | 2015-09-07 10:31:31 +0000 | [diff] [blame] | 444 | } | 
| Akira Hatanaka | 13ae13b | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 445 | } | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 446 |  | 
| Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 447 | let isPseudo = 1, isCodeGenOnly = 1 in { | 
| Daniel Sanders | 555f4c5 | 2014-01-21 10:56:23 +0000 | [diff] [blame] | 448 | def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>; | 
|  | 449 | def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>; | 
|  | 450 | def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>; | 
|  | 451 | def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>; | 
|  | 452 | def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>; | 
| Akira Hatanaka | 39d40f7 | 2013-05-16 19:48:37 +0000 | [diff] [blame] | 453 | } | 
|  | 454 |  | 
| Simon Dardis | b633aca | 2017-10-26 11:36:54 +0000 | [diff] [blame] | 455 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 456 | def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>, | 
|  | 457 | ABSS_FM<0x5, 16>; | 
|  | 458 | defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>; | 
|  | 459 | } | 
|  | 460 |  | 
| Daniel Sanders | b282f1f | 2014-04-09 09:56:43 +0000 | [diff] [blame] | 461 | def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>, | 
|  | 462 | ABSS_FM<0x7, 16>; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 463 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 464 | defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>; | 
|  | 465 | } | 
| Akira Hatanaka | e986a59 | 2012-12-13 00:29:29 +0000 | [diff] [blame] | 466 |  | 
| Stefan Maksimovic | 98749e0 | 2018-01-23 10:09:39 +0000 | [diff] [blame] | 467 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 468 | def FSQRT_S : MMRel, StdMMR6Rel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd, | 
|  | 469 | II_SQRT_S, fsqrt>, ABSS_FM<0x4, 16>, ISA_MIPS2; | 
|  | 470 | defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>, ISA_MIPS2; | 
|  | 471 | } | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 472 |  | 
|  | 473 | // The odd-numbered registers are only referenced when doing loads, | 
|  | 474 | // stores, and moves between floating-point and integer registers. | 
| Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 475 | // When defining instructions, we reference all 32-bit registers, | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 476 | // regardless of register aliasing. | 
| Bruno Cardoso Lopes | 2312a3a | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 477 |  | 
| Bruno Cardoso Lopes | 2312a3a | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 478 | /// Move Control Registers From/To CPU Registers | 
| Hrvoje Varga | 846bdb74 | 2016-08-04 11:22:52 +0000 | [diff] [blame] | 479 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 480 | def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>; | 
|  | 481 | def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>; | 
|  | 482 | } | 
| Daniel Sanders | 3d345b1 | 2014-01-21 15:03:52 +0000 | [diff] [blame] | 483 | def MFC1 : MMRel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1, | 
| Zoran Jovanovic | 8876be3 | 2013-12-25 10:09:27 +0000 | [diff] [blame] | 484 | bitconvert>, MFC1_FM<0>; | 
| Stefan Maksimovic | 58f225b | 2017-07-18 12:05:35 +0000 | [diff] [blame] | 485 | def MFC1_D64 : MFC1_FT<"mfc1", GPR32Opnd, FGR64Opnd, II_MFC1>, MFC1_FM<0>, | 
|  | 486 | FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 487 | let DecoderNamespace = "MipsFP64"; | 
| Stefan Maksimovic | 58f225b | 2017-07-18 12:05:35 +0000 | [diff] [blame] | 488 | } | 
| Daniel Sanders | 3d345b1 | 2014-01-21 15:03:52 +0000 | [diff] [blame] | 489 | def MTC1 : MMRel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1, | 
| Zoran Jovanovic | 8876be3 | 2013-12-25 10:09:27 +0000 | [diff] [blame] | 490 | bitconvert>, MFC1_FM<4>; | 
| Stefan Maksimovic | 58f225b | 2017-07-18 12:05:35 +0000 | [diff] [blame] | 491 | def MTC1_D64 : MTC1_FT<"mtc1", FGR64Opnd, GPR32Opnd, II_MTC1>, MFC1_FM<4>, | 
|  | 492 | FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 493 | let DecoderNamespace = "MipsFP64"; | 
| Stefan Maksimovic | 58f225b | 2017-07-18 12:05:35 +0000 | [diff] [blame] | 494 | } | 
|  | 495 |  | 
| Zlatko Buljan | 6221be8 | 2016-03-31 08:51:24 +0000 | [diff] [blame] | 496 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 497 | def MFHC1_D32 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, AFGR64Opnd, II_MFHC1>, | 
|  | 498 | MFC1_FM<3>, ISA_MIPS32R2, FGR_32; | 
|  | 499 | def MFHC1_D64 : MFC1_FT<"mfhc1", GPR32Opnd, FGR64Opnd, II_MFHC1>, | 
|  | 500 | MFC1_FM<3>, ISA_MIPS32R2, FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 501 | let DecoderNamespace = "MipsFP64"; | 
| Zlatko Buljan | 6221be8 | 2016-03-31 08:51:24 +0000 | [diff] [blame] | 502 | } | 
| Daniel Sanders | 24e08fd | 2014-07-14 12:41:31 +0000 | [diff] [blame] | 503 | } | 
| Hrvoje Varga | 2cb74ac | 2016-03-24 08:02:09 +0000 | [diff] [blame] | 504 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 505 | def MTHC1_D32 : MMRel, StdMMR6Rel, MTC1_64_FT<"mthc1", AFGR64Opnd, GPR32Opnd, II_MTHC1>, | 
|  | 506 | MFC1_FM<7>, ISA_MIPS32R2, FGR_32; | 
|  | 507 | def MTHC1_D64 : MTC1_64_FT<"mthc1", FGR64Opnd, GPR32Opnd, II_MTHC1>, | 
|  | 508 | MFC1_FM<7>, ISA_MIPS32R2, FGR_64 { | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 509 | let DecoderNamespace = "MipsFP64"; | 
| Hrvoje Varga | 2cb74ac | 2016-03-24 08:02:09 +0000 | [diff] [blame] | 510 | } | 
| Daniel Sanders | 1f6f0f4 | 2014-06-12 11:55:58 +0000 | [diff] [blame] | 511 | } | 
| Hrvoje Varga | 2cb74ac | 2016-03-24 08:02:09 +0000 | [diff] [blame] | 512 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 513 | def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1, | 
|  | 514 | bitconvert>, MFC1_FM<5>, ISA_MIPS3; | 
| Zlatko Buljan | 6221be8 | 2016-03-31 08:51:24 +0000 | [diff] [blame] | 515 | def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1, | 
|  | 516 | bitconvert>, MFC1_FM<1>, ISA_MIPS3; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 517 | def FMOV_S   : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>, | 
|  | 518 | ABSS_FM<0x6, 16>; | 
|  | 519 | def FMOV_D32 : MMRel, ABSS_FT<"mov.d", AFGR64Opnd, AFGR64Opnd, II_MOV_D>, | 
|  | 520 | ABSS_FM<0x6, 17>, FGR_32; | 
|  | 521 | def FMOV_D64 : ABSS_FT<"mov.d", FGR64Opnd, FGR64Opnd, II_MOV_D>, | 
|  | 522 | ABSS_FM<0x6, 17>, FGR_64 { | 
|  | 523 | let DecoderNamespace = "MipsFP64"; | 
|  | 524 | } | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 525 | } | 
| Bruno Cardoso Lopes | 7ee7191 | 2010-01-30 18:29:19 +0000 | [diff] [blame] | 526 |  | 
| Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 527 | /// Floating Point Memory Instructions | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 528 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 529 | def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, mem_simm16, II_LWC1, load>, | 
|  | 530 | LW_FM<0x31>; | 
|  | 531 | def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, mem_simm16, II_SWC1, store>, | 
|  | 532 | LW_FM<0x39>; | 
| Akira Hatanaka | 3c5cab4 | 2012-02-27 19:09:08 +0000 | [diff] [blame] | 533 | } | 
| Hrvoje Varga | cf6a781 | 2016-05-12 12:46:06 +0000 | [diff] [blame] | 534 |  | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 535 | let DecoderNamespace = "MipsFP64", AdditionalPredicates = [NotInMicroMips] in { | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 536 | def LDC164 : StdMMR6Rel, LW_FT<"ldc1", FGR64Opnd, mem_simm16, II_LDC1, load>, | 
|  | 537 | LW_FM<0x35>, ISA_MIPS2, FGR_64 { | 
|  | 538 | let BaseOpcode = "LDC164"; | 
|  | 539 | } | 
|  | 540 | def SDC164 : StdMMR6Rel, SW_FT<"sdc1", FGR64Opnd, mem_simm16, II_SDC1, store>, | 
|  | 541 | LW_FM<0x3d>, ISA_MIPS2, FGR_64; | 
|  | 542 | } | 
|  | 543 |  | 
|  | 544 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 545 | def LDC1 : MMRel, StdMMR6Rel, LW_FT<"ldc1", AFGR64Opnd, mem_simm16, II_LDC1, | 
|  | 546 | load>, LW_FM<0x35>, ISA_MIPS2, FGR_32 { | 
|  | 547 | let BaseOpcode = "LDC132"; | 
|  | 548 | } | 
|  | 549 | def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, mem_simm16, II_SDC1, store>, | 
|  | 550 | LW_FM<0x3d>, ISA_MIPS2, FGR_32; | 
|  | 551 | } | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 552 |  | 
| Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 553 | // Indexed loads and stores. | 
| Petar Jovanovic | 9725016 | 2014-02-05 17:19:30 +0000 | [diff] [blame] | 554 | // Base register + offset register addressing mode (indicated by "x" in the | 
|  | 555 | // instruction mnemonic) is disallowed under NaCl. | 
| Daniel Sanders | 94eda2e | 2014-05-12 11:56:16 +0000 | [diff] [blame] | 556 | let AdditionalPredicates = [IsNotNaCl] in { | 
|  | 557 | def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 558 | INSN_MIPS4_32R2_NOT_32R6_64R6; | 
| Daniel Sanders | 94eda2e | 2014-05-12 11:56:16 +0000 | [diff] [blame] | 559 | def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 560 | INSN_MIPS4_32R2_NOT_32R6_64R6; | 
| Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 561 | } | 
|  | 562 |  | 
| Daniel Sanders | 94eda2e | 2014-05-12 11:56:16 +0000 | [diff] [blame] | 563 | let AdditionalPredicates = [NotInMicroMips, IsNotNaCl] in { | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 564 | def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 565 | INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32; | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 566 | def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 567 | INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32; | 
| Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 568 | } | 
|  | 569 |  | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 570 | let DecoderNamespace="MipsFP64" in { | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 571 | def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 572 | INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64; | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 573 | def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 574 | INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64; | 
| Akira Hatanaka | 330d901 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 575 | } | 
|  | 576 |  | 
| Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 577 | // Load/store doubleword indexed unaligned. | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 578 | // FIXME: This instruction should not be defined for FGR_32. | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 579 | let AdditionalPredicates = [IsNotNaCl] in { | 
|  | 580 | def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 581 | INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32; | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 582 | def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 583 | INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32; | 
| Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 584 | } | 
|  | 585 |  | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 586 | let DecoderNamespace="MipsFP64" in { | 
| Daniel Sanders | 07cdea2 | 2014-05-12 12:52:44 +0000 | [diff] [blame] | 587 | def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 588 | INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64; | 
| Daniel Sanders | 07cdea2 | 2014-05-12 12:52:44 +0000 | [diff] [blame] | 589 | def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>, | 
| Daniel Sanders | fd61fd3 | 2014-06-12 14:19:28 +0000 | [diff] [blame] | 590 | INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64; | 
| Akira Hatanaka | 4ce7c40 | 2012-07-31 18:16:49 +0000 | [diff] [blame] | 591 | } | 
|  | 592 |  | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 593 | /// Floating-point Aritmetic | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 594 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 595 | def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>, | 
|  | 596 | ADDS_FM<0x00, 16>; | 
|  | 597 | defm FADD :  ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>; | 
|  | 598 | def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>, | 
|  | 599 | ADDS_FM<0x03, 16>; | 
|  | 600 | defm FDIV :  ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>; | 
|  | 601 | def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>, | 
|  | 602 | ADDS_FM<0x02, 16>; | 
|  | 603 | defm FMUL :  ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>; | 
|  | 604 | def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>, | 
|  | 605 | ADDS_FM<0x01, 16>; | 
|  | 606 | defm FSUB :  ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>; | 
|  | 607 | } | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 608 |  | 
| Daniel Sanders | 9c1b1be | 2014-05-07 13:57:22 +0000 | [diff] [blame] | 609 | def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>, | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 610 | MADDS_FM<4, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6, MADD4; | 
| Daniel Sanders | 9c1b1be | 2014-05-07 13:57:22 +0000 | [diff] [blame] | 611 | def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>, | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 612 | MADDS_FM<5, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6, MADD4; | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 613 |  | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 614 | let AdditionalPredicates = [NoNaNsFPMath, HasMadd4] in { | 
| Daniel Sanders | 47b4b6d | 2014-01-21 12:51:44 +0000 | [diff] [blame] | 615 | def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>, | 
| Vladimir Medic | bcb7467 | 2015-02-25 15:24:37 +0000 | [diff] [blame] | 616 | MADDS_FM<6, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6; | 
| Daniel Sanders | 47b4b6d | 2014-01-21 12:51:44 +0000 | [diff] [blame] | 617 | def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>, | 
| Vladimir Medic | bcb7467 | 2015-02-25 15:24:37 +0000 | [diff] [blame] | 618 | MADDS_FM<7, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6; | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 619 | } | 
|  | 620 |  | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 621 | def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>, | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 622 | MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32, MADD4; | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 623 | def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>, | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 624 | MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32, MADD4; | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 625 |  | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 626 | let AdditionalPredicates = [NoNaNsFPMath, HasMadd4] in { | 
| Daniel Sanders | 2ce72b0 | 2014-01-21 13:07:31 +0000 | [diff] [blame] | 627 | def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>, | 
| Vladimir Medic | bcb7467 | 2015-02-25 15:24:37 +0000 | [diff] [blame] | 628 | MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32; | 
| Daniel Sanders | 2ce72b0 | 2014-01-21 13:07:31 +0000 | [diff] [blame] | 629 | def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>, | 
| Vladimir Medic | bcb7467 | 2015-02-25 15:24:37 +0000 | [diff] [blame] | 630 | MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32; | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 631 | } | 
|  | 632 |  | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 633 | let DecoderNamespace = "MipsFP64" in { | 
| Daniel Sanders | 2ce72b0 | 2014-01-21 13:07:31 +0000 | [diff] [blame] | 634 | def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>, | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 635 | MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64, MADD4; | 
| Daniel Sanders | 2ce72b0 | 2014-01-21 13:07:31 +0000 | [diff] [blame] | 636 | def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>, | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 637 | MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64, MADD4; | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 638 | } | 
|  | 639 |  | 
| Petar Jovanovic | 64fb7a8 | 2017-06-06 15:33:01 +0000 | [diff] [blame] | 640 | let AdditionalPredicates = [NoNaNsFPMath, HasMadd4], | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 641 | DecoderNamespace = "MipsFP64" in { | 
| Daniel Sanders | 2ce72b0 | 2014-01-21 13:07:31 +0000 | [diff] [blame] | 642 | def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>, | 
| Vladimir Medic | bcb7467 | 2015-02-25 15:24:37 +0000 | [diff] [blame] | 643 | MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64; | 
| Daniel Sanders | 2ce72b0 | 2014-01-21 13:07:31 +0000 | [diff] [blame] | 644 | def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>, | 
| Vladimir Medic | bcb7467 | 2015-02-25 15:24:37 +0000 | [diff] [blame] | 645 | MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64; | 
| Akira Hatanaka | 60f7a8e | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 646 | } | 
|  | 647 |  | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 648 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 649 | // Floating Point Branch Codes | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 650 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 651 | // Mips branch codes. These correspond to condcode in MipsInstrInfo.h. | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 652 | // They must be kept in synch. | 
|  | 653 | def MIPS_BRANCH_F  : PatLeaf<(i32 0)>; | 
|  | 654 | def MIPS_BRANCH_T  : PatLeaf<(i32 1)>; | 
| Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 655 |  | 
| Simon Dardis | 0d378a9 | 2017-10-16 14:20:22 +0000 | [diff] [blame] | 656 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 657 | def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, II_BC1F, MIPS_BRANCH_F>, | 
|  | 658 | BC1F_FM<0, 0>, ISA_MIPS1_NOT_32R6_64R6; | 
|  | 659 | def BC1FL : MMRel, BC1XL_FT<"bc1fl", brtarget, II_BC1FL>, | 
|  | 660 | BC1F_FM<1, 0>, ISA_MIPS2_NOT_32R6_64R6; | 
|  | 661 | def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, II_BC1T, MIPS_BRANCH_T>, | 
|  | 662 | BC1F_FM<0, 1>, ISA_MIPS1_NOT_32R6_64R6; | 
|  | 663 | def BC1TL : MMRel, BC1XL_FT<"bc1tl", brtarget, II_BC1TL>, | 
|  | 664 | BC1F_FM<1, 1>, ISA_MIPS2_NOT_32R6_64R6; | 
| Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 665 |  | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 666 | /// Floating Point Compare | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 667 | def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>, | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 668 | ISA_MIPS1_NOT_32R6_64R6 { | 
|  | 669 |  | 
|  | 670 | // FIXME: This is a required to work around the fact that these instructions | 
|  | 671 | //        only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the | 
|  | 672 | //        fcc register set is used directly. | 
|  | 673 | bits<3> fcc = 0; | 
|  | 674 | } | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 675 | def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>, | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 676 | ISA_MIPS1_NOT_32R6_64R6, FGR_32 { | 
|  | 677 | // FIXME: This is a required to work around the fact that these instructions | 
|  | 678 | //        only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the | 
|  | 679 | //        fcc register set is used directly. | 
|  | 680 | bits<3> fcc = 0; | 
|  | 681 | } | 
| Simon Dardis | 8efa979 | 2016-09-09 09:22:52 +0000 | [diff] [blame] | 682 | } | 
| Simon Dardis | 51a7ae2 | 2017-10-05 10:27:37 +0000 | [diff] [blame] | 683 | let DecoderNamespace = "MipsFP64" in | 
| Simon Dardis | ba92b03 | 2016-09-09 11:06:01 +0000 | [diff] [blame] | 684 | def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>, | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 685 | ISA_MIPS1_NOT_32R6_64R6, FGR_64 { | 
|  | 686 | // FIXME: This is a required to work around the fact that thiese instructions | 
|  | 687 | //        only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the | 
|  | 688 | //        fcc register set is used directly. | 
|  | 689 | bits<3> fcc = 0; | 
|  | 690 | } | 
| Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 691 |  | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 692 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | e683bba | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 693 | // Floating Point Pseudo-Instructions | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 694 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 695 |  | 
| Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 696 | // This pseudo instr gets expanded into 2 mtc1 instrs after register | 
|  | 697 | // allocation. | 
| Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 698 | class BuildPairF64Base<RegisterOperand RO> : | 
|  | 699 | PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi), | 
| Simon Dardis | e661e52 | 2016-06-14 09:35:29 +0000 | [diff] [blame] | 700 | [(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))], | 
|  | 701 | II_MTC1>; | 
| Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 702 |  | 
| Toma Tabacu | 8b3345b | 2015-05-08 12:15:04 +0000 | [diff] [blame] | 703 | def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT; | 
|  | 704 | def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>, FGR_64, HARDFLOAT; | 
| Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 705 |  | 
|  | 706 | // This pseudo instr gets expanded into 2 mfc1 instrs after register | 
|  | 707 | // allocation. | 
|  | 708 | // if n is 0, lower part of src is extracted. | 
|  | 709 | // if n is 1, higher part of src is extracted. | 
| Simon Dardis | e661e52 | 2016-06-14 09:35:29 +0000 | [diff] [blame] | 710 | // This node has associated scheduling information as the pre RA scheduler | 
|  | 711 | // asserts otherwise. | 
| Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 712 | class ExtractElementF64Base<RegisterOperand RO> : | 
|  | 713 | PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n), | 
| Simon Dardis | e661e52 | 2016-06-14 09:35:29 +0000 | [diff] [blame] | 714 | [(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))], | 
|  | 715 | II_MFC1>; | 
| Akira Hatanaka | 9a1fb6b | 2013-08-20 23:47:25 +0000 | [diff] [blame] | 716 |  | 
| Toma Tabacu | 8b3345b | 2015-05-08 12:15:04 +0000 | [diff] [blame] | 717 | def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT; | 
|  | 718 | def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>, FGR_64, HARDFLOAT; | 
| Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 719 |  | 
| Zoran Jovanovic | d665a66 | 2016-02-22 16:00:23 +0000 | [diff] [blame] | 720 | def PseudoTRUNC_W_S : MipsAsmPseudoInst<(outs FGR32Opnd:$fd), | 
|  | 721 | (ins FGR32Opnd:$fs, GPR32Opnd:$rs), | 
|  | 722 | "trunc.w.s\t$fd, $fs, $rs">; | 
|  | 723 |  | 
|  | 724 | def PseudoTRUNC_W_D32 : MipsAsmPseudoInst<(outs FGR32Opnd:$fd), | 
|  | 725 | (ins AFGR64Opnd:$fs, GPR32Opnd:$rs), | 
|  | 726 | "trunc.w.d\t$fd, $fs, $rs">, | 
|  | 727 | FGR_32, HARDFLOAT; | 
|  | 728 |  | 
|  | 729 | def PseudoTRUNC_W_D : MipsAsmPseudoInst<(outs FGR32Opnd:$fd), | 
|  | 730 | (ins FGR64Opnd:$fs, GPR32Opnd:$rs), | 
|  | 731 | "trunc.w.d\t$fd, $fs, $rs">, | 
|  | 732 | FGR_64, HARDFLOAT; | 
|  | 733 |  | 
| Zoran Jovanovic | 375b60d | 2017-05-30 09:33:43 +0000 | [diff] [blame] | 734 | def LoadImmSingleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd), | 
|  | 735 | (ins imm64:$fpimm), | 
|  | 736 | "li.s\t$rd, $fpimm">; | 
|  | 737 |  | 
|  | 738 | def LoadImmSingleFGR : MipsAsmPseudoInst<(outs StrictlyFGR32Opnd:$rd), | 
|  | 739 | (ins imm64:$fpimm), | 
|  | 740 | "li.s\t$rd, $fpimm">, | 
|  | 741 | HARDFLOAT; | 
|  | 742 |  | 
|  | 743 | def LoadImmDoubleGPR : MipsAsmPseudoInst<(outs GPR32Opnd:$rd), | 
|  | 744 | (ins imm64:$fpimm), | 
|  | 745 | "li.d\t$rd, $fpimm">; | 
|  | 746 |  | 
|  | 747 | def LoadImmDoubleFGR_32 : MipsAsmPseudoInst<(outs StrictlyAFGR64Opnd:$rd), | 
|  | 748 | (ins imm64:$fpimm), | 
|  | 749 | "li.d\t$rd, $fpimm">, | 
|  | 750 | FGR_32, HARDFLOAT; | 
|  | 751 |  | 
|  | 752 | def LoadImmDoubleFGR : MipsAsmPseudoInst<(outs StrictlyFGR64Opnd:$rd), | 
|  | 753 | (ins imm64:$fpimm), | 
|  | 754 | "li.d\t$rd, $fpimm">, | 
|  | 755 | FGR_64, HARDFLOAT; | 
|  | 756 |  | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 757 | //===----------------------------------------------------------------------===// | 
| Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 758 | // InstAliases. | 
|  | 759 | //===----------------------------------------------------------------------===// | 
| Simon Dardis | ac96ec7 | 2016-08-17 14:45:09 +0000 | [diff] [blame] | 760 | def : MipsInstAlias | 
|  | 761 | <"s.s $fd, $addr", (SWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>, | 
|  | 762 | ISA_MIPS2, HARDFLOAT; | 
|  | 763 | def : MipsInstAlias | 
|  | 764 | <"s.d $fd, $addr", (SDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>, | 
|  | 765 | FGR_32, ISA_MIPS2, HARDFLOAT; | 
|  | 766 | def : MipsInstAlias | 
|  | 767 | <"s.d $fd, $addr", (SDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>, | 
|  | 768 | FGR_64, ISA_MIPS2, HARDFLOAT; | 
|  | 769 |  | 
|  | 770 | def : MipsInstAlias | 
|  | 771 | <"l.s $fd, $addr", (LWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>, | 
|  | 772 | ISA_MIPS2, HARDFLOAT; | 
|  | 773 | def : MipsInstAlias | 
|  | 774 | <"l.d $fd, $addr", (LDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>, | 
|  | 775 | FGR_32, ISA_MIPS2, HARDFLOAT; | 
|  | 776 | def : MipsInstAlias | 
|  | 777 | <"l.d $fd, $addr", (LDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>, | 
|  | 778 | FGR_64, ISA_MIPS2, HARDFLOAT; | 
| Simon Dardis | 730fdb7 | 2017-01-16 13:55:58 +0000 | [diff] [blame] | 779 |  | 
|  | 780 | multiclass C_COND_ALIASES<string TypeStr, RegisterOperand RC> { | 
|  | 781 | def : MipsInstAlias<!strconcat("c.f.", TypeStr, " $fs, $ft"), | 
|  | 782 | (!cast<Instruction>("C_F_"#NAME) FCC0, | 
|  | 783 | RC:$fs, RC:$ft), 1>; | 
|  | 784 | def : MipsInstAlias<!strconcat("c.un.", TypeStr, " $fs, $ft"), | 
|  | 785 | (!cast<Instruction>("C_UN_"#NAME) FCC0, | 
|  | 786 | RC:$fs, RC:$ft), 1>; | 
|  | 787 | def : MipsInstAlias<!strconcat("c.eq.", TypeStr, " $fs, $ft"), | 
|  | 788 | (!cast<Instruction>("C_EQ_"#NAME) FCC0, | 
|  | 789 | RC:$fs, RC:$ft), 1>; | 
|  | 790 | def : MipsInstAlias<!strconcat("c.ueq.", TypeStr, " $fs, $ft"), | 
|  | 791 | (!cast<Instruction>("C_UEQ_"#NAME) FCC0, | 
|  | 792 | RC:$fs, RC:$ft), 1>; | 
|  | 793 | def : MipsInstAlias<!strconcat("c.olt.", TypeStr, " $fs, $ft"), | 
|  | 794 | (!cast<Instruction>("C_OLT_"#NAME) FCC0, | 
|  | 795 | RC:$fs, RC:$ft), 1>; | 
|  | 796 | def : MipsInstAlias<!strconcat("c.ult.", TypeStr, " $fs, $ft"), | 
|  | 797 | (!cast<Instruction>("C_ULT_"#NAME) FCC0, | 
|  | 798 | RC:$fs, RC:$ft), 1>; | 
|  | 799 | def : MipsInstAlias<!strconcat("c.ole.", TypeStr, " $fs, $ft"), | 
|  | 800 | (!cast<Instruction>("C_OLE_"#NAME) FCC0, | 
|  | 801 | RC:$fs, RC:$ft), 1>; | 
|  | 802 | def : MipsInstAlias<!strconcat("c.ule.", TypeStr, " $fs, $ft"), | 
|  | 803 | (!cast<Instruction>("C_ULE_"#NAME) FCC0, | 
|  | 804 | RC:$fs, RC:$ft), 1>; | 
|  | 805 | def : MipsInstAlias<!strconcat("c.sf.", TypeStr, " $fs, $ft"), | 
|  | 806 | (!cast<Instruction>("C_SF_"#NAME) FCC0, | 
|  | 807 | RC:$fs, RC:$ft), 1>; | 
|  | 808 | def : MipsInstAlias<!strconcat("c.ngle.", TypeStr, " $fs, $ft"), | 
|  | 809 | (!cast<Instruction>("C_NGLE_"#NAME) FCC0, | 
|  | 810 | RC:$fs, RC:$ft), 1>; | 
|  | 811 | def : MipsInstAlias<!strconcat("c.seq.", TypeStr, " $fs, $ft"), | 
|  | 812 | (!cast<Instruction>("C_SEQ_"#NAME) FCC0, | 
|  | 813 | RC:$fs, RC:$ft), 1>; | 
|  | 814 | def : MipsInstAlias<!strconcat("c.ngl.", TypeStr, " $fs, $ft"), | 
|  | 815 | (!cast<Instruction>("C_NGL_"#NAME) FCC0, | 
|  | 816 | RC:$fs, RC:$ft), 1>; | 
|  | 817 | def : MipsInstAlias<!strconcat("c.lt.", TypeStr, " $fs, $ft"), | 
|  | 818 | (!cast<Instruction>("C_LT_"#NAME) FCC0, | 
|  | 819 | RC:$fs, RC:$ft), 1>; | 
|  | 820 | def : MipsInstAlias<!strconcat("c.nge.", TypeStr, " $fs, $ft"), | 
|  | 821 | (!cast<Instruction>("C_NGE_"#NAME) FCC0, | 
|  | 822 | RC:$fs, RC:$ft), 1>; | 
|  | 823 | def : MipsInstAlias<!strconcat("c.le.", TypeStr, " $fs, $ft"), | 
|  | 824 | (!cast<Instruction>("C_LE_"#NAME) FCC0, | 
|  | 825 | RC:$fs, RC:$ft), 1>; | 
|  | 826 | def : MipsInstAlias<!strconcat("c.ngt.", TypeStr, " $fs, $ft"), | 
|  | 827 | (!cast<Instruction>("C_NGT_"#NAME) FCC0, | 
|  | 828 | RC:$fs, RC:$ft), 1>; | 
|  | 829 | } | 
|  | 830 |  | 
|  | 831 | multiclass BC1_ALIASES<Instruction BCTrue, string BCTrueString, | 
|  | 832 | Instruction BCFalse, string BCFalseString> { | 
|  | 833 | def : MipsInstAlias<!strconcat(BCTrueString, " $offset"), | 
|  | 834 | (BCTrue FCC0, brtarget:$offset), 1>; | 
|  | 835 |  | 
|  | 836 | def : MipsInstAlias<!strconcat(BCFalseString, " $offset"), | 
|  | 837 | (BCFalse FCC0, brtarget:$offset), 1>; | 
|  | 838 | } | 
|  | 839 |  | 
|  | 840 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 841 | defm S   : C_COND_ALIASES<"s", FGR32Opnd>, HARDFLOAT, | 
|  | 842 | ISA_MIPS1_NOT_32R6_64R6; | 
|  | 843 | defm D32 : C_COND_ALIASES<"d", AFGR64Opnd>, HARDFLOAT, | 
|  | 844 | ISA_MIPS1_NOT_32R6_64R6, FGR_32; | 
|  | 845 | defm D64 : C_COND_ALIASES<"d", FGR64Opnd>, HARDFLOAT, | 
|  | 846 | ISA_MIPS1_NOT_32R6_64R6, FGR_64; | 
|  | 847 |  | 
|  | 848 | defm : BC1_ALIASES<BC1T, "bc1t", BC1F, "bc1f">, ISA_MIPS1_NOT_32R6_64R6, | 
|  | 849 | HARDFLOAT; | 
|  | 850 | defm : BC1_ALIASES<BC1TL, "bc1tl", BC1FL, "bc1fl">, ISA_MIPS2_NOT_32R6_64R6, | 
|  | 851 | HARDFLOAT; | 
|  | 852 | } | 
| Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 853 | //===----------------------------------------------------------------------===// | 
| Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 854 | // Floating Point Patterns | 
| Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 855 | //===----------------------------------------------------------------------===// | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 856 | def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>; | 
|  | 857 | def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>; | 
| Bruno Cardoso Lopes | 2d7ddea | 2008-07-30 19:00:31 +0000 | [diff] [blame] | 858 |  | 
| Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 859 | def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)), | 
|  | 860 | (PseudoCVT_S_W GPR32Opnd:$src)>; | 
| Akira Hatanaka | 00fcf2e | 2013-08-08 21:54:26 +0000 | [diff] [blame] | 861 | def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src), | 
|  | 862 | (TRUNC_W_S FGR32Opnd:$src)>; | 
| Bruno Cardoso Lopes | 2d7ddea | 2008-07-30 19:00:31 +0000 | [diff] [blame] | 863 |  | 
| Stefan Maksimovic | be0bc71 | 2017-07-20 13:08:18 +0000 | [diff] [blame] | 864 | def : MipsPat<(MipsMTC1_D64 GPR32Opnd:$src), | 
|  | 865 | (MTC1_D64 GPR32Opnd:$src)>, FGR_64; | 
|  | 866 |  | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 867 | def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)), | 
|  | 868 | (PseudoCVT_D32_W GPR32Opnd:$src)>, FGR_32; | 
|  | 869 | def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src), | 
|  | 870 | (TRUNC_W_D32 AFGR64Opnd:$src)>, FGR_32; | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 871 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 872 | def : MipsPat<(f32 (fpround AFGR64Opnd:$src)), | 
|  | 873 | (CVT_S_D32 AFGR64Opnd:$src)>, FGR_32; | 
|  | 874 | def : MipsPat<(f64 (fpextend FGR32Opnd:$src)), | 
|  | 875 | (CVT_D32_S FGR32Opnd:$src)>, FGR_32; | 
|  | 876 | } | 
| Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 877 |  | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 878 | def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>, FGR_64; | 
|  | 879 | def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>, FGR_64; | 
| Akira Hatanaka | 2216f73 | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 880 |  | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 881 | def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)), | 
|  | 882 | (PseudoCVT_D64_W GPR32Opnd:$src)>, FGR_64; | 
|  | 883 | def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)), | 
|  | 884 | (EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>, FGR_64; | 
|  | 885 | def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)), | 
|  | 886 | (PseudoCVT_D64_L GPR64Opnd:$src)>, FGR_64; | 
| Akira Hatanaka | 2216f73 | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 887 |  | 
| Daniel Sanders | 5b864d0 | 2014-05-07 14:25:43 +0000 | [diff] [blame] | 888 | def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src), | 
|  | 889 | (TRUNC_W_D64 FGR64Opnd:$src)>, FGR_64; | 
|  | 890 | def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src), | 
|  | 891 | (TRUNC_L_S FGR32Opnd:$src)>, FGR_64; | 
|  | 892 | def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src), | 
|  | 893 | (TRUNC_L_D64 FGR64Opnd:$src)>, FGR_64; | 
| Akira Hatanaka | 2216f73 | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 894 |  | 
| Stefan Maksimovic | b3e7ed3 | 2018-02-08 09:25:17 +0000 | [diff] [blame] | 895 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 896 | def : MipsPat<(f32 (fpround FGR64Opnd:$src)), | 
|  | 897 | (CVT_S_D64 FGR64Opnd:$src)>, FGR_64; | 
|  | 898 | def : MipsPat<(f64 (fpextend FGR32Opnd:$src)), | 
|  | 899 | (CVT_D64_S FGR32Opnd:$src)>, FGR_64; | 
|  | 900 | } | 
| Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 901 |  | 
| Petar Jovanovic | f11daad | 2017-08-27 21:07:24 +0000 | [diff] [blame] | 902 | // To generate NMADD and NMSUB instructions when fneg node is present | 
|  | 903 | multiclass NMADD_NMSUB<Instruction Nmadd, Instruction Nmsub, RegisterOperand RC> { | 
|  | 904 | def : MipsPat<(fneg (fadd (fmul RC:$fs, RC:$ft), RC:$fr)), | 
|  | 905 | (Nmadd RC:$fr, RC:$fs, RC:$ft)>; | 
|  | 906 | def : MipsPat<(fneg (fsub (fmul RC:$fs, RC:$ft), RC:$fr)), | 
|  | 907 | (Nmsub RC:$fr, RC:$fs, RC:$ft)>; | 
|  | 908 | } | 
|  | 909 |  | 
|  | 910 | let AdditionalPredicates = [NoNaNsFPMath, HasMadd4, NotInMicroMips] in { | 
|  | 911 | defm : NMADD_NMSUB<NMADD_S, NMSUB_S, FGR32Opnd>, INSN_MIPS4_32R2_NOT_32R6_64R6; | 
|  | 912 | defm : NMADD_NMSUB<NMADD_D32, NMSUB_D32, AFGR64Opnd>, FGR_32, INSN_MIPS4_32R2_NOT_32R6_64R6; | 
|  | 913 | defm : NMADD_NMSUB<NMADD_D64, NMSUB_D64, FGR64Opnd>, FGR_64, INSN_MIPS4_32R2_NOT_32R6_64R6; | 
|  | 914 | } | 
|  | 915 |  | 
| Akira Hatanaka | b145730 | 2013-03-30 02:01:48 +0000 | [diff] [blame] | 916 | // Patterns for loads/stores with a reg+imm operand. | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 917 | let AdditionalPredicates = [NotInMicroMips] in { | 
|  | 918 | let AddedComplexity = 40 in { | 
|  | 919 | def : LoadRegImmPat<LWC1, f32, load>; | 
|  | 920 | def : StoreRegImmPat<SWC1, f32>; | 
| Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 921 |  | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 922 | def : LoadRegImmPat<LDC164, f64, load>, FGR_64; | 
|  | 923 | def : StoreRegImmPat<SDC164, f64>, FGR_64; | 
| Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 924 |  | 
| Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 925 | def : LoadRegImmPat<LDC1, f64, load>, FGR_32; | 
|  | 926 | def : StoreRegImmPat<SDC1, f64>, FGR_32; | 
|  | 927 | } | 
| Akira Hatanaka | 69fb3d1 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 928 | } |