blob: 29c698db036f4afd267c4b97590c18d8cc5d8bb9 [file] [log] [blame]
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001//===-- X86AsmInstrumentation.cpp - Instrument X86 inline assembly C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/X86BaseInfo.h"
11#include "X86AsmInstrumentation.h"
12#include "X86Operand.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000013#include "X86RegisterInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000014#include "llvm/ADT/StringExtras.h"
Evgeniy Stepanov29865f72014-04-30 14:04:31 +000015#include "llvm/ADT/Triple.h"
Yuri Gorsheninc107d142014-09-01 12:51:00 +000016#include "llvm/CodeGen/MachineValueType.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000017#include "llvm/IR/Function.h"
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +000018#include "llvm/MC/MCAsmInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000019#include "llvm/MC/MCContext.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstBuilder.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000022#include "llvm/MC/MCInstrInfo.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000023#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000024#include "llvm/MC/MCStreamer.h"
25#include "llvm/MC/MCSubtargetInfo.h"
David Blaikie960ea3f2014-06-08 16:18:35 +000026#include "llvm/MC/MCTargetAsmParser.h"
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000027#include "llvm/MC/MCTargetOptions.h"
Evgeniy Stepanov3819f022014-05-07 07:54:11 +000028#include "llvm/Support/CommandLine.h"
Yuri Gorshenin46853b52014-10-13 09:37:47 +000029#include <algorithm>
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +000030#include <cassert>
31#include <vector>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000032
Yuri Gorshenin3e22bb82014-10-27 08:38:54 +000033// Following comment describes how assembly instrumentation works.
34// Currently we have only AddressSanitizer instrumentation, but we're
35// planning to implement MemorySanitizer for inline assembly too. If
36// you're not familiar with AddressSanitizer algorithm, please, read
37// https://code.google.com/p/address-sanitizer/wiki/AddressSanitizerAlgorithm.
38//
39// When inline assembly is parsed by an instance of X86AsmParser, all
40// instructions are emitted via EmitInstruction method. That's the
41// place where X86AsmInstrumentation analyzes an instruction and
42// decides, whether the instruction should be emitted as is or
43// instrumentation is required. The latter case happens when an
44// instruction reads from or writes to memory. Now instruction opcode
45// is explicitly checked, and if an instruction has a memory operand
46// (for instance, movq (%rsi, %rcx, 8), %rax) - it should be
47// instrumented. There're also exist instructions that modify
48// memory but don't have an explicit memory operands, for instance,
49// movs.
50//
51// Let's consider at first 8-byte memory accesses when an instruction
52// has an explicit memory operand. In this case we need two registers -
53// AddressReg to compute address of a memory cells which are accessed
54// and ShadowReg to compute corresponding shadow address. So, we need
55// to spill both registers before instrumentation code and restore them
56// after instrumentation. Thus, in general, instrumentation code will
57// look like this:
58// PUSHF # Store flags, otherwise they will be overwritten
59// PUSH AddressReg # spill AddressReg
60// PUSH ShadowReg # spill ShadowReg
61// LEA MemOp, AddressReg # compute address of the memory operand
62// MOV AddressReg, ShadowReg
63// SHR ShadowReg, 3
64// # ShadowOffset(AddressReg >> 3) contains address of a shadow
65// # corresponding to MemOp.
66// CMP ShadowOffset(ShadowReg), 0 # test shadow value
67// JZ .Done # when shadow equals to zero, everything is fine
68// MOV AddressReg, RDI
69// # Call __asan_report function with AddressReg as an argument
70// CALL __asan_report
71// .Done:
72// POP ShadowReg # Restore ShadowReg
73// POP AddressReg # Restore AddressReg
74// POPF # Restore flags
75//
76// Memory accesses with different size (1-, 2-, 4- and 16-byte) are
77// handled in a similar manner, but small memory accesses (less than 8
78// byte) require an additional ScratchReg, which is used for shadow value.
79//
80// If, suppose, we're instrumenting an instruction like movs, only
81// contents of RDI, RDI + AccessSize * RCX, RSI, RSI + AccessSize *
82// RCX are checked. In this case there're no need to spill and restore
83// AddressReg , ShadowReg or flags four times, they're saved on stack
84// just once, before instrumentation of these four addresses, and restored
85// at the end of the instrumentation.
86//
87// There exist several things which complicate this simple algorithm.
88// * Instrumented memory operand can have RSP as a base or an index
89// register. So we need to add a constant offset before computation
90// of memory address, since flags, AddressReg, ShadowReg, etc. were
91// already stored on stack and RSP was modified.
92// * Debug info (usually, DWARF) should be adjusted, because sometimes
93// RSP is used as a frame register. So, we need to select some
94// register as a frame register and temprorary override current CFA
95// register.
96
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000097namespace llvm {
98namespace {
99
Evgeniy Stepanov3819f022014-05-07 07:54:11 +0000100static cl::opt<bool> ClAsanInstrumentAssembly(
101 "asan-instrument-assembly",
102 cl::desc("instrument assembly with AddressSanitizer checks"), cl::Hidden,
103 cl::init(false));
104
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000105const int64_t MinAllowedDisplacement = std::numeric_limits<int32_t>::min();
106const int64_t MaxAllowedDisplacement = std::numeric_limits<int32_t>::max();
107
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000108int64_t ApplyDisplacementBounds(int64_t Displacement) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000109 return std::max(std::min(MaxAllowedDisplacement, Displacement),
110 MinAllowedDisplacement);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000111}
112
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000113void CheckDisplacementBounds(int64_t Displacement) {
114 assert(Displacement >= MinAllowedDisplacement &&
115 Displacement <= MaxAllowedDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000116}
117
118bool IsStackReg(unsigned Reg) { return Reg == X86::RSP || Reg == X86::ESP; }
119
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000120bool IsSmallMemAccess(unsigned AccessSize) { return AccessSize < 8; }
121
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000122std::string FuncName(unsigned AccessSize, bool IsWrite) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000123 return std::string("__asan_report_") + (IsWrite ? "store" : "load") +
124 utostr(AccessSize);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000125}
126
127class X86AddressSanitizer : public X86AsmInstrumentation {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000128public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000129 struct RegisterContext {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000130 private:
131 enum RegOffset {
132 REG_OFFSET_ADDRESS = 0,
133 REG_OFFSET_SHADOW,
134 REG_OFFSET_SCRATCH
135 };
136
137 public:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000138 RegisterContext(unsigned AddressReg, unsigned ShadowReg,
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000139 unsigned ScratchReg) {
NAKAMURA Takumi9ff272f2014-10-21 16:22:52 +0000140 BusyRegs.push_back(convReg(AddressReg, MVT::i64));
141 BusyRegs.push_back(convReg(ShadowReg, MVT::i64));
142 BusyRegs.push_back(convReg(ScratchReg, MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000143 }
144
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000145 unsigned AddressReg(MVT::SimpleValueType VT) const {
146 return convReg(BusyRegs[REG_OFFSET_ADDRESS], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000147 }
148
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000149 unsigned ShadowReg(MVT::SimpleValueType VT) const {
150 return convReg(BusyRegs[REG_OFFSET_SHADOW], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000151 }
152
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000153 unsigned ScratchReg(MVT::SimpleValueType VT) const {
154 return convReg(BusyRegs[REG_OFFSET_SCRATCH], VT);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000155 }
156
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000157 void AddBusyReg(unsigned Reg) {
158 if (Reg != X86::NoRegister)
159 BusyRegs.push_back(convReg(Reg, MVT::i64));
160 }
161
162 void AddBusyRegs(const X86Operand &Op) {
163 AddBusyReg(Op.getMemBaseReg());
164 AddBusyReg(Op.getMemIndexReg());
165 }
166
167 unsigned ChooseFrameReg(MVT::SimpleValueType VT) const {
Craig Topper2e444922014-12-26 06:36:23 +0000168 static const MCPhysReg Candidates[] = { X86::RBP, X86::RAX, X86::RBX,
169 X86::RCX, X86::RDX, X86::RDI,
170 X86::RSI };
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000171 for (unsigned Reg : Candidates) {
172 if (!std::count(BusyRegs.begin(), BusyRegs.end(), Reg))
173 return convReg(Reg, VT);
174 }
175 return X86::NoRegister;
176 }
177
178 private:
179 unsigned convReg(unsigned Reg, MVT::SimpleValueType VT) const {
180 return Reg == X86::NoRegister ? Reg : getX86SubSuperRegister(Reg, VT);
181 }
182
183 std::vector<unsigned> BusyRegs;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000184 };
185
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000186 X86AddressSanitizer(const MCSubtargetInfo &STI)
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000187 : X86AsmInstrumentation(STI), RepPrefix(false), OrigSPOffset(0) {}
188
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000189 virtual ~X86AddressSanitizer() {}
190
191 // X86AsmInstrumentation implementation:
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000192 virtual void InstrumentAndEmitInstruction(const MCInst &Inst,
193 OperandVector &Operands,
194 MCContext &Ctx,
195 const MCInstrInfo &MII,
196 MCStreamer &Out) override {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000197 InstrumentMOVS(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000198 if (RepPrefix)
199 EmitInstruction(Out, MCInstBuilder(X86::REP_PREFIX));
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000200
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000201 InstrumentMOV(Inst, Operands, Ctx, MII, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000202
203 RepPrefix = (Inst.getOpcode() == X86::REP_PREFIX);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000204 if (!RepPrefix)
205 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000206 }
207
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000208 // Adjusts up stack and saves all registers used in instrumentation.
209 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
210 MCContext &Ctx,
211 MCStreamer &Out) = 0;
212
213 // Restores all registers used in instrumentation and adjusts stack.
214 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
215 MCContext &Ctx,
216 MCStreamer &Out) = 0;
217
218 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
219 bool IsWrite,
220 const RegisterContext &RegCtx,
221 MCContext &Ctx, MCStreamer &Out) = 0;
222 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
223 bool IsWrite,
224 const RegisterContext &RegCtx,
225 MCContext &Ctx, MCStreamer &Out) = 0;
226
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000227 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
228 MCStreamer &Out) = 0;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000229
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000230 void InstrumentMemOperand(X86Operand &Op, unsigned AccessSize, bool IsWrite,
231 const RegisterContext &RegCtx, MCContext &Ctx,
232 MCStreamer &Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000233 void InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg, unsigned CntReg,
234 unsigned AccessSize, MCContext &Ctx, MCStreamer &Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000235
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000236 void InstrumentMOVS(const MCInst &Inst, OperandVector &Operands,
237 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000238 void InstrumentMOV(const MCInst &Inst, OperandVector &Operands,
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000239 MCContext &Ctx, const MCInstrInfo &MII, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000240
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000241protected:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000242 void EmitLabel(MCStreamer &Out, MCSymbol *Label) { Out.EmitLabel(Label); }
243
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000244 void EmitLEA(X86Operand &Op, MVT::SimpleValueType VT, unsigned Reg,
245 MCStreamer &Out) {
246 assert(VT == MVT::i32 || VT == MVT::i64);
247 MCInst Inst;
248 Inst.setOpcode(VT == MVT::i32 ? X86::LEA32r : X86::LEA64r);
249 Inst.addOperand(MCOperand::CreateReg(getX86SubSuperRegister(Reg, VT)));
250 Op.addMemOperands(Inst, 5);
251 EmitInstruction(Out, Inst);
252 }
253
254 void ComputeMemOperandAddress(X86Operand &Op, MVT::SimpleValueType VT,
255 unsigned Reg, MCContext &Ctx, MCStreamer &Out);
256
257 // Creates new memory operand with Displacement added to an original
258 // displacement. Residue will contain a residue which could happen when the
259 // total displacement exceeds 32-bit limitation.
260 std::unique_ptr<X86Operand> AddDisplacement(X86Operand &Op,
261 int64_t Displacement,
262 MCContext &Ctx, int64_t *Residue);
263
Craig Topper055845f2015-01-02 07:02:25 +0000264 bool is64BitMode() const {
265 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
266 }
267 bool is32BitMode() const {
268 return (STI.getFeatureBits() & X86::Mode32Bit) != 0;
269 }
270 bool is16BitMode() const {
271 return (STI.getFeatureBits() & X86::Mode16Bit) != 0;
272 }
273
274 unsigned getPointerWidth() {
275 if (is16BitMode()) return 16;
276 if (is32BitMode()) return 32;
277 if (is64BitMode()) return 64;
278 llvm_unreachable("invalid mode");
279 }
280
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000281 // True when previous instruction was actually REP prefix.
282 bool RepPrefix;
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000283
284 // Offset from the original SP register.
285 int64_t OrigSPOffset;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000286};
287
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000288void X86AddressSanitizer::InstrumentMemOperand(
289 X86Operand &Op, unsigned AccessSize, bool IsWrite,
290 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000291 assert(Op.isMem() && "Op should be a memory operand.");
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000292 assert((AccessSize & (AccessSize - 1)) == 0 && AccessSize <= 16 &&
293 "AccessSize should be a power of two, less or equal than 16.");
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000294 // FIXME: take into account load/store alignment.
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000295 if (IsSmallMemAccess(AccessSize))
296 InstrumentMemOperandSmall(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000297 else
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000298 InstrumentMemOperandLarge(Op, AccessSize, IsWrite, RegCtx, Ctx, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000299}
300
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000301void X86AddressSanitizer::InstrumentMOVSBase(unsigned DstReg, unsigned SrcReg,
302 unsigned CntReg,
303 unsigned AccessSize,
304 MCContext &Ctx, MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000305 // FIXME: check whole ranges [DstReg .. DstReg + AccessSize * (CntReg - 1)]
306 // and [SrcReg .. SrcReg + AccessSize * (CntReg - 1)].
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000307 RegisterContext RegCtx(X86::RDX /* AddressReg */, X86::RAX /* ShadowReg */,
308 IsSmallMemAccess(AccessSize)
309 ? X86::RBX
310 : X86::NoRegister /* ScratchReg */);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000311 RegCtx.AddBusyReg(DstReg);
312 RegCtx.AddBusyReg(SrcReg);
313 RegCtx.AddBusyReg(CntReg);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000314
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000315 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000316
317 // Test (%SrcReg)
318 {
319 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
320 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000321 getPointerWidth(), 0, Disp, SrcReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000322 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
323 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000324 }
325
326 // Test -1(%SrcReg, %CntReg, AccessSize)
327 {
328 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
329 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000330 getPointerWidth(), 0, Disp, SrcReg, CntReg, AccessSize, SMLoc(),
331 SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000332 InstrumentMemOperand(*Op, AccessSize, false /* IsWrite */, RegCtx, Ctx,
333 Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000334 }
335
336 // Test (%DstReg)
337 {
338 const MCExpr *Disp = MCConstantExpr::Create(0, Ctx);
339 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000340 getPointerWidth(), 0, Disp, DstReg, 0, AccessSize, SMLoc(), SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000341 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000342 }
343
344 // Test -1(%DstReg, %CntReg, AccessSize)
345 {
346 const MCExpr *Disp = MCConstantExpr::Create(-1, Ctx);
347 std::unique_ptr<X86Operand> Op(X86Operand::CreateMem(
Craig Topper055845f2015-01-02 07:02:25 +0000348 getPointerWidth(), 0, Disp, DstReg, CntReg, AccessSize, SMLoc(),
349 SMLoc()));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000350 InstrumentMemOperand(*Op, AccessSize, true /* IsWrite */, RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000351 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000352
353 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000354}
355
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000356void X86AddressSanitizer::InstrumentMOVS(const MCInst &Inst,
357 OperandVector &Operands,
358 MCContext &Ctx, const MCInstrInfo &MII,
359 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000360 // Access size in bytes.
361 unsigned AccessSize = 0;
362
363 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000364 case X86::MOVSB:
365 AccessSize = 1;
366 break;
367 case X86::MOVSW:
368 AccessSize = 2;
369 break;
370 case X86::MOVSL:
371 AccessSize = 4;
372 break;
373 case X86::MOVSQ:
374 AccessSize = 8;
375 break;
376 default:
377 return;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000378 }
379
380 InstrumentMOVSImpl(AccessSize, Ctx, Out);
381}
382
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000383void X86AddressSanitizer::InstrumentMOV(const MCInst &Inst,
384 OperandVector &Operands, MCContext &Ctx,
385 const MCInstrInfo &MII,
386 MCStreamer &Out) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000387 // Access size in bytes.
388 unsigned AccessSize = 0;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000389
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000390 switch (Inst.getOpcode()) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000391 case X86::MOV8mi:
392 case X86::MOV8mr:
393 case X86::MOV8rm:
394 AccessSize = 1;
395 break;
396 case X86::MOV16mi:
397 case X86::MOV16mr:
398 case X86::MOV16rm:
399 AccessSize = 2;
400 break;
401 case X86::MOV32mi:
402 case X86::MOV32mr:
403 case X86::MOV32rm:
404 AccessSize = 4;
405 break;
406 case X86::MOV64mi32:
407 case X86::MOV64mr:
408 case X86::MOV64rm:
409 AccessSize = 8;
410 break;
411 case X86::MOVAPDmr:
412 case X86::MOVAPSmr:
413 case X86::MOVAPDrm:
414 case X86::MOVAPSrm:
415 AccessSize = 16;
416 break;
417 default:
418 return;
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000419 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000420
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000421 const bool IsWrite = MII.get(Inst.getOpcode()).mayStore();
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000422
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000423 for (unsigned Ix = 0; Ix < Operands.size(); ++Ix) {
David Blaikie960ea3f2014-06-08 16:18:35 +0000424 assert(Operands[Ix]);
425 MCParsedAsmOperand &Op = *Operands[Ix];
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000426 if (Op.isMem()) {
427 X86Operand &MemOp = static_cast<X86Operand &>(Op);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000428 RegisterContext RegCtx(
429 X86::RDI /* AddressReg */, X86::RAX /* ShadowReg */,
430 IsSmallMemAccess(AccessSize) ? X86::RCX
431 : X86::NoRegister /* ScratchReg */);
432 RegCtx.AddBusyRegs(MemOp);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000433 InstrumentMemOperandPrologue(RegCtx, Ctx, Out);
434 InstrumentMemOperand(MemOp, AccessSize, IsWrite, RegCtx, Ctx, Out);
435 InstrumentMemOperandEpilogue(RegCtx, Ctx, Out);
436 }
Evgeniy Stepanovb6c47a52014-04-24 09:56:15 +0000437 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000438}
439
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000440void X86AddressSanitizer::ComputeMemOperandAddress(X86Operand &Op,
441 MVT::SimpleValueType VT,
442 unsigned Reg, MCContext &Ctx,
443 MCStreamer &Out) {
444 int64_t Displacement = 0;
445 if (IsStackReg(Op.getMemBaseReg()))
446 Displacement -= OrigSPOffset;
447 if (IsStackReg(Op.getMemIndexReg()))
448 Displacement -= OrigSPOffset * Op.getMemScale();
449
450 assert(Displacement >= 0);
451
452 // Emit Op as is.
453 if (Displacement == 0) {
454 EmitLEA(Op, VT, Reg, Out);
455 return;
456 }
457
458 int64_t Residue;
459 std::unique_ptr<X86Operand> NewOp =
460 AddDisplacement(Op, Displacement, Ctx, &Residue);
461 EmitLEA(*NewOp, VT, Reg, Out);
462
463 while (Residue != 0) {
464 const MCConstantExpr *Disp =
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000465 MCConstantExpr::Create(ApplyDisplacementBounds(Residue), Ctx);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000466 std::unique_ptr<X86Operand> DispOp =
Craig Topper055845f2015-01-02 07:02:25 +0000467 X86Operand::CreateMem(getPointerWidth(), 0, Disp, Reg, 0, 1, SMLoc(),
468 SMLoc());
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000469 EmitLEA(*DispOp, VT, Reg, Out);
470 Residue -= Disp->getValue();
471 }
472}
473
474std::unique_ptr<X86Operand>
475X86AddressSanitizer::AddDisplacement(X86Operand &Op, int64_t Displacement,
476 MCContext &Ctx, int64_t *Residue) {
477 assert(Displacement >= 0);
478
479 if (Displacement == 0 ||
480 (Op.getMemDisp() && Op.getMemDisp()->getKind() != MCExpr::Constant)) {
481 *Residue = Displacement;
Craig Topper055845f2015-01-02 07:02:25 +0000482 return X86Operand::CreateMem(Op.getMemModeSize(), Op.getMemSegReg(),
483 Op.getMemDisp(), Op.getMemBaseReg(),
484 Op.getMemIndexReg(), Op.getMemScale(),
485 SMLoc(), SMLoc());
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000486 }
487
488 int64_t OrigDisplacement =
489 static_cast<const MCConstantExpr *>(Op.getMemDisp())->getValue();
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000490 CheckDisplacementBounds(OrigDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000491 Displacement += OrigDisplacement;
492
Yuri Gorsheninab1b88a2014-10-13 11:44:06 +0000493 int64_t NewDisplacement = ApplyDisplacementBounds(Displacement);
494 CheckDisplacementBounds(NewDisplacement);
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000495
496 *Residue = Displacement - NewDisplacement;
497 const MCExpr *Disp = MCConstantExpr::Create(NewDisplacement, Ctx);
Craig Topper055845f2015-01-02 07:02:25 +0000498 return X86Operand::CreateMem(Op.getMemModeSize(), Op.getMemSegReg(), Disp,
499 Op.getMemBaseReg(), Op.getMemIndexReg(),
500 Op.getMemScale(), SMLoc(), SMLoc());
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000501}
502
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000503class X86AddressSanitizer32 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000504public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000505 static const long kShadowOffset = 0x20000000;
506
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000507 X86AddressSanitizer32(const MCSubtargetInfo &STI)
508 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000509
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000510 virtual ~X86AddressSanitizer32() {}
511
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000512 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
513 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
514 if (FrameReg == X86::NoRegister)
515 return FrameReg;
516 return getX86SubSuperRegister(FrameReg, MVT::i32);
517 }
518
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000519 void SpillReg(MCStreamer &Out, unsigned Reg) {
520 EmitInstruction(Out, MCInstBuilder(X86::PUSH32r).addReg(Reg));
521 OrigSPOffset -= 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000522 }
523
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000524 void RestoreReg(MCStreamer &Out, unsigned Reg) {
525 EmitInstruction(Out, MCInstBuilder(X86::POP32r).addReg(Reg));
526 OrigSPOffset += 4;
527 }
528
529 void StoreFlags(MCStreamer &Out) {
530 EmitInstruction(Out, MCInstBuilder(X86::PUSHF32));
531 OrigSPOffset -= 4;
532 }
533
534 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000535 EmitInstruction(Out, MCInstBuilder(X86::POPF32));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000536 OrigSPOffset += 4;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000537 }
538
539 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
540 MCContext &Ctx,
541 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000542 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32);
543 assert(LocalFrameReg != X86::NoRegister);
544
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000545 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
546 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000547 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000548 SpillReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000549 if (FrameReg == X86::ESP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000550 Out.EmitCFIAdjustCfaOffset(4 /* byte size of the LocalFrameReg */);
551 Out.EmitCFIRelOffset(
552 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000553 }
554 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000555 Out,
556 MCInstBuilder(X86::MOV32rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000557 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000558 Out.EmitCFIDefCfaRegister(
559 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000560 }
561
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000562 SpillReg(Out, RegCtx.AddressReg(MVT::i32));
563 SpillReg(Out, RegCtx.ShadowReg(MVT::i32));
564 if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister)
565 SpillReg(Out, RegCtx.ScratchReg(MVT::i32));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000566 StoreFlags(Out);
567 }
568
569 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
570 MCContext &Ctx,
571 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000572 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i32);
573 assert(LocalFrameReg != X86::NoRegister);
574
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000575 RestoreFlags(Out);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000576 if (RegCtx.ScratchReg(MVT::i32) != X86::NoRegister)
577 RestoreReg(Out, RegCtx.ScratchReg(MVT::i32));
578 RestoreReg(Out, RegCtx.ShadowReg(MVT::i32));
579 RestoreReg(Out, RegCtx.AddressReg(MVT::i32));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000580
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000581 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000582 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000583 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000584 Out.EmitCFIRestoreState();
585 if (FrameReg == X86::ESP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000586 Out.EmitCFIAdjustCfaOffset(-4 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000587 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000588 }
589
590 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
591 bool IsWrite,
592 const RegisterContext &RegCtx,
593 MCContext &Ctx,
594 MCStreamer &Out) override;
595 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
596 bool IsWrite,
597 const RegisterContext &RegCtx,
598 MCContext &Ctx,
599 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000600 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
601 MCStreamer &Out) override;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000602
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000603private:
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000604 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
605 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000606 EmitInstruction(Out, MCInstBuilder(X86::CLD));
607 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
608
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000609 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
610 .addReg(X86::ESP)
611 .addReg(X86::ESP)
612 .addImm(-16));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000613 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000614 Out, MCInstBuilder(X86::PUSH32r).addReg(RegCtx.AddressReg(MVT::i32)));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000615
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000616 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000617 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
618 const MCSymbolRefExpr *FnExpr =
619 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
620 EmitInstruction(Out, MCInstBuilder(X86::CALLpcrel32).addExpr(FnExpr));
621 }
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000622};
623
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000624void X86AddressSanitizer32::InstrumentMemOperandSmall(
625 X86Operand &Op, unsigned AccessSize, bool IsWrite,
626 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000627 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
628 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
629 unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000630
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000631 assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister);
632 unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000633
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000634 ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000635
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000636 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
637 AddressRegI32));
638 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
639 .addReg(ShadowRegI32)
640 .addReg(ShadowRegI32)
641 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000642
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000643 {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000644 MCInst Inst;
645 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000646 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000647 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
648 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000649 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI32, 0, 1,
650 SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000651 Op->addMemOperands(Inst, 5);
652 EmitInstruction(Out, Inst);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000653 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000654
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000655 EmitInstruction(
656 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000657 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
658 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
659 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
660
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000661 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
662 AddressRegI32));
663 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
664 .addReg(ScratchRegI32)
665 .addReg(ScratchRegI32)
666 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000667
668 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000669 case 1:
670 break;
671 case 2: {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000672 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
673 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000674 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ScratchRegI32, 0, 1,
675 SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000676 EmitLEA(*Op, MVT::i32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000677 break;
678 }
679 case 4:
680 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000681 .addReg(ScratchRegI32)
682 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000683 .addImm(3));
684 break;
685 default:
686 assert(false && "Incorrect access size");
687 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000688 }
689
690 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000691 Out,
692 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
693 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
694 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000695 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
696
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000697 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000698 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000699}
700
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000701void X86AddressSanitizer32::InstrumentMemOperandLarge(
702 X86Operand &Op, unsigned AccessSize, bool IsWrite,
703 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000704 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
705 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000706
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000707 ComputeMemOperandAddress(Op, MVT::i32, AddressRegI32, Ctx, Out);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000708
709 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ShadowRegI32).addReg(
710 AddressRegI32));
711 EmitInstruction(Out, MCInstBuilder(X86::SHR32ri)
712 .addReg(ShadowRegI32)
713 .addReg(ShadowRegI32)
714 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000715 {
716 MCInst Inst;
717 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000718 case 8:
719 Inst.setOpcode(X86::CMP8mi);
720 break;
721 case 16:
722 Inst.setOpcode(X86::CMP16mi);
723 break;
724 default:
725 assert(false && "Incorrect access size");
726 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000727 }
728 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
729 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000730 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI32, 0, 1,
731 SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000732 Op->addMemOperands(Inst, 5);
733 Inst.addOperand(MCOperand::CreateImm(0));
734 EmitInstruction(Out, Inst);
735 }
736 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
737 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
738 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
739
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000740 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000741 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000742}
743
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000744void X86AddressSanitizer32::InstrumentMOVSImpl(unsigned AccessSize,
745 MCContext &Ctx,
746 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000747 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000748
749 // No need to test when ECX is equals to zero.
750 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
751 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
752 EmitInstruction(
753 Out, MCInstBuilder(X86::TEST32rr).addReg(X86::ECX).addReg(X86::ECX));
754 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
755
756 // Instrument first and last elements in src and dst range.
757 InstrumentMOVSBase(X86::EDI /* DstReg */, X86::ESI /* SrcReg */,
758 X86::ECX /* CntReg */, AccessSize, Ctx, Out);
759
760 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000761 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000762}
763
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000764class X86AddressSanitizer64 : public X86AddressSanitizer {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000765public:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000766 static const long kShadowOffset = 0x7fff8000;
767
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000768 X86AddressSanitizer64(const MCSubtargetInfo &STI)
769 : X86AddressSanitizer(STI) {}
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000770
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000771 virtual ~X86AddressSanitizer64() {}
772
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000773 unsigned GetFrameReg(const MCContext &Ctx, MCStreamer &Out) {
774 unsigned FrameReg = GetFrameRegGeneric(Ctx, Out);
775 if (FrameReg == X86::NoRegister)
776 return FrameReg;
777 return getX86SubSuperRegister(FrameReg, MVT::i64);
778 }
779
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000780 void SpillReg(MCStreamer &Out, unsigned Reg) {
781 EmitInstruction(Out, MCInstBuilder(X86::PUSH64r).addReg(Reg));
782 OrigSPOffset -= 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000783 }
784
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000785 void RestoreReg(MCStreamer &Out, unsigned Reg) {
786 EmitInstruction(Out, MCInstBuilder(X86::POP64r).addReg(Reg));
787 OrigSPOffset += 8;
788 }
789
790 void StoreFlags(MCStreamer &Out) {
791 EmitInstruction(Out, MCInstBuilder(X86::PUSHF64));
792 OrigSPOffset -= 8;
793 }
794
795 void RestoreFlags(MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000796 EmitInstruction(Out, MCInstBuilder(X86::POPF64));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000797 OrigSPOffset += 8;
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000798 }
799
800 virtual void InstrumentMemOperandPrologue(const RegisterContext &RegCtx,
801 MCContext &Ctx,
802 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000803 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64);
804 assert(LocalFrameReg != X86::NoRegister);
805
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000806 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
807 unsigned FrameReg = GetFrameReg(Ctx, Out);
808 if (MRI && FrameReg != X86::NoRegister) {
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000809 SpillReg(Out, X86::RBP);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000810 if (FrameReg == X86::RSP) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000811 Out.EmitCFIAdjustCfaOffset(8 /* byte size of the LocalFrameReg */);
812 Out.EmitCFIRelOffset(
813 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */), 0);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000814 }
815 EmitInstruction(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000816 Out,
817 MCInstBuilder(X86::MOV64rr).addReg(LocalFrameReg).addReg(FrameReg));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000818 Out.EmitCFIRememberState();
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000819 Out.EmitCFIDefCfaRegister(
820 MRI->getDwarfRegNum(LocalFrameReg, true /* IsEH */));
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000821 }
822
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000823 EmitAdjustRSP(Ctx, Out, -128);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000824 SpillReg(Out, RegCtx.ShadowReg(MVT::i64));
825 SpillReg(Out, RegCtx.AddressReg(MVT::i64));
826 if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister)
827 SpillReg(Out, RegCtx.ScratchReg(MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000828 StoreFlags(Out);
829 }
830
831 virtual void InstrumentMemOperandEpilogue(const RegisterContext &RegCtx,
832 MCContext &Ctx,
833 MCStreamer &Out) override {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000834 unsigned LocalFrameReg = RegCtx.ChooseFrameReg(MVT::i64);
835 assert(LocalFrameReg != X86::NoRegister);
836
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000837 RestoreFlags(Out);
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000838 if (RegCtx.ScratchReg(MVT::i64) != X86::NoRegister)
839 RestoreReg(Out, RegCtx.ScratchReg(MVT::i64));
840 RestoreReg(Out, RegCtx.AddressReg(MVT::i64));
841 RestoreReg(Out, RegCtx.ShadowReg(MVT::i64));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000842 EmitAdjustRSP(Ctx, Out, 128);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000843
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000844 unsigned FrameReg = GetFrameReg(Ctx, Out);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000845 if (Ctx.getRegisterInfo() && FrameReg != X86::NoRegister) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000846 RestoreReg(Out, LocalFrameReg);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000847 Out.EmitCFIRestoreState();
848 if (FrameReg == X86::RSP)
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000849 Out.EmitCFIAdjustCfaOffset(-8 /* byte size of the LocalFrameReg */);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000850 }
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000851 }
852
853 virtual void InstrumentMemOperandSmall(X86Operand &Op, unsigned AccessSize,
854 bool IsWrite,
855 const RegisterContext &RegCtx,
856 MCContext &Ctx,
857 MCStreamer &Out) override;
858 virtual void InstrumentMemOperandLarge(X86Operand &Op, unsigned AccessSize,
859 bool IsWrite,
860 const RegisterContext &RegCtx,
861 MCContext &Ctx,
862 MCStreamer &Out) override;
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000863 virtual void InstrumentMOVSImpl(unsigned AccessSize, MCContext &Ctx,
864 MCStreamer &Out) override;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000865
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000866private:
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000867 void EmitAdjustRSP(MCContext &Ctx, MCStreamer &Out, long Offset) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000868 const MCExpr *Disp = MCConstantExpr::Create(Offset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000869 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000870 X86Operand::CreateMem(getPointerWidth(), 0, Disp, X86::RSP, 0, 1,
871 SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000872 EmitLEA(*Op, MVT::i64, X86::RSP, Out);
873 OrigSPOffset += Offset;
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000874 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000875
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000876 void EmitCallAsanReport(unsigned AccessSize, bool IsWrite, MCContext &Ctx,
877 MCStreamer &Out, const RegisterContext &RegCtx) {
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000878 EmitInstruction(Out, MCInstBuilder(X86::CLD));
879 EmitInstruction(Out, MCInstBuilder(X86::MMX_EMMS));
880
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +0000881 EmitInstruction(Out, MCInstBuilder(X86::AND64ri8)
882 .addReg(X86::RSP)
883 .addReg(X86::RSP)
884 .addImm(-16));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000885
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000886 if (RegCtx.AddressReg(MVT::i64) != X86::RDI) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000887 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(X86::RDI).addReg(
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000888 RegCtx.AddressReg(MVT::i64)));
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000889 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +0000890 const std::string &Fn = FuncName(AccessSize, IsWrite);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000891 MCSymbol *FnSym = Ctx.GetOrCreateSymbol(StringRef(Fn));
892 const MCSymbolRefExpr *FnExpr =
893 MCSymbolRefExpr::Create(FnSym, MCSymbolRefExpr::VK_PLT, Ctx);
894 EmitInstruction(Out, MCInstBuilder(X86::CALL64pcrel32).addExpr(FnExpr));
895 }
896};
897
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000898void X86AddressSanitizer64::InstrumentMemOperandSmall(
899 X86Operand &Op, unsigned AccessSize, bool IsWrite,
900 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000901 unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64);
902 unsigned AddressRegI32 = RegCtx.AddressReg(MVT::i32);
903 unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64);
904 unsigned ShadowRegI32 = RegCtx.ShadowReg(MVT::i32);
905 unsigned ShadowRegI8 = RegCtx.ShadowReg(MVT::i8);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000906
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000907 assert(RegCtx.ScratchReg(MVT::i32) != X86::NoRegister);
908 unsigned ScratchRegI32 = RegCtx.ScratchReg(MVT::i32);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000909
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000910 ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out);
911
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000912 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
913 AddressRegI64));
914 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
915 .addReg(ShadowRegI64)
916 .addReg(ShadowRegI64)
917 .addImm(3));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000918 {
919 MCInst Inst;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000920 Inst.setOpcode(X86::MOV8rm);
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000921 Inst.addOperand(MCOperand::CreateReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000922 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
Benjamin Kramer8bbadc02014-05-09 09:48:03 +0000923 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000924 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI64, 0, 1,
925 SMLoc(), SMLoc()));
Evgeniy Stepanov9661ec02014-05-08 09:55:24 +0000926 Op->addMemOperands(Inst, 5);
927 EmitInstruction(Out, Inst);
928 }
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000929
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000930 EmitInstruction(
931 Out, MCInstBuilder(X86::TEST8rr).addReg(ShadowRegI8).addReg(ShadowRegI8));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000932 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
933 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
934 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
935
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000936 EmitInstruction(Out, MCInstBuilder(X86::MOV32rr).addReg(ScratchRegI32).addReg(
937 AddressRegI32));
938 EmitInstruction(Out, MCInstBuilder(X86::AND32ri)
939 .addReg(ScratchRegI32)
940 .addReg(ScratchRegI32)
941 .addImm(7));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000942
943 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000944 case 1:
945 break;
946 case 2: {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000947 const MCExpr *Disp = MCConstantExpr::Create(1, Ctx);
948 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +0000949 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ScratchRegI32, 0, 1,
950 SMLoc(), SMLoc()));
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000951 EmitLEA(*Op, MVT::i32, ScratchRegI32, Out);
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000952 break;
953 }
954 case 4:
955 EmitInstruction(Out, MCInstBuilder(X86::ADD32ri8)
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000956 .addReg(ScratchRegI32)
957 .addReg(ScratchRegI32)
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000958 .addImm(3));
959 break;
960 default:
961 assert(false && "Incorrect access size");
962 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000963 }
964
965 EmitInstruction(
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000966 Out,
967 MCInstBuilder(X86::MOVSX32rr8).addReg(ShadowRegI32).addReg(ShadowRegI8));
968 EmitInstruction(Out, MCInstBuilder(X86::CMP32rr).addReg(ScratchRegI32).addReg(
969 ShadowRegI32));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000970 EmitInstruction(Out, MCInstBuilder(X86::JL_4).addExpr(DoneExpr));
971
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000972 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000973 EmitLabel(Out, DoneSym);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000974}
975
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000976void X86AddressSanitizer64::InstrumentMemOperandLarge(
977 X86Operand &Op, unsigned AccessSize, bool IsWrite,
978 const RegisterContext &RegCtx, MCContext &Ctx, MCStreamer &Out) {
Yuri Gorshenin171eb8d2014-10-21 10:22:27 +0000979 unsigned AddressRegI64 = RegCtx.AddressReg(MVT::i64);
980 unsigned ShadowRegI64 = RegCtx.ShadowReg(MVT::i64);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000981
Yuri Gorshenin46853b52014-10-13 09:37:47 +0000982 ComputeMemOperandAddress(Op, MVT::i64, AddressRegI64, Ctx, Out);
983
Yuri Gorsheninc107d142014-09-01 12:51:00 +0000984 EmitInstruction(Out, MCInstBuilder(X86::MOV64rr).addReg(ShadowRegI64).addReg(
985 AddressRegI64));
986 EmitInstruction(Out, MCInstBuilder(X86::SHR64ri)
987 .addReg(ShadowRegI64)
988 .addReg(ShadowRegI64)
989 .addImm(3));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +0000990 {
991 MCInst Inst;
992 switch (AccessSize) {
Evgeniy Stepanov50505532014-08-27 13:11:55 +0000993 case 8:
994 Inst.setOpcode(X86::CMP8mi);
995 break;
996 case 16:
997 Inst.setOpcode(X86::CMP16mi);
998 break;
999 default:
1000 assert(false && "Incorrect access size");
1001 break;
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001002 }
1003 const MCExpr *Disp = MCConstantExpr::Create(kShadowOffset, Ctx);
1004 std::unique_ptr<X86Operand> Op(
Craig Topper055845f2015-01-02 07:02:25 +00001005 X86Operand::CreateMem(getPointerWidth(), 0, Disp, ShadowRegI64, 0, 1,
1006 SMLoc(), SMLoc()));
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001007 Op->addMemOperands(Inst, 5);
1008 Inst.addOperand(MCOperand::CreateImm(0));
1009 EmitInstruction(Out, Inst);
1010 }
1011
1012 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
1013 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
1014 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
1015
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001016 EmitCallAsanReport(AccessSize, IsWrite, Ctx, Out, RegCtx);
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001017 EmitLabel(Out, DoneSym);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001018}
1019
Evgeniy Stepanov4d04f662014-08-27 11:10:54 +00001020void X86AddressSanitizer64::InstrumentMOVSImpl(unsigned AccessSize,
1021 MCContext &Ctx,
1022 MCStreamer &Out) {
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001023 StoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001024
1025 // No need to test when RCX is equals to zero.
1026 MCSymbol *DoneSym = Ctx.CreateTempSymbol();
1027 const MCExpr *DoneExpr = MCSymbolRefExpr::Create(DoneSym, Ctx);
1028 EmitInstruction(
1029 Out, MCInstBuilder(X86::TEST64rr).addReg(X86::RCX).addReg(X86::RCX));
1030 EmitInstruction(Out, MCInstBuilder(X86::JE_4).addExpr(DoneExpr));
1031
1032 // Instrument first and last elements in src and dst range.
1033 InstrumentMOVSBase(X86::RDI /* DstReg */, X86::RSI /* SrcReg */,
1034 X86::RCX /* CntReg */, AccessSize, Ctx, Out);
1035
1036 EmitLabel(Out, DoneSym);
Yuri Gorsheninc107d142014-09-01 12:51:00 +00001037 RestoreFlags(Out);
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001038}
1039
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001040} // End anonymous namespace
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001041
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001042X86AsmInstrumentation::X86AsmInstrumentation(const MCSubtargetInfo &STI)
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001043 : STI(STI), InitialFrameReg(0) {}
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001044
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001045X86AsmInstrumentation::~X86AsmInstrumentation() {}
1046
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001047void X86AsmInstrumentation::InstrumentAndEmitInstruction(
Evgeniy Stepanov6fa6c672014-07-07 13:57:37 +00001048 const MCInst &Inst, OperandVector &Operands, MCContext &Ctx,
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001049 const MCInstrInfo &MII, MCStreamer &Out) {
1050 EmitInstruction(Out, Inst);
1051}
1052
1053void X86AsmInstrumentation::EmitInstruction(MCStreamer &Out,
1054 const MCInst &Inst) {
1055 Out.EmitInstruction(Inst, STI);
1056}
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001057
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001058unsigned X86AsmInstrumentation::GetFrameRegGeneric(const MCContext &Ctx,
1059 MCStreamer &Out) {
1060 if (!Out.getNumFrameInfos()) // No active dwarf frame
1061 return X86::NoRegister;
1062 const MCDwarfFrameInfo &Frame = Out.getDwarfFrameInfos().back();
1063 if (Frame.End) // Active dwarf frame is closed
1064 return X86::NoRegister;
1065 const MCRegisterInfo *MRI = Ctx.getRegisterInfo();
1066 if (!MRI) // No register info
1067 return X86::NoRegister;
1068
1069 if (InitialFrameReg) {
1070 // FrameReg is set explicitly, we're instrumenting a MachineFunction.
1071 return InitialFrameReg;
1072 }
1073
1074 return MRI->getLLVMRegNum(Frame.CurrentCfaRegister, true /* IsEH */);
1075}
1076
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001077X86AsmInstrumentation *
1078CreateX86AsmInstrumentation(const MCTargetOptions &MCOptions,
1079 const MCContext &Ctx, const MCSubtargetInfo &STI) {
Evgeniy Stepanov29865f72014-04-30 14:04:31 +00001080 Triple T(STI.getTargetTriple());
1081 const bool hasCompilerRTSupport = T.isOSLinux();
Evgeniy Stepanov3819f022014-05-07 07:54:11 +00001082 if (ClAsanInstrumentAssembly && hasCompilerRTSupport &&
1083 MCOptions.SanitizeAddress) {
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001084 if ((STI.getFeatureBits() & X86::Mode32Bit) != 0)
1085 return new X86AddressSanitizer32(STI);
1086 if ((STI.getFeatureBits() & X86::Mode64Bit) != 0)
1087 return new X86AddressSanitizer64(STI);
1088 }
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00001089 return new X86AsmInstrumentation(STI);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00001090}
1091
Evgeniy Stepanov50505532014-08-27 13:11:55 +00001092} // End llvm namespace