blob: e7c0deac7e3753818aa8947ba3a95c3dd0cbbc16 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellardc721a232014-05-16 20:56:47 +000010// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
11// in AMDGPUMCInstLower.h
12def SISubtarget {
13 int NONE = -1;
14 int SI = 0;
15}
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000018// SI DAG Nodes
19//===----------------------------------------------------------------------===//
20
Tom Stellard9fa17912013-08-14 23:24:45 +000021def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000022 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000023 [SDNPMayLoad, SDNPMemOperand]
24>;
25
Tom Stellardafcf12f2013-09-12 02:55:14 +000026def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
27 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000028 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000029 SDTCisVT<1, iAny>, // vdata(VGPR)
30 SDTCisVT<2, i32>, // num_channels(imm)
31 SDTCisVT<3, i32>, // vaddr(VGPR)
32 SDTCisVT<4, i32>, // soffset(SGPR)
33 SDTCisVT<5, i32>, // inst_offset(imm)
34 SDTCisVT<6, i32>, // dfmt(imm)
35 SDTCisVT<7, i32>, // nfmt(imm)
36 SDTCisVT<8, i32>, // offen(imm)
37 SDTCisVT<9, i32>, // idxen(imm)
38 SDTCisVT<10, i32>, // glc(imm)
39 SDTCisVT<11, i32>, // slc(imm)
40 SDTCisVT<12, i32> // tfe(imm)
41 ]>,
42 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
43>;
44
Tom Stellard9fa17912013-08-14 23:24:45 +000045def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000046 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000047 SDTCisVT<3, i32>]>
48>;
49
50class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +000051 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +000052 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +000053>;
54
55def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
56def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
57def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
58def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
59
Tom Stellard067c8152014-07-21 14:01:14 +000060def SIconstdata_ptr : SDNode<
61 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
62>;
63
Tom Stellard26075d52013-02-07 19:39:38 +000064// Transformation function, extract the lower 32bit of a 64bit immediate
65def LO32 : SDNodeXForm<imm, [{
66 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
67}]>;
68
Tom Stellardab8a8c82013-07-12 18:15:02 +000069def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000070 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
71 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000072}]>;
73
Tom Stellard26075d52013-02-07 19:39:38 +000074// Transformation function, extract the upper 32bit of a 64bit immediate
75def HI32 : SDNodeXForm<imm, [{
76 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
77}]>;
78
Tom Stellardab8a8c82013-07-12 18:15:02 +000079def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000080 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
81 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000082}]>;
83
Tom Stellard044e4182014-02-06 18:36:34 +000084def IMM8bitDWORD : PatLeaf <(imm),
85 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +000086>;
87
Tom Stellard044e4182014-02-06 18:36:34 +000088def as_dword_i32imm : SDNodeXForm<imm, [{
89 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
90}]>;
91
Tom Stellardafcf12f2013-09-12 02:55:14 +000092def as_i1imm : SDNodeXForm<imm, [{
93 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
94}]>;
95
96def as_i8imm : SDNodeXForm<imm, [{
97 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
98}]>;
99
Tom Stellard07a10a32013-06-03 17:39:43 +0000100def as_i16imm : SDNodeXForm<imm, [{
101 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
102}]>;
103
Tom Stellard044e4182014-02-06 18:36:34 +0000104def as_i32imm: SDNodeXForm<imm, [{
105 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
106}]>;
107
Matt Arsenault99ed7892014-03-19 22:19:49 +0000108def IMM8bit : PatLeaf <(imm),
109 [{return isUInt<8>(N->getZExtValue());}]
110>;
111
Tom Stellard07a10a32013-06-03 17:39:43 +0000112def IMM12bit : PatLeaf <(imm),
113 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000114>;
115
Matt Arsenault99ed7892014-03-19 22:19:49 +0000116def IMM16bit : PatLeaf <(imm),
117 [{return isUInt<16>(N->getZExtValue());}]
118>;
119
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000120def IMM32bit : PatLeaf <(imm),
121 [{return isUInt<32>(N->getZExtValue());}]
122>;
123
Tom Stellarde2367942014-02-06 18:36:41 +0000124def mubuf_vaddr_offset : PatFrag<
125 (ops node:$ptr, node:$offset, node:$imm_offset),
126 (add (add node:$ptr, node:$offset), node:$imm_offset)
127>;
128
Christian Konigf82901a2013-02-26 17:52:23 +0000129class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000130 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000131}]>;
132
Tom Stellarddf94dc32013-08-14 23:24:24 +0000133class SGPRImm <dag frag> : PatLeaf<frag, [{
134 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
135 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
136 return false;
137 }
138 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000139 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000140 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
141 U != E; ++U) {
142 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
143 return true;
144 }
145 }
146 return false;
147}]>;
148
Tom Stellard01825af2014-07-21 14:01:08 +0000149//===----------------------------------------------------------------------===//
150// Custom Operands
151//===----------------------------------------------------------------------===//
152
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000153def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000154 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000155}
156
Tom Stellard01825af2014-07-21 14:01:08 +0000157def sopp_brtarget : Operand<OtherVT> {
158 let EncoderMethod = "getSOPPBrEncoding";
159 let OperandType = "OPERAND_PCREL";
160}
161
Tom Stellardb4a313a2014-08-01 00:32:39 +0000162include "SIInstrFormats.td"
163
Tom Stellard229d5e62014-08-05 14:48:12 +0000164let OperandType = "OPERAND_IMMEDIATE" in {
165
166def offen : Operand<i1> {
167 let PrintMethod = "printOffen";
168}
169def idxen : Operand<i1> {
170 let PrintMethod = "printIdxen";
171}
172def addr64 : Operand<i1> {
173 let PrintMethod = "printAddr64";
174}
175def mbuf_offset : Operand<i16> {
176 let PrintMethod = "printMBUFOffset";
177}
178def glc : Operand <i1> {
179 let PrintMethod = "printGLC";
180}
181def slc : Operand <i1> {
182 let PrintMethod = "printSLC";
183}
184def tfe : Operand <i1> {
185 let PrintMethod = "printTFE";
186}
187
Matt Arsenault97069782014-09-30 19:49:48 +0000188def omod : Operand <i32> {
189 let PrintMethod = "printOModSI";
190}
191
192def ClampMod : Operand <i1> {
193 let PrintMethod = "printClampSI";
194}
195
Tom Stellard229d5e62014-08-05 14:48:12 +0000196} // End OperandType = "OPERAND_IMMEDIATE"
197
Christian Konig72d5d5c2013-02-21 15:16:44 +0000198//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000199// Complex patterns
200//===----------------------------------------------------------------------===//
201
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000202def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000203def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000204
Tom Stellardb02094e2014-07-21 15:45:01 +0000205def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000206def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000207def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000208def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000209def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000210def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000211
Tom Stellardb4a313a2014-08-01 00:32:39 +0000212def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
213def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
214
Tom Stellardb02c2682014-06-24 23:33:07 +0000215//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000216// SI assembler operands
217//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000218
Christian Konigeabf8332013-02-21 15:16:49 +0000219def SIOperand {
220 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000221 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000222 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000223}
224
Tom Stellardb4a313a2014-08-01 00:32:39 +0000225def SRCMODS {
226 int NONE = 0;
227}
228
229def DSTCLAMP {
230 int NONE = 0;
231}
232
233def DSTOMOD {
234 int NONE = 0;
235}
Tom Stellard75aadc22012-12-11 21:25:42 +0000236
Christian Konig72d5d5c2013-02-21 15:16:44 +0000237//===----------------------------------------------------------------------===//
238//
239// SI Instruction multiclass helpers.
240//
241// Instructions with _32 take 32-bit operands.
242// Instructions with _64 take 64-bit operands.
243//
244// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
245// encoding is the standard encoding, but instruction that make use of
246// any of the instruction modifiers must use the 64-bit encoding.
247//
248// Instructions with _e32 use the 32-bit encoding.
249// Instructions with _e64 use the 64-bit encoding.
250//
251//===----------------------------------------------------------------------===//
252
Tom Stellardc470c962014-10-01 14:44:42 +0000253class SIMCInstr <string pseudo, int subtarget> {
254 string PseudoInstr = pseudo;
255 int Subtarget = subtarget;
256}
257
Christian Konig72d5d5c2013-02-21 15:16:44 +0000258//===----------------------------------------------------------------------===//
259// Scalar classes
260//===----------------------------------------------------------------------===//
261
Christian Konige0130a22013-02-21 15:17:13 +0000262class SOP1_32 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
263 op, (outs SReg_32:$dst), (ins SSrc_32:$src0),
264 opName#" $dst, $src0", pattern
265>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000266
Christian Konige0130a22013-02-21 15:17:13 +0000267class SOP1_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
268 op, (outs SReg_64:$dst), (ins SSrc_64:$src0),
269 opName#" $dst, $src0", pattern
270>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000271
Matt Arsenault8333e432014-06-10 19:18:24 +0000272// 64-bit input, 32-bit output.
273class SOP1_32_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
274 op, (outs SReg_32:$dst), (ins SSrc_64:$src0),
275 opName#" $dst, $src0", pattern
276>;
277
Christian Konige0130a22013-02-21 15:17:13 +0000278class SOP2_32 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
279 op, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
280 opName#" $dst, $src0, $src1", pattern
281>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000282
Christian Konige0130a22013-02-21 15:17:13 +0000283class SOP2_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
284 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
285 opName#" $dst, $src0, $src1", pattern
286>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287
Tom Stellard82166022013-11-13 23:36:37 +0000288class SOP2_SHIFT_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
289 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
290 opName#" $dst, $src0, $src1", pattern
291>;
292
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000294class SOPC_Helper <bits<7> op, RegisterClass rc, ValueType vt,
295 string opName, PatLeaf cond> : SOPC <
296 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
297 opName#" $dst, $src0, $src1", []>;
298
299class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
300 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
301
302class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
303 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000304
Christian Konige0130a22013-02-21 15:17:13 +0000305class SOPK_32 <bits<5> op, string opName, list<dag> pattern> : SOPK <
306 op, (outs SReg_32:$dst), (ins i16imm:$src0),
307 opName#" $dst, $src0", pattern
308>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000309
Christian Konige0130a22013-02-21 15:17:13 +0000310class SOPK_64 <bits<5> op, string opName, list<dag> pattern> : SOPK <
311 op, (outs SReg_64:$dst), (ins i16imm:$src0),
312 opName#" $dst, $src0", pattern
313>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000314
Tom Stellardc470c962014-10-01 14:44:42 +0000315//===----------------------------------------------------------------------===//
316// SMRD classes
317//===----------------------------------------------------------------------===//
318
319class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
320 SMRD <outs, ins, "", pattern>,
321 SIMCInstr<opName, SISubtarget.NONE> {
322 let isPseudo = 1;
323}
324
325class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
326 string asm> :
327 SMRD <outs, ins, asm, []>,
328 SMRDe <op, imm>,
329 SIMCInstr<opName, SISubtarget.SI>;
330
331multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
332 string asm, list<dag> pattern> {
333
334 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
335
336 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
337
338}
339
340multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000341 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000342 defm _IMM : SMRD_m <
343 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000344 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000345 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000346 >;
347
Tom Stellardc470c962014-10-01 14:44:42 +0000348 defm _SGPR : SMRD_m <
349 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000350 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000351 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352 >;
353}
354
355//===----------------------------------------------------------------------===//
356// Vector ALU classes
357//===----------------------------------------------------------------------===//
358
Tom Stellardb4a313a2014-08-01 00:32:39 +0000359// This must always be right before the operand being input modified.
360def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
361 let PrintMethod = "printOperandAndMods";
362}
363def InputModsNoDefault : Operand <i32> {
364 let PrintMethod = "printOperandAndMods";
365}
366
367class getNumSrcArgs<ValueType Src1, ValueType Src2> {
368 int ret =
369 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
370 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
371 3)); // VOP3
372}
373
374// Returns the register class to use for the destination of VOP[123C]
375// instructions for the given VT.
376class getVALUDstForVT<ValueType VT> {
377 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
378}
379
380// Returns the register class to use for source 0 of VOP[12C]
381// instructions for the given VT.
382class getVOPSrc0ForVT<ValueType VT> {
383 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
384}
385
386// Returns the register class to use for source 1 of VOP[12C] for the
387// given VT.
388class getVOPSrc1ForVT<ValueType VT> {
389 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
390}
391
392// Returns the register classes for the source arguments of a VOP[12C]
393// instruction for the given SrcVTs.
394class getInRC32 <list<ValueType> SrcVT> {
395 list<RegisterClass> ret = [
396 getVOPSrc0ForVT<SrcVT[0]>.ret,
397 getVOPSrc1ForVT<SrcVT[1]>.ret
398 ];
399}
400
401// Returns the register class to use for sources of VOP3 instructions for the
402// given VT.
403class getVOP3SrcForVT<ValueType VT> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000404 RegisterClass ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000405}
406
407// Returns the register classes for the source arguments of a VOP3
408// instruction for the given SrcVTs.
409class getInRC64 <list<ValueType> SrcVT> {
410 list<RegisterClass> ret = [
411 getVOP3SrcForVT<SrcVT[0]>.ret,
412 getVOP3SrcForVT<SrcVT[1]>.ret,
413 getVOP3SrcForVT<SrcVT[2]>.ret
414 ];
415}
416
417// Returns 1 if the source arguments have modifiers, 0 if they do not.
418class hasModifiers<ValueType SrcVT> {
419 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
420 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
421}
422
423// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
424class getIns32 <RegisterClass Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
425 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
426 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
427 (ins)));
428}
429
430// Returns the input arguments for VOP3 instructions for the given SrcVT.
431class getIns64 <RegisterClass Src0RC, RegisterClass Src1RC,
432 RegisterClass Src2RC, int NumSrcArgs,
433 bit HasModifiers> {
434
435 dag ret =
436 !if (!eq(NumSrcArgs, 1),
437 !if (!eq(HasModifiers, 1),
438 // VOP1 with modifiers
439 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000440 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000441 /* else */,
442 // VOP1 without modifiers
443 (ins Src0RC:$src0)
444 /* endif */ ),
445 !if (!eq(NumSrcArgs, 2),
446 !if (!eq(HasModifiers, 1),
447 // VOP 2 with modifiers
448 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
449 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000450 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000451 /* else */,
452 // VOP2 without modifiers
453 (ins Src0RC:$src0, Src1RC:$src1)
454 /* endif */ )
455 /* NumSrcArgs == 3 */,
456 !if (!eq(HasModifiers, 1),
457 // VOP3 with modifiers
458 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
459 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
460 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000461 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000462 /* else */,
463 // VOP3 without modifiers
464 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
465 /* endif */ )));
466}
467
468// Returns the assembly string for the inputs and outputs of a VOP[12C]
469// instruction. This does not add the _e32 suffix, so it can be reused
470// by getAsm64.
471class getAsm32 <int NumSrcArgs> {
472 string src1 = ", $src1";
473 string src2 = ", $src2";
474 string ret = " $dst, $src0"#
475 !if(!eq(NumSrcArgs, 1), "", src1)#
476 !if(!eq(NumSrcArgs, 3), src2, "");
477}
478
479// Returns the assembly string for the inputs and outputs of a VOP3
480// instruction.
481class getAsm64 <int NumSrcArgs, bit HasModifiers> {
482 string src0 = "$src0_modifiers,";
Matt Arsenault97069782014-09-30 19:49:48 +0000483 string src1 = !if(!eq(NumSrcArgs, 1), "",
484 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
485 " $src1_modifiers,"));
486 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000487 string ret =
488 !if(!eq(HasModifiers, 0),
489 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000490 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000491}
492
493
494class VOPProfile <list<ValueType> _ArgVT> {
495
496 field list<ValueType> ArgVT = _ArgVT;
497
498 field ValueType DstVT = ArgVT[0];
499 field ValueType Src0VT = ArgVT[1];
500 field ValueType Src1VT = ArgVT[2];
501 field ValueType Src2VT = ArgVT[3];
502 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
503 field RegisterClass Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
504 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
505 field RegisterClass Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
506 field RegisterClass Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
507 field RegisterClass Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
508
509 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
510 field bit HasModifiers = hasModifiers<Src0VT>.ret;
511
512 field dag Outs = (outs DstRC:$dst);
513
514 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
515 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
516 HasModifiers>.ret;
517
Matt Arsenault9215b172014-08-03 05:27:14 +0000518 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000519 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
520}
521
522def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
523def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
524def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
525def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
526def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
527def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
528def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
529def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
530def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
531
532def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
533def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
534def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
535def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
536def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
537def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
538def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000539 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000540}
541def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
542def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
543
544def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
545def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
546def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
547def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
548
549
Christian Konigf741fbf2013-02-26 17:52:42 +0000550class VOP <string opName> {
551 string OpName = opName;
552}
553
Christian Konig3c145802013-03-27 09:12:59 +0000554class VOP2_REV <string revOp, bit isOrig> {
555 string RevOp = revOp;
556 bit IsOrig = isOrig;
557}
558
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000559class AtomicNoRet <string noRetOp, bit isRet> {
560 string NoRetOp = noRetOp;
561 bit IsRet = isRet;
562}
563
Tom Stellardb4a313a2014-08-01 00:32:39 +0000564class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
565
566 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
567 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
568 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
569 bits<2> omod = !if(HasModifiers, ?, 0);
570 bits<1> clamp = !if(HasModifiers, ?, 0);
571 bits<9> src1 = !if(HasSrc1, ?, 0);
572 bits<9> src2 = !if(HasSrc2, ?, 0);
573}
574
Tom Stellardbda32c92014-07-21 17:44:29 +0000575class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
576 VOP3Common <outs, ins, "", pattern>,
577 VOP <opName>,
578 SIMCInstr<opName, SISubtarget.NONE> {
579 let isPseudo = 1;
580}
581
582class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
583 VOP3 <op, outs, ins, asm, []>,
584 SIMCInstr<opName, SISubtarget.SI>;
585
Tom Stellardc721a232014-05-16 20:56:47 +0000586multiclass VOP3_m <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000587 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000588
Tom Stellardbda32c92014-07-21 17:44:29 +0000589 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000590
Tom Stellardb4a313a2014-08-01 00:32:39 +0000591 def _si : VOP3_Real_si <op, outs, ins, asm, opName>,
592 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
593 !if(!eq(NumSrcArgs, 2), 0, 1),
594 HasMods>;
Tom Stellardc721a232014-05-16 20:56:47 +0000595
596}
597
Tom Stellardbda32c92014-07-21 17:44:29 +0000598multiclass VOP3_1_m <bits<8> op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000599 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000600
601 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
602
Tom Stellardb4a313a2014-08-01 00:32:39 +0000603 def _si : VOP3_Real_si <
604 {1, 1, op{6}, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
605 outs, ins, asm, opName>,
606 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000607}
608
Tom Stellardb4a313a2014-08-01 00:32:39 +0000609multiclass VOP3_2_m <bits<9> op, dag outs, dag ins, string asm,
610 list<dag> pattern, string opName, string revOp,
611 bit HasMods = 1, bit UseFullOp = 0> {
612
613 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
614 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
615
616 def _si : VOP3_Real_si <op,
617 outs, ins, asm, opName>,
618 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>,
619 VOP3DisableFields<1, 0, HasMods>;
620}
621
622multiclass VOP3b_2_m <bits<9> op, dag outs, dag ins, string asm,
623 list<dag> pattern, string opName, string revOp,
624 bit HasMods = 1, bit UseFullOp = 0> {
625 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
626 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
627
628 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
629 // can write it into any SGPR. We currently don't use the carry out,
630 // so for now hardcode it to VCC as well.
631 let sdst = SIOperand.VCC, Defs = [VCC] in {
632 def _si : VOP3b <op, outs, ins, asm, pattern>,
633 VOP3DisableFields<1, 0, HasMods>,
634 SIMCInstr<opName, SISubtarget.SI>,
635 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
636 } // End sdst = SIOperand.VCC, Defs = [VCC]
637}
638
639multiclass VOP3_C_m <bits<8> op, dag outs, dag ins, string asm,
640 list<dag> pattern, string opName,
641 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000642
643 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
644
Tom Stellardbda32c92014-07-21 17:44:29 +0000645 def _si : VOP3_Real_si <
Tom Stellardb4a313a2014-08-01 00:32:39 +0000646 {0, op{7}, op{6}, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
647 outs, ins, asm, opName>,
648 VOP3DisableFields<1, 0, HasMods> {
649 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000650 }
651}
652
Tom Stellardb4a313a2014-08-01 00:32:39 +0000653multiclass VOP1_Helper <bits<8> op, string opName, dag outs,
654 dag ins32, string asm32, list<dag> pat32,
655 dag ins64, string asm64, list<dag> pat64,
656 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +0000657
Tom Stellardb4a313a2014-08-01 00:32:39 +0000658 def _e32 : VOP1 <op, outs, ins32, opName#asm32, pat32>, VOP<opName>;
659
660 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000661}
662
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663multiclass VOP1Inst <bits<8> op, string opName, VOPProfile P,
664 SDPatternOperator node = null_frag> : VOP1_Helper <
665 op, opName, P.Outs,
666 P.Ins32, P.Asm32, [],
667 P.Ins64, P.Asm64,
668 !if(P.HasModifiers,
669 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000670 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +0000671 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
672 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +0000673>;
Christian Konigf5754a02013-02-21 15:17:09 +0000674
Tom Stellardb4a313a2014-08-01 00:32:39 +0000675class VOP2_e32 <bits<6> op, string opName, dag outs, dag ins, string asm,
676 list<dag> pattern, string revOp> :
677 VOP2 <op, outs, ins, opName#asm, pattern>,
678 VOP <opName>,
679 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000680
Tom Stellardb4a313a2014-08-01 00:32:39 +0000681multiclass VOP2_Helper <bits<6> op, string opName, dag outs,
682 dag ins32, string asm32, list<dag> pat32,
683 dag ins64, string asm64, list<dag> pat64,
684 string revOp, bit HasMods> {
685 def _e32 : VOP2_e32 <op, opName, outs, ins32, asm32, pat32, revOp>;
686
687 defm _e64 : VOP3_2_m <
688 {1, 0, 0, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
689 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
690 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000691}
692
Tom Stellardb4a313a2014-08-01 00:32:39 +0000693multiclass VOP2Inst <bits<6> op, string opName, VOPProfile P,
694 SDPatternOperator node = null_frag,
695 string revOp = opName> : VOP2_Helper <
696 op, opName, P.Outs,
697 P.Ins32, P.Asm32, [],
698 P.Ins64, P.Asm64,
699 !if(P.HasModifiers,
700 [(set P.DstVT:$dst,
701 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000702 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000703 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
704 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
705 revOp, P.HasModifiers
706>;
707
708multiclass VOP2b_Helper <bits<6> op, string opName, dag outs,
709 dag ins32, string asm32, list<dag> pat32,
710 dag ins64, string asm64, list<dag> pat64,
711 string revOp, bit HasMods> {
712
713 def _e32 : VOP2_e32 <op, opName, outs, ins32, asm32, pat32, revOp>;
714
715 defm _e64 : VOP3b_2_m <
716 {1, 0, 0, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
717 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
718 >;
719}
720
721multiclass VOP2bInst <bits<6> op, string opName, VOPProfile P,
722 SDPatternOperator node = null_frag,
723 string revOp = opName> : VOP2b_Helper <
724 op, opName, P.Outs,
725 P.Ins32, P.Asm32, [],
726 P.Ins64, P.Asm64,
727 !if(P.HasModifiers,
728 [(set P.DstVT:$dst,
729 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000730 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000731 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
732 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
733 revOp, P.HasModifiers
734>;
735
736multiclass VOPC_Helper <bits<8> op, string opName,
737 dag ins32, string asm32, list<dag> pat32,
738 dag out64, dag ins64, string asm64, list<dag> pat64,
739 bit HasMods, bit DefExec> {
740 def _e32 : VOPC <op, ins32, opName#asm32, pat32>, VOP <opName> {
741 let Defs = !if(DefExec, [EXEC], []);
742 }
743
744 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64, opName,
745 HasMods, DefExec>;
746}
747
748multiclass VOPCInst <bits<8> op, string opName,
749 VOPProfile P, PatLeaf cond = COND_NULL,
750 bit DefExec = 0> : VOPC_Helper <
751 op, opName,
752 P.Ins32, P.Asm32, [],
753 (outs SReg_64:$dst), P.Ins64, P.Asm64,
754 !if(P.HasModifiers,
755 [(set i1:$dst,
756 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000757 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000758 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
759 cond))],
760 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
761 P.HasModifiers, DefExec
762>;
763
764multiclass VOPC_F32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
765 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
766
767multiclass VOPC_F64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
768 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
769
770multiclass VOPC_I32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
771 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
772
773multiclass VOPC_I64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
774 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +0000775
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000776
Tom Stellardb4a313a2014-08-01 00:32:39 +0000777multiclass VOPCX <bits<8> op, string opName, VOPProfile P,
778 PatLeaf cond = COND_NULL>
779 : VOPCInst <op, opName, P, cond, 1>;
780
781multiclass VOPCX_F32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
782 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
783
784multiclass VOPCX_F64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
785 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
786
787multiclass VOPCX_I32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
788 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
789
790multiclass VOPCX_I64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
791 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
792
793multiclass VOP3_Helper <bits<9> op, string opName, dag outs, dag ins, string asm,
794 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
795 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
796>;
797
798multiclass VOP3Inst <bits<9> op, string opName, VOPProfile P,
799 SDPatternOperator node = null_frag> : VOP3_Helper <
800 op, opName, P.Outs, P.Ins64, P.Asm64,
801 !if(!eq(P.NumSrcArgs, 3),
802 !if(P.HasModifiers,
803 [(set P.DstVT:$dst,
804 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000805 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000806 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
807 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
808 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
809 P.Src2VT:$src2))]),
810 !if(!eq(P.NumSrcArgs, 2),
811 !if(P.HasModifiers,
812 [(set P.DstVT:$dst,
813 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000814 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000815 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
816 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
817 /* P.NumSrcArgs == 1 */,
818 !if(P.HasModifiers,
819 [(set P.DstVT:$dst,
820 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000821 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +0000822 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
823 P.NumSrcArgs, P.HasModifiers
824>;
825
826multiclass VOP3b_Helper <bits<9> op, RegisterClass vrc, RegisterClass arc,
827 string opName, list<dag> pattern> :
828 VOP3b_2_m <
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000829 op, (outs vrc:$dst0, SReg_64:$dst1),
Matt Arsenault272c50a2014-09-30 19:49:43 +0000830 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
831 InputModsNoDefault:$src1_modifiers, arc:$src1,
832 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000833 ClampMod:$clamp, i32imm:$omod),
834 opName#" $dst0, $dst1, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000835 opName, opName, 1, 1
836>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000837
Tom Stellardb4a313a2014-08-01 00:32:39 +0000838multiclass VOP3b_64 <bits<9> op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000839 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
840
Tom Stellardb4a313a2014-08-01 00:32:39 +0000841multiclass VOP3b_32 <bits<9> op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000842 VOP3b_Helper <op, VReg_32, VSrc_32, opName, pattern>;
843
Matt Arsenault8675db12014-08-29 16:01:14 +0000844
845class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +0000846 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +0000847 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
848 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
849 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
850 i32:$src1_modifiers, P.Src1VT:$src1,
851 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000852 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +0000853 i32:$omod)>;
854
Christian Konig72d5d5c2013-02-21 15:16:44 +0000855//===----------------------------------------------------------------------===//
856// Vector I/O classes
857//===----------------------------------------------------------------------===//
858
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000859class DS_1A <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
860 DS <op, outs, ins, asm, pat> {
861 bits<16> offset;
862
Matt Arsenault99ed7892014-03-19 22:19:49 +0000863 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000864 let offset0 = offset{7-0};
865 let offset1 = offset{15-8};
866}
867
868class DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000869 op,
870 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000871 (ins i1imm:$gds, VReg_32:$addr, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000872 asm#" $vdst, $addr, $offset, [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000873 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000874 let data0 = 0;
875 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000876 let mayLoad = 1;
877 let mayStore = 0;
878}
879
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000880class DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
881 op,
882 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000883 (ins i1imm:$gds, VReg_32:$addr, u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultcdcdb872014-08-01 17:00:26 +0000884 asm#" $vdst, $addr, $offset0, $offset1, [M0]",
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000885 []> {
886 let data0 = 0;
887 let data1 = 0;
888 let mayLoad = 1;
889 let mayStore = 0;
890}
891
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000892class DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000893 op,
894 (outs),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000895 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000896 asm#" $addr, $data0, $offset [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000897 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000898 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000899 let mayStore = 1;
900 let mayLoad = 0;
901 let vdst = 0;
902}
903
Tom Stellard05105142014-08-22 18:49:28 +0000904class DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000905 op,
906 (outs),
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000907 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, regClass:$data1,
908 u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000909 asm#" $addr, $data0, $data1, $offset0, $offset1 [M0]",
910 []> {
911 let mayStore = 1;
912 let mayLoad = 0;
913 let vdst = 0;
914}
915
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000916// 1 address, 1 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000917class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A <
Tom Stellard13c68ef2013-09-05 18:38:09 +0000918 op,
919 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000920 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000921 asm#" $vdst, $addr, $data0, $offset, [M0]", []>,
922 AtomicNoRet<noRetOp, 1> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000923
924 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000925 let mayStore = 1;
926 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000927
928 let hasPostISelHook = 1; // Adjusted to no return version.
Tom Stellard13c68ef2013-09-05 18:38:09 +0000929}
930
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000931// 1 address, 2 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000932class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000933 op,
934 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000935 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000936 asm#" $vdst, $addr, $data0, $data1, $offset, [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000937 []>,
938 AtomicNoRet<noRetOp, 1> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000939 let mayStore = 1;
940 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000941
942 let hasPostISelHook = 1; // Adjusted to no return version.
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000943}
944
945// 1 address, 2 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000946class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000947 op,
948 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000949 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000950 asm#" $addr, $data0, $data1, $offset, [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000951 []>,
952 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000953 let mayStore = 1;
954 let mayLoad = 1;
955}
956
957// 1 address, 1 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000958class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000959 op,
960 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000961 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000962 asm#" $addr, $data0, $offset, [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000963 []>,
964 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000965
966 let data1 = 0;
967 let mayStore = 1;
968 let mayLoad = 1;
969}
970
Tom Stellard0c238c22014-10-01 14:44:43 +0000971//===----------------------------------------------------------------------===//
972// MTBUF classes
973//===----------------------------------------------------------------------===//
974
975class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
976 MTBUF <outs, ins, "", pattern>,
977 SIMCInstr<opName, SISubtarget.NONE> {
978 let isPseudo = 1;
979}
980
981class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
982 string asm> :
983 MTBUF <outs, ins, asm, []>,
984 MTBUFe <op>,
985 SIMCInstr<opName, SISubtarget.SI>;
986
987multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
988 list<dag> pattern> {
989
990 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
991
992 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
993
994}
995
996let mayStore = 1, mayLoad = 0 in {
997
998multiclass MTBUF_Store_Helper <bits<3> op, string opName,
999 RegisterClass regClass> : MTBUF_m <
1000 op, opName, (outs),
1001 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
1002 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr,
1003 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
1004 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1005 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1006>;
1007
1008} // mayStore = 1, mayLoad = 0
1009
1010let mayLoad = 1, mayStore = 0 in {
1011
1012multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1013 RegisterClass regClass> : MTBUF_m <
1014 op, opName, (outs regClass:$dst),
1015 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
1016 i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr, SReg_128:$srsrc,
1017 i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
1018 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1019 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1020>;
1021
1022} // mayLoad = 1, mayStore = 0
1023
Tom Stellard7980fc82014-09-25 18:30:26 +00001024class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
Tom Stellard155bbb72014-08-11 22:18:17 +00001025
1026 bit IsAddr64 = is_addr64;
Tom Stellard7980fc82014-09-25 18:30:26 +00001027 string OpName = NAME # suffix;
Tom Stellard155bbb72014-08-11 22:18:17 +00001028}
1029
Tom Stellard7980fc82014-09-25 18:30:26 +00001030class MUBUFAtomicAddr64 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
1031 : MUBUF <op, outs, ins, asm, pattern> {
1032
1033 let offen = 0;
1034 let idxen = 0;
1035 let addr64 = 1;
1036 let tfe = 0;
1037 let lds = 0;
1038 let soffset = 128;
1039}
1040
1041class MUBUFAtomicOffset <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
1042 : MUBUF <op, outs, ins, asm, pattern> {
1043
1044 let offen = 0;
1045 let idxen = 0;
1046 let addr64 = 0;
1047 let tfe = 0;
1048 let lds = 0;
1049 let vaddr = 0;
1050}
1051
1052multiclass MUBUF_Atomic <bits<7> op, string name, RegisterClass rc,
1053 ValueType vt, SDPatternOperator atomic> {
1054
1055 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1056
1057 // No return variants
1058 let glc = 0 in {
1059
1060 def _ADDR64 : MUBUFAtomicAddr64 <
1061 op, (outs),
1062 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1063 mbuf_offset:$offset, slc:$slc),
1064 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", []
1065 >, MUBUFAddr64Table<1>, AtomicNoRet<NAME#"_ADDR64", 0>;
1066
1067 def _OFFSET : MUBUFAtomicOffset <
1068 op, (outs),
1069 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1070 SSrc_32:$soffset, slc:$slc),
1071 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", []
1072 >, MUBUFAddr64Table<0>, AtomicNoRet<NAME#"_OFFSET", 0>;
1073 } // glc = 0
1074
1075 // Variant that return values
1076 let glc = 1, Constraints = "$vdata = $vdata_in",
1077 DisableEncoding = "$vdata_in" in {
1078
1079 def _RTN_ADDR64 : MUBUFAtomicAddr64 <
1080 op, (outs rc:$vdata),
1081 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1082 mbuf_offset:$offset, slc:$slc),
1083 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1084 [(set vt:$vdata,
1085 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
1086 i1:$slc), vt:$vdata_in))]
1087 >, MUBUFAddr64Table<1, "_RTN">, AtomicNoRet<NAME#"_ADDR64", 1>;
1088
1089 def _RTN_OFFSET : MUBUFAtomicOffset <
1090 op, (outs rc:$vdata),
1091 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
1092 SSrc_32:$soffset, slc:$slc),
1093 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1094 [(set vt:$vdata,
1095 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
1096 i1:$slc), vt:$vdata_in))]
1097 >, MUBUFAddr64Table<0, "_RTN">, AtomicNoRet<NAME#"_OFFSET", 1>;
1098
1099 } // glc = 1
1100
1101 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1102}
1103
Tom Stellard7c1838d2014-07-02 20:53:56 +00001104multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
1105 ValueType load_vt = i32,
1106 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001107
Michel Danzer13736222014-01-27 07:20:51 +00001108 let lds = 0, mayLoad = 1 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001109
Michel Danzer13736222014-01-27 07:20:51 +00001110 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001111
Tom Stellard8e44d942014-07-21 15:44:55 +00001112 let offen = 0, idxen = 0, vaddr = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +00001113 def _OFFSET : MUBUF <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +00001114 (ins SReg_128:$srsrc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001115 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
1116 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001117 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1118 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1119 i32:$soffset, i16:$offset,
1120 i1:$glc, i1:$slc, i1:$tfe)))]>,
1121 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +00001122 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001123
Tom Stellardb02094e2014-07-21 15:45:01 +00001124 let offen = 1, idxen = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +00001125 def _OFFEN : MUBUF <op, (outs regClass:$vdata),
1126 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001127 SSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1128 tfe:$tfe),
1129 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001130 }
1131
1132 let offen = 0, idxen = 1 in {
1133 def _IDXEN : MUBUF <op, (outs regClass:$vdata),
1134 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001135 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
1136 slc:$slc, tfe:$tfe),
1137 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001138 }
1139
1140 let offen = 1, idxen = 1 in {
1141 def _BOTHEN : MUBUF <op, (outs regClass:$vdata),
1142 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001143 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1144 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001145 }
1146 }
1147
1148 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
1149 def _ADDR64 : MUBUF <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001150 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1151 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001152 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +00001153 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +00001154 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001155 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001156}
1157
Tom Stellardb02094e2014-07-21 15:45:01 +00001158multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
1159 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +00001160
Tom Stellardddea4862014-08-11 22:18:14 +00001161 let addr64 = 0, lds = 0 in {
1162
1163 def "" : MUBUF <
1164 op, (outs),
1165 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1166 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1167 tfe:$tfe),
1168 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1169 "$glc"#"$slc"#"$tfe",
1170 []
1171 >;
1172
Tom Stellard155bbb72014-08-11 22:18:17 +00001173 let offen = 0, idxen = 0, vaddr = 0 in {
1174 def _OFFSET : MUBUF <
1175 op, (outs),
1176 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1177 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1178 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1179 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1180 i16:$offset, i1:$glc, i1:$slc,
1181 i1:$tfe))]
1182 >, MUBUFAddr64Table<0>;
1183 } // offen = 0, idxen = 0, vaddr = 0
1184
Tom Stellardddea4862014-08-11 22:18:14 +00001185 let offen = 1, idxen = 0 in {
1186 def _OFFEN : MUBUF <
1187 op, (outs),
1188 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1189 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1190 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1191 "$glc"#"$slc"#"$tfe",
1192 []
1193 >;
1194 } // end offen = 1, idxen = 0
1195
1196 } // End addr64 = 0, lds = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001197
Tom Stellardb02094e2014-07-21 15:45:01 +00001198 def _ADDR64 : MUBUF <
1199 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001200 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1201 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001202 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001203 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1204 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001205
1206 let mayLoad = 0;
1207 let mayStore = 1;
1208
1209 // Encoding
1210 let offen = 0;
1211 let idxen = 0;
1212 let glc = 0;
1213 let addr64 = 1;
1214 let lds = 0;
1215 let slc = 0;
1216 let tfe = 0;
1217 let soffset = 128; // ZERO
1218 }
Tom Stellard754f80f2013-04-05 23:31:51 +00001219}
1220
Matt Arsenault3f981402014-09-15 15:41:53 +00001221class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1222 FLAT <op, (outs regClass:$data),
1223 (ins VReg_64:$addr),
1224 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1225 let glc = 0;
1226 let slc = 0;
1227 let tfe = 0;
1228 let mayLoad = 1;
1229}
1230
1231class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1232 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1233 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1234 []> {
1235
1236 let mayLoad = 0;
1237 let mayStore = 1;
1238
1239 // Encoding
1240 let glc = 0;
1241 let slc = 0;
1242 let tfe = 0;
1243}
1244
Tom Stellard682bfbc2013-10-10 17:11:24 +00001245class MIMG_Mask <string op, int channels> {
1246 string Op = op;
1247 int Channels = channels;
1248}
1249
Tom Stellard16a9a202013-08-14 23:24:17 +00001250class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001251 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001252 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001253 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001254 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001255 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001256 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001257 SReg_256:$srsrc),
1258 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1259 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1260 []> {
1261 let SSAMP = 0;
1262 let mayLoad = 1;
1263 let mayStore = 0;
1264 let hasPostISelHook = 1;
1265}
1266
Tom Stellard682bfbc2013-10-10 17:11:24 +00001267multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1268 RegisterClass dst_rc,
1269 int channels> {
1270 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_32>,
1271 MIMG_Mask<asm#"_V1", channels>;
1272 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1273 MIMG_Mask<asm#"_V2", channels>;
1274 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1275 MIMG_Mask<asm#"_V4", channels>;
1276}
1277
Tom Stellard16a9a202013-08-14 23:24:17 +00001278multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001279 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VReg_32, 1>;
1280 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1281 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1282 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001283}
1284
1285class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001286 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001287 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001288 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001289 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001290 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001291 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001292 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001293 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1294 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001295 []> {
1296 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001297 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001298 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001299}
1300
Tom Stellard682bfbc2013-10-10 17:11:24 +00001301multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1302 RegisterClass dst_rc,
1303 int channels> {
1304 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_32>,
1305 MIMG_Mask<asm#"_V1", channels>;
1306 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1307 MIMG_Mask<asm#"_V2", channels>;
1308 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1309 MIMG_Mask<asm#"_V4", channels>;
1310 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1311 MIMG_Mask<asm#"_V8", channels>;
1312 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1313 MIMG_Mask<asm#"_V16", channels>;
1314}
1315
Tom Stellard16a9a202013-08-14 23:24:17 +00001316multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001317 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VReg_32, 1>;
1318 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1319 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1320 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001321}
1322
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001323class MIMG_Gather_Helper <bits<7> op, string asm,
1324 RegisterClass dst_rc,
1325 RegisterClass src_rc> : MIMG <
1326 op,
1327 (outs dst_rc:$vdata),
1328 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1329 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1330 SReg_256:$srsrc, SReg_128:$ssamp),
1331 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1332 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1333 []> {
1334 let mayLoad = 1;
1335 let mayStore = 0;
1336
1337 // DMASK was repurposed for GATHER4. 4 components are always
1338 // returned and DMASK works like a swizzle - it selects
1339 // the component to fetch. The only useful DMASK values are
1340 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1341 // (red,red,red,red) etc.) The ISA document doesn't mention
1342 // this.
1343 // Therefore, disable all code which updates DMASK by setting these two:
1344 let MIMG = 0;
1345 let hasPostISelHook = 0;
1346}
1347
1348multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1349 RegisterClass dst_rc,
1350 int channels> {
1351 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_32>,
1352 MIMG_Mask<asm#"_V1", channels>;
1353 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1354 MIMG_Mask<asm#"_V2", channels>;
1355 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1356 MIMG_Mask<asm#"_V4", channels>;
1357 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1358 MIMG_Mask<asm#"_V8", channels>;
1359 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1360 MIMG_Mask<asm#"_V16", channels>;
1361}
1362
1363multiclass MIMG_Gather <bits<7> op, string asm> {
1364 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VReg_32, 1>;
1365 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1366 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1367 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1368}
1369
Christian Konigf741fbf2013-02-26 17:52:42 +00001370//===----------------------------------------------------------------------===//
1371// Vector instruction mappings
1372//===----------------------------------------------------------------------===//
1373
1374// Maps an opcode in e32 form to its e64 equivalent
1375def getVOPe64 : InstrMapping {
1376 let FilterClass = "VOP";
1377 let RowFields = ["OpName"];
1378 let ColFields = ["Size"];
1379 let KeyCol = ["4"];
1380 let ValueCols = [["8"]];
1381}
1382
Tom Stellard1aaad692014-07-21 16:55:33 +00001383// Maps an opcode in e64 form to its e32 equivalent
1384def getVOPe32 : InstrMapping {
1385 let FilterClass = "VOP";
1386 let RowFields = ["OpName"];
1387 let ColFields = ["Size"];
1388 let KeyCol = ["8"];
1389 let ValueCols = [["4"]];
1390}
1391
Christian Konig3c145802013-03-27 09:12:59 +00001392// Maps an original opcode to its commuted version
1393def getCommuteRev : InstrMapping {
1394 let FilterClass = "VOP2_REV";
1395 let RowFields = ["RevOp"];
1396 let ColFields = ["IsOrig"];
1397 let KeyCol = ["1"];
1398 let ValueCols = [["0"]];
1399}
1400
Tom Stellard682bfbc2013-10-10 17:11:24 +00001401def getMaskedMIMGOp : InstrMapping {
1402 let FilterClass = "MIMG_Mask";
1403 let RowFields = ["Op"];
1404 let ColFields = ["Channels"];
1405 let KeyCol = ["4"];
1406 let ValueCols = [["1"], ["2"], ["3"] ];
1407}
1408
Christian Konig3c145802013-03-27 09:12:59 +00001409// Maps an commuted opcode to its original version
1410def getCommuteOrig : InstrMapping {
1411 let FilterClass = "VOP2_REV";
1412 let RowFields = ["RevOp"];
1413 let ColFields = ["IsOrig"];
1414 let KeyCol = ["0"];
1415 let ValueCols = [["1"]];
1416}
1417
Tom Stellard5d7aaae2014-02-10 16:58:30 +00001418def isDS : InstrMapping {
1419 let FilterClass = "DS";
1420 let RowFields = ["Inst"];
1421 let ColFields = ["Size"];
1422 let KeyCol = ["8"];
1423 let ValueCols = [["8"]];
1424}
1425
Tom Stellardc721a232014-05-16 20:56:47 +00001426def getMCOpcode : InstrMapping {
1427 let FilterClass = "SIMCInstr";
1428 let RowFields = ["PseudoInstr"];
1429 let ColFields = ["Subtarget"];
1430 let KeyCol = [!cast<string>(SISubtarget.NONE)];
1431 let ValueCols = [[!cast<string>(SISubtarget.SI)]];
1432}
1433
Tom Stellard155bbb72014-08-11 22:18:17 +00001434def getAddr64Inst : InstrMapping {
1435 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00001436 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00001437 let ColFields = ["IsAddr64"];
1438 let KeyCol = ["0"];
1439 let ValueCols = [["1"]];
1440}
1441
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001442// Maps an atomic opcode to its version with a return value.
1443def getAtomicRetOp : InstrMapping {
1444 let FilterClass = "AtomicNoRet";
1445 let RowFields = ["NoRetOp"];
1446 let ColFields = ["IsRet"];
1447 let KeyCol = ["0"];
1448 let ValueCols = [["1"]];
1449}
1450
1451// Maps an atomic opcode to its returnless version.
1452def getAtomicNoRetOp : InstrMapping {
1453 let FilterClass = "AtomicNoRet";
1454 let RowFields = ["NoRetOp"];
1455 let ColFields = ["IsRet"];
1456 let KeyCol = ["1"];
1457 let ValueCols = [["0"]];
1458}
1459
Tom Stellard75aadc22012-12-11 21:25:42 +00001460include "SIInstructions.td"