blob: eb0bf65d9b6ec4b7f0db3cda8b541e374d766150 [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc -march=amdgcn -mcpu=verde -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Marek Olsak75170772015-01-27 17:27:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault6689abe2016-05-05 20:07:37 +00003; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s
Tom Stellard75aadc22012-12-11 21:25:42 +00004
Matt Arsenault28bd7d42015-09-25 18:21:47 +00005declare i32 @llvm.r600.read.tidig.x() #0
6
Tom Stellard79243d92014-10-01 17:15:17 +00007; FUNC-LABEL: {{^}}test2:
Matt Arsenault284ae082014-06-09 08:36:53 +00008; EG: AND_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
9; EG: AND_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard75aadc22012-12-11 21:25:42 +000010
Tom Stellard326d6ec2014-11-05 14:50:53 +000011; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
12; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
Aaron Watry00aeb112013-06-25 13:55:23 +000013
14define void @test2(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(1)* %in) {
David Blaikie79e6c742015-02-27 19:29:02 +000015 %b_ptr = getelementptr <2 x i32>, <2 x i32> addrspace(1)* %in, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +000016 %a = load <2 x i32>, <2 x i32> addrspace(1) * %in
17 %b = load <2 x i32>, <2 x i32> addrspace(1) * %b_ptr
Aaron Watry00aeb112013-06-25 13:55:23 +000018 %result = and <2 x i32> %a, %b
19 store <2 x i32> %result, <2 x i32> addrspace(1)* %out
20 ret void
21}
22
Tom Stellard79243d92014-10-01 17:15:17 +000023; FUNC-LABEL: {{^}}test4:
Matt Arsenault284ae082014-06-09 08:36:53 +000024; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
25; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
26; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
27; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Aaron Watry00aeb112013-06-25 13:55:23 +000028
Tom Stellard326d6ec2014-11-05 14:50:53 +000029; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
30; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
31; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
32; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
Aaron Watry00aeb112013-06-25 13:55:23 +000033
34define void @test4(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
David Blaikie79e6c742015-02-27 19:29:02 +000035 %b_ptr = getelementptr <4 x i32>, <4 x i32> addrspace(1)* %in, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +000036 %a = load <4 x i32>, <4 x i32> addrspace(1) * %in
37 %b = load <4 x i32>, <4 x i32> addrspace(1) * %b_ptr
Tom Stellard75aadc22012-12-11 21:25:42 +000038 %result = and <4 x i32> %a, %b
39 store <4 x i32> %result, <4 x i32> addrspace(1)* %out
40 ret void
41}
Matt Arsenault284ae082014-06-09 08:36:53 +000042
Tom Stellard79243d92014-10-01 17:15:17 +000043; FUNC-LABEL: {{^}}s_and_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000044; SI: s_and_b32
Matt Arsenault284ae082014-06-09 08:36:53 +000045define void @s_and_i32(i32 addrspace(1)* %out, i32 %a, i32 %b) {
46 %and = and i32 %a, %b
47 store i32 %and, i32 addrspace(1)* %out, align 4
48 ret void
49}
50
Tom Stellard79243d92014-10-01 17:15:17 +000051; FUNC-LABEL: {{^}}s_and_constant_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000052; SI: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x12d687
Matt Arsenault284ae082014-06-09 08:36:53 +000053define void @s_and_constant_i32(i32 addrspace(1)* %out, i32 %a) {
54 %and = and i32 %a, 1234567
55 store i32 %and, i32 addrspace(1)* %out, align 4
56 ret void
57}
58
Matt Arsenault28bd7d42015-09-25 18:21:47 +000059; FIXME: We should really duplicate the constant so that the SALU use
60; can fold into the s_and_b32 and the VALU one is materialized
61; directly without copying from the SGPR.
62
63; Second use is a VGPR use of the constant.
64; FUNC-LABEL: {{^}}s_and_multi_use_constant_i32_0:
65; SI: s_mov_b32 [[K:s[0-9]+]], 0x12d687
66; SI-DAG: s_and_b32 [[AND:s[0-9]+]], s{{[0-9]+}}, [[K]]
67; SI-DAG: v_mov_b32_e32 [[VK:v[0-9]+]], [[K]]
68; SI: buffer_store_dword [[VK]]
69define void @s_and_multi_use_constant_i32_0(i32 addrspace(1)* %out, i32 %a, i32 %b) {
70 %and = and i32 %a, 1234567
71
72 ; Just to stop future replacement of copy to vgpr + store with VALU op.
73 %foo = add i32 %and, %b
74 store volatile i32 %foo, i32 addrspace(1)* %out
75 store volatile i32 1234567, i32 addrspace(1)* %out
76 ret void
77}
78
79; Second use is another SGPR use of the constant.
80; FUNC-LABEL: {{^}}s_and_multi_use_constant_i32_1:
81; SI: s_mov_b32 [[K:s[0-9]+]], 0x12d687
82; SI: s_and_b32 [[AND:s[0-9]+]], s{{[0-9]+}}, [[K]]
83; SI: s_add_i32
84; SI: s_add_i32 [[ADD:s[0-9]+]], s{{[0-9]+}}, [[K]]
85; SI: buffer_store_dword [[VK]]
86define void @s_and_multi_use_constant_i32_1(i32 addrspace(1)* %out, i32 %a, i32 %b) {
87 %and = and i32 %a, 1234567
88 %foo = add i32 %and, 1234567
89 %bar = add i32 %foo, %b
90 store volatile i32 %bar, i32 addrspace(1)* %out
91 ret void
92}
93
94; FUNC-LABEL: {{^}}v_and_i32_vgpr_vgpr:
95; SI: v_and_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
96define void @v_and_i32_vgpr_vgpr(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr, i32 addrspace(1)* %bptr) {
97 %tid = call i32 @llvm.r600.read.tidig.x() #0
98 %gep.a = getelementptr i32, i32 addrspace(1)* %aptr, i32 %tid
99 %gep.b = getelementptr i32, i32 addrspace(1)* %bptr, i32 %tid
100 %gep.out = getelementptr i32, i32 addrspace(1)* %out, i32 %tid
101 %a = load i32, i32 addrspace(1)* %gep.a
102 %b = load i32, i32 addrspace(1)* %gep.b
Matt Arsenault284ae082014-06-09 08:36:53 +0000103 %and = and i32 %a, %b
Matt Arsenault28bd7d42015-09-25 18:21:47 +0000104 store i32 %and, i32 addrspace(1)* %gep.out
105 ret void
106}
107
108; FUNC-LABEL: {{^}}v_and_i32_sgpr_vgpr:
109; SI-DAG: s_load_dword [[SA:s[0-9]+]]
110; SI-DAG: {{buffer|flat}}_load_dword [[VB:v[0-9]+]]
111; SI: v_and_b32_e32 v{{[0-9]+}}, [[SA]], [[VB]]
112define void @v_and_i32_sgpr_vgpr(i32 addrspace(1)* %out, i32 %a, i32 addrspace(1)* %bptr) {
113 %tid = call i32 @llvm.r600.read.tidig.x() #0
114 %gep.b = getelementptr i32, i32 addrspace(1)* %bptr, i32 %tid
115 %gep.out = getelementptr i32, i32 addrspace(1)* %out, i32 %tid
116 %b = load i32, i32 addrspace(1)* %gep.b
117 %and = and i32 %a, %b
118 store i32 %and, i32 addrspace(1)* %gep.out
119 ret void
120}
121
122; FUNC-LABEL: {{^}}v_and_i32_vgpr_sgpr:
123; SI-DAG: s_load_dword [[SA:s[0-9]+]]
124; SI-DAG: {{buffer|flat}}_load_dword [[VB:v[0-9]+]]
125; SI: v_and_b32_e32 v{{[0-9]+}}, [[SA]], [[VB]]
126define void @v_and_i32_vgpr_sgpr(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr, i32 %b) {
127 %tid = call i32 @llvm.r600.read.tidig.x() #0
128 %gep.a = getelementptr i32, i32 addrspace(1)* %aptr, i32 %tid
129 %gep.out = getelementptr i32, i32 addrspace(1)* %out, i32 %tid
130 %a = load i32, i32 addrspace(1)* %gep.a
131 %and = and i32 %a, %b
132 store i32 %and, i32 addrspace(1)* %gep.out
Matt Arsenault284ae082014-06-09 08:36:53 +0000133 ret void
134}
135
Matt Arsenault11a4d672015-02-13 19:05:03 +0000136; FUNC-LABEL: {{^}}v_and_constant_i32
137; SI: v_and_b32_e32 v{{[0-9]+}}, 0x12d687, v{{[0-9]+}}
Matt Arsenault284ae082014-06-09 08:36:53 +0000138define void @v_and_constant_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr) {
David Blaikiea79ac142015-02-27 21:17:42 +0000139 %a = load i32, i32 addrspace(1)* %aptr, align 4
Matt Arsenault284ae082014-06-09 08:36:53 +0000140 %and = and i32 %a, 1234567
141 store i32 %and, i32 addrspace(1)* %out, align 4
142 ret void
143}
144
Matt Arsenault11a4d672015-02-13 19:05:03 +0000145; FUNC-LABEL: {{^}}v_and_inline_imm_64_i32
146; SI: v_and_b32_e32 v{{[0-9]+}}, 64, v{{[0-9]+}}
147define void @v_and_inline_imm_64_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr) {
David Blaikiea79ac142015-02-27 21:17:42 +0000148 %a = load i32, i32 addrspace(1)* %aptr, align 4
Matt Arsenault11a4d672015-02-13 19:05:03 +0000149 %and = and i32 %a, 64
150 store i32 %and, i32 addrspace(1)* %out, align 4
151 ret void
152}
153
154; FUNC-LABEL: {{^}}v_and_inline_imm_neg_16_i32
155; SI: v_and_b32_e32 v{{[0-9]+}}, -16, v{{[0-9]+}}
156define void @v_and_inline_imm_neg_16_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr) {
David Blaikiea79ac142015-02-27 21:17:42 +0000157 %a = load i32, i32 addrspace(1)* %aptr, align 4
Matt Arsenault11a4d672015-02-13 19:05:03 +0000158 %and = and i32 %a, -16
159 store i32 %and, i32 addrspace(1)* %out, align 4
160 ret void
161}
162
163; FUNC-LABEL: {{^}}s_and_i64
Tom Stellard326d6ec2014-11-05 14:50:53 +0000164; SI: s_and_b64
Matt Arsenault284ae082014-06-09 08:36:53 +0000165define void @s_and_i64(i64 addrspace(1)* %out, i64 %a, i64 %b) {
166 %and = and i64 %a, %b
167 store i64 %and, i64 addrspace(1)* %out, align 8
168 ret void
169}
170
Matt Arsenault0d89e842014-07-15 21:44:37 +0000171; FIXME: Should use SGPRs
Tom Stellard79243d92014-10-01 17:15:17 +0000172; FUNC-LABEL: {{^}}s_and_i1:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000173; SI: v_and_b32
Matt Arsenault0d89e842014-07-15 21:44:37 +0000174define void @s_and_i1(i1 addrspace(1)* %out, i1 %a, i1 %b) {
175 %and = and i1 %a, %b
176 store i1 %and, i1 addrspace(1)* %out
177 ret void
178}
179
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000180; FUNC-LABEL: {{^}}s_and_constant_i64:
181; SI-DAG: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x80000{{$}}
182; SI-DAG: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x80{{$}}
183; SI: buffer_store_dwordx2
Matt Arsenault284ae082014-06-09 08:36:53 +0000184define void @s_and_constant_i64(i64 addrspace(1)* %out, i64 %a) {
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000185 %and = and i64 %a, 549756338176
Matt Arsenault284ae082014-06-09 08:36:53 +0000186 store i64 %and, i64 addrspace(1)* %out, align 8
187 ret void
188}
189
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000190; FUNC-LABEL: {{^}}s_and_multi_use_constant_i64:
191; XSI-DAG: s_mov_b32 s[[KLO:[0-9]+]], 0x80000{{$}}
192; XSI-DAG: s_mov_b32 s[[KHI:[0-9]+]], 0x80{{$}}
193; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, s{{\[}}[[KLO]]:[[KHI]]{{\]}}
194define void @s_and_multi_use_constant_i64(i64 addrspace(1)* %out, i64 %a, i64 %b) {
195 %and0 = and i64 %a, 549756338176
196 %and1 = and i64 %b, 549756338176
197 store volatile i64 %and0, i64 addrspace(1)* %out
198 store volatile i64 %and1, i64 addrspace(1)* %out
199 ret void
200}
201
202; FUNC-LABEL: {{^}}s_and_32_bit_constant_i64:
203; SI: s_load_dwordx2
204; SI-NOT: and
205; SI: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x12d687{{$}}
206; SI-NOT: and
207; SI: buffer_store_dwordx2
208define void @s_and_32_bit_constant_i64(i64 addrspace(1)* %out, i64 %a) {
209 %and = and i64 %a, 1234567
210 store i64 %and, i64 addrspace(1)* %out, align 8
211 ret void
212}
213
214; FUNC-LABEL: {{^}}s_and_multi_use_inline_imm_i64:
Matt Arsenaultefa3fe12016-04-22 22:48:38 +0000215; SI: s_load_dword [[A:s[0-9]+]]
216; SI: s_load_dword [[B:s[0-9]+]]
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000217; SI: s_load_dwordx2
Tom Stellardcb6ba622016-04-30 00:23:06 +0000218; SI: s_load_dwordx2
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000219; SI-NOT: and
Matt Arsenaultefa3fe12016-04-22 22:48:38 +0000220; SI: s_lshl_b32 [[A]], [[A]], 1
221; SI: s_lshl_b32 [[B]], [[B]], 1
222; SI: s_and_b32 s{{[0-9]+}}, [[A]], 62
223; SI: s_and_b32 s{{[0-9]+}}, [[B]], 62
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000224; SI-NOT: and
225; SI: buffer_store_dwordx2
226define void @s_and_multi_use_inline_imm_i64(i64 addrspace(1)* %out, i64 %a, i64 %b, i64 %c) {
227 %shl.a = shl i64 %a, 1
228 %shl.b = shl i64 %b, 1
229 %and0 = and i64 %shl.a, 62
230 %and1 = and i64 %shl.b, 62
231 %add0 = add i64 %and0, %c
232 %add1 = add i64 %and1, %c
233 store volatile i64 %add0, i64 addrspace(1)* %out
234 store volatile i64 %add1, i64 addrspace(1)* %out
235 ret void
236}
237
Tom Stellard79243d92014-10-01 17:15:17 +0000238; FUNC-LABEL: {{^}}v_and_i64:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000239; SI: v_and_b32
240; SI: v_and_b32
Matt Arsenault284ae082014-06-09 08:36:53 +0000241define void @v_and_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 addrspace(1)* %bptr) {
David Blaikiea79ac142015-02-27 21:17:42 +0000242 %a = load i64, i64 addrspace(1)* %aptr, align 8
243 %b = load i64, i64 addrspace(1)* %bptr, align 8
Matt Arsenault284ae082014-06-09 08:36:53 +0000244 %and = and i64 %a, %b
245 store i64 %and, i64 addrspace(1)* %out, align 8
246 ret void
247}
248
Tom Stellard79243d92014-10-01 17:15:17 +0000249; FUNC-LABEL: {{^}}v_and_constant_i64:
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000250; SI-DAG: v_and_b32_e32 {{v[0-9]+}}, 0xab19b207, {{v[0-9]+}}
251; SI-DAG: v_and_b32_e32 {{v[0-9]+}}, 0x11e, {{v[0-9]+}}
Matt Arsenault68d93862015-09-24 08:36:14 +0000252; SI: buffer_store_dwordx2
253define void @v_and_constant_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) {
254 %a = load i64, i64 addrspace(1)* %aptr, align 8
255 %and = and i64 %a, 1231231234567
256 store i64 %and, i64 addrspace(1)* %out, align 8
257 ret void
258}
259
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000260; FUNC-LABEL: {{^}}v_and_multi_use_constant_i64:
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000261; SI-DAG: buffer_load_dwordx2 v{{\[}}[[LO0:[0-9]+]]:[[HI0:[0-9]+]]{{\]}}
262; SI-DAG: buffer_load_dwordx2 v{{\[}}[[LO1:[0-9]+]]:[[HI1:[0-9]+]]{{\]}}
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000263; SI-DAG: s_movk_i32 [[KHI:s[0-9]+]], 0x11e{{$}}
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000264; SI-DAG: s_mov_b32 [[KLO:s[0-9]+]], 0xab19b207{{$}}
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000265; SI-DAG: v_and_b32_e32 {{v[0-9]+}}, [[KLO]], v[[LO0]]
266; SI-DAG: v_and_b32_e32 {{v[0-9]+}}, [[KHI]], v[[HI0]]
267; SI-DAG: v_and_b32_e32 {{v[0-9]+}}, [[KLO]], v[[LO1]]
268; SI-DAG: v_and_b32_e32 {{v[0-9]+}}, [[KHI]], v[[HI1]]
269; SI: buffer_store_dwordx2
270; SI: buffer_store_dwordx2
271define void @v_and_multi_use_constant_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) {
272 %a = load volatile i64, i64 addrspace(1)* %aptr
273 %b = load volatile i64, i64 addrspace(1)* %aptr
274 %and0 = and i64 %a, 1231231234567
275 %and1 = and i64 %b, 1231231234567
276 store volatile i64 %and0, i64 addrspace(1)* %out
277 store volatile i64 %and1, i64 addrspace(1)* %out
278 ret void
279}
280
281; FUNC-LABEL: {{^}}v_and_multi_use_inline_imm_i64:
282; SI: buffer_load_dwordx2 v{{\[}}[[LO0:[0-9]+]]:[[HI0:[0-9]+]]{{\]}}
283; SI-NOT: and
284; SI: buffer_load_dwordx2 v{{\[}}[[LO1:[0-9]+]]:[[HI1:[0-9]+]]{{\]}}
285; SI-NOT: and
286; SI: v_and_b32_e32 v[[RESLO0:[0-9]+]], 63, v[[LO0]]
287; SI: v_and_b32_e32 v[[RESLO1:[0-9]+]], 63, v[[LO1]]
288; SI-NOT: and
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000289; SI: buffer_store_dwordx2 v{{\[}}[[RESLO0]]
Tom Stellard0bc954e2016-03-30 16:35:09 +0000290; SI: buffer_store_dwordx2 v{{\[}}[[RESLO1]]
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000291define void @v_and_multi_use_inline_imm_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) {
292 %a = load volatile i64, i64 addrspace(1)* %aptr
293 %b = load volatile i64, i64 addrspace(1)* %aptr
294 %and0 = and i64 %a, 63
295 %and1 = and i64 %b, 63
296 store volatile i64 %and0, i64 addrspace(1)* %out
297 store volatile i64 %and1, i64 addrspace(1)* %out
298 ret void
299}
300
Matt Arsenault68d93862015-09-24 08:36:14 +0000301; FUNC-LABEL: {{^}}v_and_i64_32_bit_constant:
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000302; SI: buffer_load_dword [[VAL:v[0-9]+]]
303; SI-NOT: and
304; SI: v_and_b32_e32 {{v[0-9]+}}, 0x12d687, [[VAL]]
305; SI-NOT: and
306; SI: buffer_store_dwordx2
Matt Arsenault68d93862015-09-24 08:36:14 +0000307define void @v_and_i64_32_bit_constant(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) {
David Blaikiea79ac142015-02-27 21:17:42 +0000308 %a = load i64, i64 addrspace(1)* %aptr, align 8
Matt Arsenault284ae082014-06-09 08:36:53 +0000309 %and = and i64 %a, 1234567
310 store i64 %and, i64 addrspace(1)* %out, align 8
311 ret void
312}
Matt Arsenault49dd4282014-09-15 17:15:02 +0000313
Tom Stellard79243d92014-10-01 17:15:17 +0000314; FUNC-LABEL: {{^}}v_and_inline_imm_i64:
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000315; SI: buffer_load_dword v{{[0-9]+}}
316; SI-NOT: and
Tom Stellard326d6ec2014-11-05 14:50:53 +0000317; SI: v_and_b32_e32 {{v[0-9]+}}, 64, {{v[0-9]+}}
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000318; SI-NOT: and
319; SI: buffer_store_dwordx2
Matt Arsenault49dd4282014-09-15 17:15:02 +0000320define void @v_and_inline_imm_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) {
David Blaikiea79ac142015-02-27 21:17:42 +0000321 %a = load i64, i64 addrspace(1)* %aptr, align 8
Matt Arsenault49dd4282014-09-15 17:15:02 +0000322 %and = and i64 %a, 64
323 store i64 %and, i64 addrspace(1)* %out, align 8
324 ret void
325}
326
Matt Arsenault11a4d672015-02-13 19:05:03 +0000327; FUNC-LABEL: {{^}}s_and_inline_imm_64_i64
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000328; SI: s_load_dword
329; SI-NOT: and
330; SI: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 64
331; SI-NOT: and
332; SI: buffer_store_dword
Matt Arsenault11a4d672015-02-13 19:05:03 +0000333define void @s_and_inline_imm_64_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
Matt Arsenault49dd4282014-09-15 17:15:02 +0000334 %and = and i64 %a, 64
335 store i64 %and, i64 addrspace(1)* %out, align 8
336 ret void
337}
Matt Arsenault11a4d672015-02-13 19:05:03 +0000338
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000339; FUNC-LABEL: {{^}}s_and_inline_imm_64_i64_noshrink:
Matt Arsenaultefa3fe12016-04-22 22:48:38 +0000340; SI: s_load_dword [[A:s[0-9]+]]
341; SI: s_lshl_b32 [[A]], [[A]], 1{{$}}
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000342; SI-NOT: and
Matt Arsenaultefa3fe12016-04-22 22:48:38 +0000343; SI: s_and_b32 s{{[0-9]+}}, [[A]], 64
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000344; SI-NOT: and
345; SI: s_add_u32
346; SI-NEXT: s_addc_u32
347define void @s_and_inline_imm_64_i64_noshrink(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a, i64 %b) {
348 %shl = shl i64 %a, 1
349 %and = and i64 %shl, 64
350 %add = add i64 %and, %b
351 store i64 %add, i64 addrspace(1)* %out, align 8
352 ret void
353}
354
Matt Arsenault11a4d672015-02-13 19:05:03 +0000355; FUNC-LABEL: {{^}}s_and_inline_imm_1_i64
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000356; SI: s_load_dwordx2
357; SI-NOT: and
358; SI: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 1
359; SI-NOT: and
360; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000361define void @s_and_inline_imm_1_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
362 %and = and i64 %a, 1
363 store i64 %and, i64 addrspace(1)* %out, align 8
364 ret void
365}
366
367; FUNC-LABEL: {{^}}s_and_inline_imm_1.0_i64
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000368; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 1.0
369
370; SI: s_load_dwordx2
371; SI: s_load_dwordx2
372; SI-NOT: and
373; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 0x3ff00000
374; SI-NOT: and
375; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000376define void @s_and_inline_imm_1.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
377 %and = and i64 %a, 4607182418800017408
378 store i64 %and, i64 addrspace(1)* %out, align 8
379 ret void
380}
381
382; FUNC-LABEL: {{^}}s_and_inline_imm_neg_1.0_i64
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000383; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, -1.0
384
385; SI: s_load_dwordx2
386; SI: s_load_dwordx2
387; SI-NOT: and
388; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 0xbff00000
389; SI-NOT: and
390; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000391define void @s_and_inline_imm_neg_1.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
392 %and = and i64 %a, 13830554455654793216
393 store i64 %and, i64 addrspace(1)* %out, align 8
394 ret void
395}
396
397; FUNC-LABEL: {{^}}s_and_inline_imm_0.5_i64
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000398; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0.5
399
400; SI: s_load_dwordx2
401; SI: s_load_dwordx2
402; SI-NOT: and
403; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 0x3fe00000
404; SI-NOT: and
405; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000406define void @s_and_inline_imm_0.5_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
407 %and = and i64 %a, 4602678819172646912
408 store i64 %and, i64 addrspace(1)* %out, align 8
409 ret void
410}
411
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000412; FUNC-LABEL: {{^}}s_and_inline_imm_neg_0.5_i64:
413; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, -0.5
414
415; SI: s_load_dwordx2
416; SI: s_load_dwordx2
417; SI-NOT: and
418; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 0xbfe00000
419; SI-NOT: and
420; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000421define void @s_and_inline_imm_neg_0.5_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
422 %and = and i64 %a, 13826050856027422720
423 store i64 %and, i64 addrspace(1)* %out, align 8
424 ret void
425}
426
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000427; FUNC-LABEL: {{^}}s_and_inline_imm_2.0_i64:
428; SI: s_load_dwordx2
429; SI: s_load_dwordx2
430; SI-NOT: and
431; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 2.0
432; SI-NOT: and
433; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000434define void @s_and_inline_imm_2.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
435 %and = and i64 %a, 4611686018427387904
436 store i64 %and, i64 addrspace(1)* %out, align 8
437 ret void
438}
439
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000440; FUNC-LABEL: {{^}}s_and_inline_imm_neg_2.0_i64:
441; SI: s_load_dwordx2
442; SI: s_load_dwordx2
443; SI-NOT: and
444; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, -2.0
445; SI-NOT: and
446; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000447define void @s_and_inline_imm_neg_2.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
448 %and = and i64 %a, 13835058055282163712
449 store i64 %and, i64 addrspace(1)* %out, align 8
450 ret void
451}
452
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000453; FUNC-LABEL: {{^}}s_and_inline_imm_4.0_i64:
454; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 4.0
455
456; SI: s_load_dwordx2
457; SI: s_load_dwordx2
458; SI-NOT: and
459; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 0x40100000
460; SI-NOT: and
461; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000462define void @s_and_inline_imm_4.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
463 %and = and i64 %a, 4616189618054758400
464 store i64 %and, i64 addrspace(1)* %out, align 8
465 ret void
466}
467
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000468; FUNC-LABEL: {{^}}s_and_inline_imm_neg_4.0_i64:
469; XSI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, -4.0
470
471; SI: s_load_dwordx2
472; SI: s_load_dwordx2
473; SI-NOT: and
474; SI: s_and_b32 {{s[0-9]+}}, {{s[0-9]+}}, 0xc0100000
475; SI-NOT: and
476; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000477define void @s_and_inline_imm_neg_4.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
478 %and = and i64 %a, 13839561654909534208
479 store i64 %and, i64 addrspace(1)* %out, align 8
480 ret void
481}
482
483
484; Test with the 64-bit integer bitpattern for a 32-bit float in the
485; low 32-bits, which is not a valid 64-bit inline immmediate.
486
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000487; FUNC-LABEL: {{^}}s_and_inline_imm_f32_4.0_i64:
Matthias Braun6ad3d052016-06-25 00:23:00 +0000488; SI: s_load_dwordx2
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000489; SI: s_load_dword s
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000490; SI-NOT: and
491; SI: s_and_b32 s[[K_HI:[0-9]+]], s{{[0-9]+}}, 4.0
492; SI-NOT: and
493; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000494define void @s_and_inline_imm_f32_4.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
495 %and = and i64 %a, 1082130432
496 store i64 %and, i64 addrspace(1)* %out, align 8
497 ret void
498}
499
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000500; FUNC-LABEL: {{^}}s_and_inline_imm_f32_neg_4.0_i64:
501; SI: s_load_dwordx2
502; SI: s_load_dwordx2
503; SI-NOT: and
504; SI: s_and_b32 s[[K_HI:[0-9]+]], s{{[0-9]+}}, -4.0
505; SI-NOT: and
506; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000507define void @s_and_inline_imm_f32_neg_4.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
508 %and = and i64 %a, -1065353216
509 store i64 %and, i64 addrspace(1)* %out, align 8
510 ret void
511}
512
513; Shift into upper 32-bits
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000514; SI: s_load_dwordx2
515; SI: s_load_dwordx2
516; SI-NOT: and
517; SI: s_and_b32 s[[K_HI:[0-9]+]], s{{[0-9]+}}, 4.0
518; SI-NOT: and
519; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000520define void @s_and_inline_high_imm_f32_4.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
521 %and = and i64 %a, 4647714815446351872
522 store i64 %and, i64 addrspace(1)* %out, align 8
523 ret void
524}
525
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000526; FUNC-LABEL: {{^}}s_and_inline_high_imm_f32_neg_4.0_i64:
527; SI: s_load_dwordx2
528; SI: s_load_dwordx2
529; SI-NOT: and
530; SI: s_and_b32 s[[K_HI:[0-9]+]], s{{[0-9]+}}, -4.0
531; SI-NOT: and
532; SI: buffer_store_dwordx2
Matt Arsenault11a4d672015-02-13 19:05:03 +0000533define void @s_and_inline_high_imm_f32_neg_4.0_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) {
534 %and = and i64 %a, 13871086852301127680
535 store i64 %and, i64 addrspace(1)* %out, align 8
536 ret void
537}
Matt Arsenault28bd7d42015-09-25 18:21:47 +0000538
539attributes #0 = { nounwind readnone }