blob: 50506a68476bbdc3fddcfb73fedd9f93a470e751 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format SPARC assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Chris Lattner158e1f52006-02-05 05:50:24 +000016#include "Sparc.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000017#include "InstPrinter/SparcInstPrinter.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000018#include "MCTargetDesc/SparcMCExpr.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "SparcInstrInfo.h"
20#include "SparcTargetMachine.h"
21#include "SparcTargetStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/ADT/SmallString.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000023#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000024#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000025#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000028#include "llvm/IR/Mangler.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000029#include "llvm/MC/MCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000030#include "llvm/MC/MCContext.h"
31#include "llvm/MC/MCInst.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000032#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000033#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000035#include "llvm/Support/raw_ostream.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000036using namespace llvm;
37
Chris Lattner1ef9cd42006-12-19 22:59:26 +000038namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000039 class SparcAsmPrinter : public AsmPrinter {
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000040 SparcTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +000041 return static_cast<SparcTargetStreamer &>(
42 *OutStreamer.getTargetStreamer());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000043 }
Bill Wendlingc5437ea2009-02-24 08:30:20 +000044 public:
Chris Lattnerd20699b2010-04-04 08:18:47 +000045 explicit SparcAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
46 : AsmPrinter(TM, Streamer) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000047
48 virtual const char *getPassName() const {
49 return "Sparc Assembly Printer";
50 }
51
Chris Lattner76c564b2010-04-04 04:47:45 +000052 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
53 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +000054 const char *Modifier = 0);
Chris Lattner76c564b2010-04-04 04:47:45 +000055 void printCCOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
Chris Lattner158e1f52006-02-05 05:50:24 +000056
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000057 virtual void EmitFunctionBodyStart();
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000058 virtual void EmitInstruction(const MachineInstr *MI);
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000059 virtual void EmitEndOfAsmFile(Module &M);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000060
61 static const char *getRegisterName(unsigned RegNo) {
62 return SparcInstPrinter::getRegisterName(RegNo);
Chris Lattnerfd97a332010-01-28 01:48:52 +000063 }
Chris Lattner06c5eed2009-09-13 20:08:00 +000064
Anton Korobeynikov3db21732008-10-10 10:15:03 +000065 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000066 unsigned AsmVariant, const char *ExtraCode,
67 raw_ostream &O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +000068 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000069 unsigned AsmVariant, const char *ExtraCode,
70 raw_ostream &O);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000071
David Woodhousea86694c2014-01-28 23:38:16 +000072 void LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
73 const MCSubtargetInfo &STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000074
Chris Lattner158e1f52006-02-05 05:50:24 +000075 };
76} // end of anonymous namespace
77
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000078static MCOperand createSparcMCOperand(SparcMCExpr::VariantKind Kind,
79 MCSymbol *Sym, MCContext &OutContext) {
80 const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::Create(Sym,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000081 OutContext);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000082 const SparcMCExpr *expr = SparcMCExpr::Create(Kind, MCSym, OutContext);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000083 return MCOperand::CreateExpr(expr);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000084
85}
86static MCOperand createPCXCallOP(MCSymbol *Label,
87 MCContext &OutContext) {
88 return createSparcMCOperand(SparcMCExpr::VK_Sparc_None, Label, OutContext);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000089}
90
91static MCOperand createPCXRelExprOp(SparcMCExpr::VariantKind Kind,
92 MCSymbol *GOTLabel, MCSymbol *StartLabel,
93 MCSymbol *CurLabel,
94 MCContext &OutContext)
95{
96 const MCSymbolRefExpr *GOT = MCSymbolRefExpr::Create(GOTLabel, OutContext);
97 const MCSymbolRefExpr *Start = MCSymbolRefExpr::Create(StartLabel,
98 OutContext);
99 const MCSymbolRefExpr *Cur = MCSymbolRefExpr::Create(CurLabel,
100 OutContext);
101
102 const MCBinaryExpr *Sub = MCBinaryExpr::CreateSub(Cur, Start, OutContext);
103 const MCBinaryExpr *Add = MCBinaryExpr::CreateAdd(GOT, Sub, OutContext);
104 const SparcMCExpr *expr = SparcMCExpr::Create(Kind,
105 Add, OutContext);
106 return MCOperand::CreateExpr(expr);
107}
108
109static void EmitCall(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000110 MCOperand &Callee,
111 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000112{
113 MCInst CallInst;
114 CallInst.setOpcode(SP::CALL);
115 CallInst.addOperand(Callee);
David Woodhousee6c13e42014-01-28 23:12:42 +0000116 OutStreamer.EmitInstruction(CallInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000117}
118
119static void EmitSETHI(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000120 MCOperand &Imm, MCOperand &RD,
121 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000122{
123 MCInst SETHIInst;
124 SETHIInst.setOpcode(SP::SETHIi);
125 SETHIInst.addOperand(RD);
126 SETHIInst.addOperand(Imm);
David Woodhousee6c13e42014-01-28 23:12:42 +0000127 OutStreamer.EmitInstruction(SETHIInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000128}
129
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000130static void EmitBinary(MCStreamer &OutStreamer, unsigned Opcode,
David Woodhousee6c13e42014-01-28 23:12:42 +0000131 MCOperand &RS1, MCOperand &Src2, MCOperand &RD,
132 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000133{
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000134 MCInst Inst;
135 Inst.setOpcode(Opcode);
136 Inst.addOperand(RD);
137 Inst.addOperand(RS1);
138 Inst.addOperand(Src2);
David Woodhousee6c13e42014-01-28 23:12:42 +0000139 OutStreamer.EmitInstruction(Inst, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000140}
141
142static void EmitOR(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000143 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
144 const MCSubtargetInfo &STI) {
145 EmitBinary(OutStreamer, SP::ORri, RS1, Imm, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000146}
147
Benjamin Kramerdb5122f2014-01-05 20:26:05 +0000148static void EmitADD(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000149 MCOperand &RS1, MCOperand &RS2, MCOperand &RD,
150 const MCSubtargetInfo &STI) {
151 EmitBinary(OutStreamer, SP::ADDrr, RS1, RS2, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000152}
153
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000154static void EmitSHL(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000155 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
156 const MCSubtargetInfo &STI) {
157 EmitBinary(OutStreamer, SP::SLLri, RS1, Imm, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000158}
159
160
161static void EmitHiLo(MCStreamer &OutStreamer, MCSymbol *GOTSym,
162 SparcMCExpr::VariantKind HiKind,
163 SparcMCExpr::VariantKind LoKind,
164 MCOperand &RD,
David Woodhousee6c13e42014-01-28 23:12:42 +0000165 MCContext &OutContext,
166 const MCSubtargetInfo &STI) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000167
168 MCOperand hi = createSparcMCOperand(HiKind, GOTSym, OutContext);
169 MCOperand lo = createSparcMCOperand(LoKind, GOTSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000170 EmitSETHI(OutStreamer, hi, RD, STI);
171 EmitOR(OutStreamer, RD, lo, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000172}
173
David Woodhousee6c13e42014-01-28 23:12:42 +0000174void SparcAsmPrinter::LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
175 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000176{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000177 MCSymbol *GOTLabel =
178 OutContext.GetOrCreateSymbol(Twine("_GLOBAL_OFFSET_TABLE_"));
179
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000180 const MachineOperand &MO = MI->getOperand(0);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000181 assert(MO.getReg() != SP::O7 &&
182 "%o7 is assigned as destination for getpcx!");
183
184 MCOperand MCRegOP = MCOperand::CreateReg(MO.getReg());
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000185
186
187 if (TM.getRelocationModel() != Reloc::PIC_) {
188 // Just load the address of GOT to MCRegOP.
189 switch(TM.getCodeModel()) {
190 default:
191 llvm_unreachable("Unsupported absolute code model");
192 case CodeModel::Small:
193 EmitHiLo(OutStreamer, GOTLabel,
194 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000195 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000196 break;
197 case CodeModel::Medium: {
198 EmitHiLo(OutStreamer, GOTLabel,
199 SparcMCExpr::VK_Sparc_H44, SparcMCExpr::VK_Sparc_M44,
David Woodhousea86694c2014-01-28 23:38:16 +0000200 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000201 MCOperand imm = MCOperand::CreateExpr(MCConstantExpr::Create(12,
202 OutContext));
David Woodhousea86694c2014-01-28 23:38:16 +0000203 EmitSHL(OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000204 MCOperand lo = createSparcMCOperand(SparcMCExpr::VK_Sparc_L44,
205 GOTLabel, OutContext);
David Woodhousea86694c2014-01-28 23:38:16 +0000206 EmitOR(OutStreamer, MCRegOP, lo, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000207 break;
208 }
209 case CodeModel::Large: {
210 EmitHiLo(OutStreamer, GOTLabel,
211 SparcMCExpr::VK_Sparc_HH, SparcMCExpr::VK_Sparc_HM,
David Woodhousea86694c2014-01-28 23:38:16 +0000212 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000213 MCOperand imm = MCOperand::CreateExpr(MCConstantExpr::Create(32,
214 OutContext));
David Woodhousea86694c2014-01-28 23:38:16 +0000215 EmitSHL(OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000216 // Use register %o7 to load the lower 32 bits.
217 MCOperand RegO7 = MCOperand::CreateReg(SP::O7);
218 EmitHiLo(OutStreamer, GOTLabel,
219 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000220 RegO7, OutContext, STI);
221 EmitADD(OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000222 }
223 }
224 return;
225 }
226
227 MCSymbol *StartLabel = OutContext.CreateTempSymbol();
228 MCSymbol *EndLabel = OutContext.CreateTempSymbol();
229 MCSymbol *SethiLabel = OutContext.CreateTempSymbol();
230
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000231 MCOperand RegO7 = MCOperand::CreateReg(SP::O7);
232
233 // <StartLabel>:
234 // call <EndLabel>
235 // <SethiLabel>:
236 // sethi %hi(_GLOBAL_OFFSET_TABLE_+(<SethiLabel>-<StartLabel>)), <MO>
237 // <EndLabel>:
238 // or <MO>, %lo(_GLOBAL_OFFSET_TABLE_+(<EndLabel>-<StartLabel>))), <MO>
239 // add <MO>, %o7, <MO>
240
241 OutStreamer.EmitLabel(StartLabel);
242 MCOperand Callee = createPCXCallOP(EndLabel, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000243 EmitCall(OutStreamer, Callee, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000244 OutStreamer.EmitLabel(SethiLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000245 MCOperand hiImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC22,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000246 GOTLabel, StartLabel, SethiLabel,
247 OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000248 EmitSETHI(OutStreamer, hiImm, MCRegOP, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000249 OutStreamer.EmitLabel(EndLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000250 MCOperand loImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC10,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000251 GOTLabel, StartLabel, EndLabel,
252 OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000253 EmitOR(OutStreamer, MCRegOP, loImm, MCRegOP, STI);
254 EmitADD(OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000255}
256
257void SparcAsmPrinter::EmitInstruction(const MachineInstr *MI)
258{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000259
260 switch (MI->getOpcode()) {
261 default: break;
262 case TargetOpcode::DBG_VALUE:
263 // FIXME: Debug Value.
264 return;
265 case SP::GETPCX:
David Woodhousee6c13e42014-01-28 23:12:42 +0000266 LowerGETPCXAndEmitMCInsts(MI, getSubtargetInfo());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000267 return;
268 }
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000269 MachineBasicBlock::const_instr_iterator I = MI;
270 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
271 do {
272 MCInst TmpInst;
273 LowerSparcMachineInstrToMCInst(I, TmpInst, *this);
David Woodhousee6c13e42014-01-28 23:12:42 +0000274 EmitToStreamer(OutStreamer, TmpInst);
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000275 } while ((++I != E) && I->isInsideBundle()); // Delay slot check.
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000276}
Chris Lattner158e1f52006-02-05 05:50:24 +0000277
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000278void SparcAsmPrinter::EmitFunctionBodyStart() {
279 if (!TM.getSubtarget<SparcSubtarget>().is64Bit())
280 return;
281
282 const MachineRegisterInfo &MRI = MF->getRegInfo();
283 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
284 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
285 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +0000286 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000287 continue;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000288
289 if (reg == SP::G6 || reg == SP::G7)
290 getTargetStreamer().emitSparcRegisterIgnore(reg);
291 else
292 getTargetStreamer().emitSparcRegisterScratch(reg);
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000293 }
294}
295
Chris Lattner76c564b2010-04-04 04:47:45 +0000296void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
297 raw_ostream &O) {
Rafael Espindola58873562014-01-03 19:21:54 +0000298 const DataLayout *DL = TM.getDataLayout();
Chris Lattner158e1f52006-02-05 05:50:24 +0000299 const MachineOperand &MO = MI->getOperand (opNum);
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000300 SparcMCExpr::VariantKind TF = (SparcMCExpr::VariantKind) MO.getTargetFlags();
301
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000302#ifndef NDEBUG
303 // Verify the target flags.
304 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
305 if (MI->getOpcode() == SP::CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000306 assert(TF == SparcMCExpr::VK_Sparc_None &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000307 "Cannot handle target flags on call address");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000308 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000309 assert((TF == SparcMCExpr::VK_Sparc_HI
310 || TF == SparcMCExpr::VK_Sparc_H44
311 || TF == SparcMCExpr::VK_Sparc_HH
312 || TF == SparcMCExpr::VK_Sparc_TLS_GD_HI22
313 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_HI22
314 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_HIX22
315 || TF == SparcMCExpr::VK_Sparc_TLS_IE_HI22
316 || TF == SparcMCExpr::VK_Sparc_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000317 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000318 else if (MI->getOpcode() == SP::TLS_CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000319 assert((TF == SparcMCExpr::VK_Sparc_None
320 || TF == SparcMCExpr::VK_Sparc_TLS_GD_CALL
321 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_CALL) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000322 "Cannot handle target flags on tls call address");
323 else if (MI->getOpcode() == SP::TLS_ADDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000324 assert((TF == SparcMCExpr::VK_Sparc_TLS_GD_ADD
325 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_ADD
326 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_ADD
327 || TF == SparcMCExpr::VK_Sparc_TLS_IE_ADD) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000328 "Cannot handle target flags on add for TLS");
329 else if (MI->getOpcode() == SP::TLS_LDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000330 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LD &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000331 "Cannot handle target flags on ld for TLS");
332 else if (MI->getOpcode() == SP::TLS_LDXrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000333 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LDX &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000334 "Cannot handle target flags on ldx for TLS");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000335 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000336 assert((TF == SparcMCExpr::VK_Sparc_TLS_LDO_LOX10
337 || TF == SparcMCExpr::VK_Sparc_TLS_LE_LOX10) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000338 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000339 else
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000340 assert((TF == SparcMCExpr::VK_Sparc_LO
341 || TF == SparcMCExpr::VK_Sparc_M44
342 || TF == SparcMCExpr::VK_Sparc_L44
343 || TF == SparcMCExpr::VK_Sparc_HM
344 || TF == SparcMCExpr::VK_Sparc_TLS_GD_LO10
345 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_LO10
346 || TF == SparcMCExpr::VK_Sparc_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000347 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000348 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000349#endif
350
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000351
352 bool CloseParen = SparcMCExpr::printVariantKind(O, TF);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000353
Chris Lattner158e1f52006-02-05 05:50:24 +0000354 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000355 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000356 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000357 break;
358
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000359 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000360 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000361 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000362 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000363 O << *MO.getMBB()->getSymbol();
Chris Lattner158e1f52006-02-05 05:50:24 +0000364 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000365 case MachineOperand::MO_GlobalAddress:
Rafael Espindola79858aa2013-10-29 17:07:16 +0000366 O << *getSymbol(MO.getGlobal());
Chris Lattner158e1f52006-02-05 05:50:24 +0000367 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000368 case MachineOperand::MO_BlockAddress:
369 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
370 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000371 case MachineOperand::MO_ExternalSymbol:
372 O << MO.getSymbolName();
373 break;
374 case MachineOperand::MO_ConstantPoolIndex:
Rafael Espindola58873562014-01-03 19:21:54 +0000375 O << DL->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000376 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000377 break;
378 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000379 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000380 }
381 if (CloseParen) O << ")";
382}
383
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000384void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000385 raw_ostream &O, const char *Modifier) {
386 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000387
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000388 // If this is an ADD operand, emit it like normal operands.
389 if (Modifier && !strcmp(Modifier, "arith")) {
390 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000391 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000392 return;
393 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000394
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000395 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000396 MI->getOperand(opNum+1).getReg() == SP::G0)
397 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000398 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000399 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000400 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000401
Chris Lattner158e1f52006-02-05 05:50:24 +0000402 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000403 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000404}
405
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000406/// PrintAsmOperand - Print out an operand for an inline asm expression.
407///
408bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
409 unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000410 const char *ExtraCode,
411 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000412 if (ExtraCode && ExtraCode[0]) {
413 if (ExtraCode[1] != 0) return true; // Unknown modifier.
414
415 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000416 default:
417 // See if this is a generic print operand
418 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000419 case 'r':
420 break;
421 }
422 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000423
Chris Lattner76c564b2010-04-04 04:47:45 +0000424 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000425
426 return false;
427}
428
429bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattner3bb09762010-04-04 05:29:35 +0000430 unsigned OpNo, unsigned AsmVariant,
431 const char *ExtraCode,
432 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000433 if (ExtraCode && ExtraCode[0])
434 return true; // Unknown modifier
435
436 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000437 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000438 O << ']';
439
440 return false;
441}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000442
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +0000443void SparcAsmPrinter::EmitEndOfAsmFile(Module &M) {
444 const TargetLoweringObjectFileELF &TLOFELF =
445 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
446 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
447
448 // Generate stubs for global variables.
449 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
450 if (!Stubs.empty()) {
451 OutStreamer.SwitchSection(TLOFELF.getDataSection());
452 unsigned PtrSize = TM.getDataLayout()->getPointerSize(0);
453 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
454 OutStreamer.EmitLabel(Stubs[i].first);
455 OutStreamer.EmitSymbolValue(Stubs[i].second.getPointer(), PtrSize);
456 }
457 }
458}
459
Bob Wilson5a495fe2009-06-23 23:59:40 +0000460// Force static initialization.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000461extern "C" void LLVMInitializeSparcAsmPrinter() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +0000462 RegisterAsmPrinter<SparcAsmPrinter> X(TheSparcTarget);
Chris Lattner8228b112010-02-04 06:34:01 +0000463 RegisterAsmPrinter<SparcAsmPrinter> Y(TheSparcV9Target);
Daniel Dunbare8338102009-07-15 20:24:03 +0000464}