Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsCallingConv.td - Calling Conventions for Mips --*- tablegen -*-===// |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 2 | // |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // This describes the calling conventions for Mips architecture. |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 10 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 11 | |
| 12 | /// CCIfSubtarget - Match if the current subtarget has a feature F. |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 13 | class CCIfSubtarget<string F, CCAction A, string Invert = ""> |
| 14 | : CCIf<!strconcat(Invert, |
| 15 | "static_cast<const MipsSubtarget&>" |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 16 | "(State.getMachineFunction().getSubtarget()).", |
| 17 | F), |
| 18 | A>; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 19 | |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 20 | // The inverse of CCIfSubtarget |
| 21 | class CCIfSubtargetNot<string F, CCAction A> : CCIfSubtarget<F, A, "!">; |
| 22 | |
Daniel Sanders | c8a040c | 2014-12-08 15:40:09 +0000 | [diff] [blame] | 23 | /// Match if the original argument (before lowering) was a float. |
| 24 | /// For example, this is true for i32's that were lowered from soft-float. |
| 25 | class CCIfOrigArgWasNotFloat<CCAction A> |
| 26 | : CCIf<"!static_cast<MipsCCState *>(&State)->WasOriginalArgFloat(ValNo)", |
| 27 | A>; |
| 28 | |
| 29 | /// Match if the original argument (before lowering) was a 128-bit float (i.e. |
| 30 | /// long double). |
| 31 | class CCIfOrigArgWasF128<CCAction A> |
| 32 | : CCIf<"static_cast<MipsCCState *>(&State)->WasOriginalArgF128(ValNo)", A>; |
| 33 | |
| 34 | /// Match if this specific argument is a vararg. |
| 35 | /// This is slightly different fro CCIfIsVarArg which matches if any argument is |
| 36 | /// a vararg. |
| 37 | class CCIfArgIsVarArg<CCAction A> |
| 38 | : CCIf<"!static_cast<MipsCCState *>(&State)->IsCallOperandFixed(ValNo)", A>; |
| 39 | |
| 40 | |
| 41 | /// Match if the special calling conv is the specified value. |
| 42 | class CCIfSpecialCallingConv<string CC, CCAction A> |
| 43 | : CCIf<"static_cast<MipsCCState *>(&State)->getSpecialCallingConv() == " |
| 44 | "MipsCCState::" # CC, A>; |
| 45 | |
Daniel Sanders | b3ca338 | 2014-09-26 10:06:12 +0000 | [diff] [blame] | 46 | // For soft-float, f128 values are returned in A0_64 rather than V1_64. |
| 47 | def RetCC_F128SoftFloat : CallingConv<[ |
| 48 | CCAssignToReg<[V0_64, A0_64]> |
| 49 | ]>; |
| 50 | |
| 51 | // For hard-float, f128 values are returned as a pair of f64's rather than a |
| 52 | // pair of i64's. |
| 53 | def RetCC_F128HardFloat : CallingConv<[ |
| 54 | CCBitConvertToType<f64>, |
Daniel Sanders | f3fe49a | 2014-10-07 09:29:59 +0000 | [diff] [blame] | 55 | |
| 56 | // Contrary to the ABI documentation, a struct containing a long double is |
| 57 | // returned in $f0, and $f1 instead of the usual $f0, and $f2. This is to |
| 58 | // match the de facto ABI as implemented by GCC. |
| 59 | CCIfInReg<CCAssignToReg<[D0_64, D1_64]>>, |
| 60 | |
Daniel Sanders | b3ca338 | 2014-09-26 10:06:12 +0000 | [diff] [blame] | 61 | CCAssignToReg<[D0_64, D2_64]> |
| 62 | ]>; |
| 63 | |
| 64 | // Handle F128 specially since we can't identify the original type during the |
| 65 | // tablegen-erated code. |
| 66 | def RetCC_F128 : CallingConv<[ |
| 67 | CCIfSubtarget<"abiUsesSoftFloat()", |
| 68 | CCIfType<[i64], CCDelegateTo<RetCC_F128SoftFloat>>>, |
| 69 | CCIfSubtargetNot<"abiUsesSoftFloat()", |
| 70 | CCIfType<[i64], CCDelegateTo<RetCC_F128HardFloat>>> |
| 71 | ]>; |
| 72 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 73 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 74 | // Mips O32 Calling Convention |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 75 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 76 | |
Reed Kotler | d5c4196 | 2014-11-13 23:37:45 +0000 | [diff] [blame] | 77 | def CC_MipsO32 : CallingConv<[ |
| 78 | // Promote i8/i16 arguments to i32. |
| 79 | CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, |
| 80 | |
| 81 | // Integer values get stored in stack slots that are 4 bytes in |
| 82 | // size and 4-byte aligned. |
| 83 | CCIfType<[i32, f32], CCAssignToStack<4, 4>>, |
| 84 | |
| 85 | // Integer values get stored in stack slots that are 8 bytes in |
| 86 | // size and 8-byte aligned. |
| 87 | CCIfType<[f64], CCAssignToStack<8, 8>> |
| 88 | ]>; |
| 89 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 90 | // Only the return rules are defined here for O32. The rules for argument |
Bruno Cardoso Lopes | 3b7b301 | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 91 | // passing are defined in MipsISelLowering.cpp. |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 92 | def RetCC_MipsO32 : CallingConv<[ |
Vasileios Kalintiris | 1249e74 | 2015-04-29 14:17:14 +0000 | [diff] [blame^] | 93 | // Promote i1/i8/i16 return values to i32. |
| 94 | CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, |
| 95 | |
Akira Hatanaka | 2702988 | 2011-06-21 01:28:11 +0000 | [diff] [blame] | 96 | // i32 are returned in registers V0, V1, A0, A1 |
| 97 | CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>, |
Bruno Cardoso Lopes | 3e667cf | 2008-08-03 15:37:43 +0000 | [diff] [blame] | 98 | |
Bruno Cardoso Lopes | 2f5c8e3 | 2010-01-19 12:37:35 +0000 | [diff] [blame] | 99 | // f32 are returned in registers F0, F2 |
| 100 | CCIfType<[f32], CCAssignToReg<[F0, F2]>>, |
Bruno Cardoso Lopes | 3e667cf | 2008-08-03 15:37:43 +0000 | [diff] [blame] | 101 | |
Zoran Jovanovic | f34b454 | 2014-07-10 22:23:30 +0000 | [diff] [blame] | 102 | // f64 arguments are returned in D0_64 and D2_64 in FP64bit mode or |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 103 | // in D0 and D1 in FP32bit mode. |
Zoran Jovanovic | f34b454 | 2014-07-10 22:23:30 +0000 | [diff] [blame] | 104 | CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCAssignToReg<[D0_64, D2_64]>>>, |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 105 | CCIfType<[f64], CCIfSubtargetNot<"isFP64bit()", CCAssignToReg<[D0, D1]>>> |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 106 | ]>; |
| 107 | |
Daniel Sanders | ca80f1a | 2014-11-01 17:38:22 +0000 | [diff] [blame] | 108 | def CC_MipsO32_FP32 : CustomCallingConv; |
| 109 | def CC_MipsO32_FP64 : CustomCallingConv; |
| 110 | |
| 111 | def CC_MipsO32_FP : CallingConv<[ |
| 112 | CCIfSubtargetNot<"isFP64bit()", CCDelegateTo<CC_MipsO32_FP32>>, |
| 113 | CCIfSubtarget<"isFP64bit()", CCDelegateTo<CC_MipsO32_FP64>> |
| 114 | ]>; |
| 115 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 116 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 117 | // Mips N32/64 Calling Convention |
| 118 | //===----------------------------------------------------------------------===// |
| 119 | |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 120 | def CC_MipsN_SoftFloat : CallingConv<[ |
| 121 | CCAssignToRegWithShadow<[A0, A1, A2, A3, |
| 122 | T0, T1, T2, T3], |
| 123 | [D12_64, D13_64, D14_64, D15_64, |
| 124 | D16_64, D17_64, D18_64, D19_64]>, |
| 125 | CCAssignToStack<4, 8> |
| 126 | ]>; |
| 127 | |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 128 | def CC_MipsN : CallingConv<[ |
Petar Jovanovic | b592a75 | 2015-03-16 15:01:09 +0000 | [diff] [blame] | 129 | CCIfType<[i8, i16, i32, i64], |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 130 | CCIfSubtargetNot<"isLittle()", |
| 131 | CCIfInReg<CCPromoteToUpperBitsInType<i64>>>>, |
| 132 | |
| 133 | // All integers (except soft-float integers) are promoted to 64-bit. |
Daniel Sanders | c8a040c | 2014-12-08 15:40:09 +0000 | [diff] [blame] | 134 | CCIfType<[i8, i16, i32], CCIfOrigArgWasNotFloat<CCPromoteToType<i64>>>, |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 135 | |
| 136 | // The only i32's we have left are soft-float arguments. |
| 137 | CCIfSubtarget<"abiUsesSoftFloat()", CCIfType<[i32], CCDelegateTo<CC_MipsN_SoftFloat>>>, |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 138 | |
| 139 | // Integer arguments are passed in integer registers. |
| 140 | CCIfType<[i64], CCAssignToRegWithShadow<[A0_64, A1_64, A2_64, A3_64, |
| 141 | T0_64, T1_64, T2_64, T3_64], |
| 142 | [D12_64, D13_64, D14_64, D15_64, |
| 143 | D16_64, D17_64, D18_64, D19_64]>>, |
| 144 | |
| 145 | // f32 arguments are passed in single precision FP registers. |
| 146 | CCIfType<[f32], CCAssignToRegWithShadow<[F12, F13, F14, F15, |
| 147 | F16, F17, F18, F19], |
| 148 | [A0_64, A1_64, A2_64, A3_64, |
| 149 | T0_64, T1_64, T2_64, T3_64]>>, |
| 150 | |
| 151 | // f64 arguments are passed in double precision FP registers. |
| 152 | CCIfType<[f64], CCAssignToRegWithShadow<[D12_64, D13_64, D14_64, D15_64, |
| 153 | D16_64, D17_64, D18_64, D19_64], |
| 154 | [A0_64, A1_64, A2_64, A3_64, |
| 155 | T0_64, T1_64, T2_64, T3_64]>>, |
| 156 | |
| 157 | // All stack parameter slots become 64-bit doublewords and are 8-byte aligned. |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 158 | CCIfType<[f32], CCAssignToStack<4, 8>>, |
Akira Hatanaka | d608bac | 2012-02-17 02:20:26 +0000 | [diff] [blame] | 159 | CCIfType<[i64, f64], CCAssignToStack<8, 8>> |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 160 | ]>; |
| 161 | |
Akira Hatanaka | 0b8bc00 | 2011-11-14 19:02:54 +0000 | [diff] [blame] | 162 | // N32/64 variable arguments. |
| 163 | // All arguments are passed in integer registers. |
| 164 | def CC_MipsN_VarArg : CallingConv<[ |
Petar Jovanovic | 90ec1b1 | 2015-02-26 18:35:15 +0000 | [diff] [blame] | 165 | CCIfType<[i8, i16, i32, i64], |
| 166 | CCIfSubtargetNot<"isLittle()", |
| 167 | CCIfInReg<CCPromoteToUpperBitsInType<i64>>>>, |
| 168 | |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 169 | // All integers are promoted to 64-bit. |
| 170 | CCIfType<[i8, i16, i32], CCPromoteToType<i64>>, |
Akira Hatanaka | d608bac | 2012-02-17 02:20:26 +0000 | [diff] [blame] | 171 | |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 172 | CCIfType<[f32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>, |
Akira Hatanaka | 0b8bc00 | 2011-11-14 19:02:54 +0000 | [diff] [blame] | 173 | |
| 174 | CCIfType<[i64, f64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64, |
| 175 | T0_64, T1_64, T2_64, T3_64]>>, |
| 176 | |
Akira Hatanaka | 0b8bc00 | 2011-11-14 19:02:54 +0000 | [diff] [blame] | 177 | // All stack parameter slots become 64-bit doublewords and are 8-byte aligned. |
Daniel Sanders | c43cda8 | 2014-11-07 16:54:21 +0000 | [diff] [blame] | 178 | CCIfType<[f32], CCAssignToStack<4, 8>>, |
Akira Hatanaka | d608bac | 2012-02-17 02:20:26 +0000 | [diff] [blame] | 179 | CCIfType<[i64, f64], CCAssignToStack<8, 8>> |
Akira Hatanaka | 0b8bc00 | 2011-11-14 19:02:54 +0000 | [diff] [blame] | 180 | ]>; |
| 181 | |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 182 | def RetCC_MipsN : CallingConv<[ |
Daniel Sanders | b3ca338 | 2014-09-26 10:06:12 +0000 | [diff] [blame] | 183 | // f128 needs to be handled similarly to f32 and f64. However, f128 is not |
| 184 | // legal and is lowered to i128 which is further lowered to a pair of i64's. |
| 185 | // This presents us with a problem for the calling convention since hard-float |
| 186 | // still needs to pass them in FPU registers, and soft-float needs to use $v0, |
| 187 | // and $a0 instead of the usual $v0, and $v1. We therefore resort to a |
| 188 | // pre-analyze (see PreAnalyzeReturnForF128()) step to pass information on |
| 189 | // whether the result was originally an f128 into the tablegen-erated code. |
| 190 | // |
| 191 | // f128 should only occur for the N64 ABI where long double is 128-bit. On |
| 192 | // N32, long double is equivalent to double. |
Daniel Sanders | c8a040c | 2014-12-08 15:40:09 +0000 | [diff] [blame] | 193 | CCIfType<[i64], CCIfOrigArgWasF128<CCDelegateTo<RetCC_F128>>>, |
Daniel Sanders | b3ca338 | 2014-09-26 10:06:12 +0000 | [diff] [blame] | 194 | |
Daniel Sanders | ae275e3 | 2014-09-25 12:15:05 +0000 | [diff] [blame] | 195 | // Aggregate returns are positioned at the lowest address in the slot for |
| 196 | // both little and big-endian targets. When passing in registers, this |
| 197 | // requires that big-endian targets shift the value into the upper bits. |
| 198 | CCIfSubtarget<"isLittle()", |
Daniel Sanders | 19f0165 | 2014-10-24 13:09:19 +0000 | [diff] [blame] | 199 | CCIfType<[i8, i16, i32, i64], CCIfInReg<CCPromoteToType<i64>>>>, |
Daniel Sanders | ae275e3 | 2014-09-25 12:15:05 +0000 | [diff] [blame] | 200 | CCIfSubtargetNot<"isLittle()", |
Daniel Sanders | f815c13 | 2014-10-24 14:46:00 +0000 | [diff] [blame] | 201 | CCIfType<[i8, i16, i32, i64], |
| 202 | CCIfInReg<CCPromoteToUpperBitsInType<i64>>>>, |
Daniel Sanders | ae275e3 | 2014-09-25 12:15:05 +0000 | [diff] [blame] | 203 | |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 204 | // i64 are returned in registers V0_64, V1_64 |
| 205 | CCIfType<[i64], CCAssignToReg<[V0_64, V1_64]>>, |
| 206 | |
| 207 | // f32 are returned in registers F0, F2 |
| 208 | CCIfType<[f32], CCAssignToReg<[F0, F2]>>, |
| 209 | |
| 210 | // f64 are returned in registers D0, D2 |
| 211 | CCIfType<[f64], CCAssignToReg<[D0_64, D2_64]>> |
| 212 | ]>; |
| 213 | |
| 214 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 215 | // Mips EABI Calling Convention |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 216 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 3b7b301 | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 217 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 218 | def CC_MipsEABI : CallingConv<[ |
| 219 | // Promote i8/i16 arguments to i32. |
| 220 | CCIfType<[i8, i16], CCPromoteToType<i32>>, |
| 221 | |
| 222 | // Integer arguments are passed in integer registers. |
| 223 | CCIfType<[i32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>, |
| 224 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 225 | // Single fp arguments are passed in pairs within 32-bit mode |
| 226 | CCIfType<[f32], CCIfSubtarget<"isSingleFloat()", |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 227 | CCAssignToReg<[F12, F13, F14, F15, F16, F17, F18, F19]>>>, |
| 228 | |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 229 | CCIfType<[f32], CCIfSubtargetNot<"isSingleFloat()", |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 230 | CCAssignToReg<[F12, F14, F16, F18]>>>, |
| 231 | |
Duncan Sands | 56ca629 | 2011-04-25 06:21:43 +0000 | [diff] [blame] | 232 | // The first 4 double fp arguments are passed in single fp registers. |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 233 | CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 234 | CCAssignToReg<[D6, D7, D8, D9]>>>, |
| 235 | |
| 236 | // Integer values get stored in stack slots that are 4 bytes in |
| 237 | // size and 4-byte aligned. |
| 238 | CCIfType<[i32, f32], CCAssignToStack<4, 4>>, |
| 239 | |
| 240 | // Integer values get stored in stack slots that are 8 bytes in |
| 241 | // size and 8-byte aligned. |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 242 | CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", CCAssignToStack<8, 8>>> |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 243 | ]>; |
| 244 | |
| 245 | def RetCC_MipsEABI : CallingConv<[ |
| 246 | // i32 are returned in registers V0, V1 |
| 247 | CCIfType<[i32], CCAssignToReg<[V0, V1]>>, |
| 248 | |
| 249 | // f32 are returned in registers F0, F1 |
| 250 | CCIfType<[f32], CCAssignToReg<[F0, F1]>>, |
| 251 | |
| 252 | // f64 are returned in register D0 |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 253 | CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", CCAssignToReg<[D0]>>> |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 254 | ]>; |
| 255 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 256 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | f027360 | 2012-06-13 18:06:00 +0000 | [diff] [blame] | 257 | // Mips FastCC Calling Convention |
| 258 | //===----------------------------------------------------------------------===// |
| 259 | def CC_MipsO32_FastCC : CallingConv<[ |
| 260 | // f64 arguments are passed in double-precision floating pointer registers. |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 261 | CCIfType<[f64], CCIfSubtargetNot<"isFP64bit()", |
| 262 | CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, |
| 263 | D7, D8, D9]>>>, |
Sasa Stankovic | 86ebfe2 | 2014-08-22 09:23:22 +0000 | [diff] [blame] | 264 | CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCIfSubtarget<"useOddSPReg()", |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 265 | CCAssignToReg<[D0_64, D1_64, D2_64, D3_64, |
| 266 | D4_64, D5_64, D6_64, D7_64, |
| 267 | D8_64, D9_64, D10_64, D11_64, |
| 268 | D12_64, D13_64, D14_64, D15_64, |
| 269 | D16_64, D17_64, D18_64, |
Sasa Stankovic | 86ebfe2 | 2014-08-22 09:23:22 +0000 | [diff] [blame] | 270 | D19_64]>>>>, |
| 271 | CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCIfSubtarget<"noOddSPReg()", |
| 272 | CCAssignToReg<[D0_64, D2_64, D4_64, D6_64, |
| 273 | D8_64, D10_64, D12_64, D14_64, |
| 274 | D16_64, D18_64]>>>>, |
Akira Hatanaka | f027360 | 2012-06-13 18:06:00 +0000 | [diff] [blame] | 275 | |
| 276 | // Stack parameter slots for f64 are 64-bit doublewords and 8-byte aligned. |
| 277 | CCIfType<[f64], CCAssignToStack<8, 8>> |
| 278 | ]>; |
| 279 | |
| 280 | def CC_MipsN_FastCC : CallingConv<[ |
| 281 | // Integer arguments are passed in integer registers. |
| 282 | CCIfType<[i64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64, T0_64, T1_64, |
| 283 | T2_64, T3_64, T4_64, T5_64, T6_64, T7_64, |
| 284 | T8_64, V1_64]>>, |
| 285 | |
| 286 | // f64 arguments are passed in double-precision floating pointer registers. |
| 287 | CCIfType<[f64], CCAssignToReg<[D0_64, D1_64, D2_64, D3_64, D4_64, D5_64, |
| 288 | D6_64, D7_64, D8_64, D9_64, D10_64, D11_64, |
| 289 | D12_64, D13_64, D14_64, D15_64, D16_64, D17_64, |
| 290 | D18_64, D19_64]>>, |
| 291 | |
| 292 | // Stack parameter slots for i64 and f64 are 64-bit doublewords and |
| 293 | // 8-byte aligned. |
| 294 | CCIfType<[i64, f64], CCAssignToStack<8, 8>> |
| 295 | ]>; |
| 296 | |
| 297 | def CC_Mips_FastCC : CallingConv<[ |
| 298 | // Handles byval parameters. |
| 299 | CCIfByVal<CCPassByVal<4, 4>>, |
| 300 | |
| 301 | // Promote i8/i16 arguments to i32. |
| 302 | CCIfType<[i8, i16], CCPromoteToType<i32>>, |
| 303 | |
| 304 | // Integer arguments are passed in integer registers. All scratch registers, |
| 305 | // except for AT, V0 and T9, are available to be used as argument registers. |
Daniel Sanders | 24b6572 | 2014-09-10 12:02:27 +0000 | [diff] [blame] | 306 | CCIfType<[i32], CCIfSubtargetNot<"isTargetNaCl()", |
Sasa Stankovic | 4c80bda | 2014-02-07 17:16:40 +0000 | [diff] [blame] | 307 | CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, V1]>>>, |
| 308 | |
| 309 | // In NaCl, T6, T7 and T8 are reserved and not available as argument |
| 310 | // registers for fastcc. T6 contains the mask for sandboxing control flow |
| 311 | // (indirect jumps and calls). T7 contains the mask for sandboxing memory |
| 312 | // accesses (loads and stores). T8 contains the thread pointer. |
| 313 | CCIfType<[i32], CCIfSubtarget<"isTargetNaCl()", |
| 314 | CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, V1]>>>, |
Akira Hatanaka | f027360 | 2012-06-13 18:06:00 +0000 | [diff] [blame] | 315 | |
| 316 | // f32 arguments are passed in single-precision floating pointer registers. |
Sasa Stankovic | f4a9e3b | 2014-07-29 14:39:24 +0000 | [diff] [blame] | 317 | CCIfType<[f32], CCIfSubtarget<"useOddSPReg()", |
| 318 | CCAssignToReg<[F0, F1, F2, F3, F4, F5, F6, F7, F8, F9, F10, F11, F12, F13, |
| 319 | F14, F15, F16, F17, F18, F19]>>>, |
| 320 | |
| 321 | // Don't use odd numbered single-precision registers for -mno-odd-spreg. |
| 322 | CCIfType<[f32], CCIfSubtarget<"noOddSPReg()", |
| 323 | CCAssignToReg<[F0, F2, F4, F6, F8, F10, F12, F14, F16, F18]>>>, |
Akira Hatanaka | f027360 | 2012-06-13 18:06:00 +0000 | [diff] [blame] | 324 | |
| 325 | // Stack parameter slots for i32 and f32 are 32-bit words and 4-byte aligned. |
| 326 | CCIfType<[i32, f32], CCAssignToStack<4, 4>>, |
| 327 | |
| 328 | CCIfSubtarget<"isABI_EABI()", CCDelegateTo<CC_MipsEABI>>, |
| 329 | CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FastCC>>, |
| 330 | CCDelegateTo<CC_MipsN_FastCC> |
| 331 | ]>; |
| 332 | |
| 333 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 334 | // Mips Calling Convention Dispatch |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 335 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 336 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 337 | def RetCC_Mips : CallingConv<[ |
| 338 | CCIfSubtarget<"isABI_EABI()", CCDelegateTo<RetCC_MipsEABI>>, |
Akira Hatanaka | d6af2c6 | 2011-09-23 19:08:15 +0000 | [diff] [blame] | 339 | CCIfSubtarget<"isABI_N32()", CCDelegateTo<RetCC_MipsN>>, |
| 340 | CCIfSubtarget<"isABI_N64()", CCDelegateTo<RetCC_MipsN>>, |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 341 | CCDelegateTo<RetCC_MipsO32> |
| 342 | ]>; |
Akira Hatanaka | 5350c24 | 2012-03-01 22:27:29 +0000 | [diff] [blame] | 343 | |
Daniel Sanders | 23e9877 | 2014-11-02 16:09:29 +0000 | [diff] [blame] | 344 | def CC_Mips_ByVal : CallingConv<[ |
| 345 | CCIfSubtarget<"isABI_O32()", CCIfByVal<CCPassByVal<4, 4>>>, |
| 346 | CCIfByVal<CCPassByVal<8, 8>> |
| 347 | ]>; |
| 348 | |
Daniel Sanders | 41a64c4 | 2014-11-07 11:10:48 +0000 | [diff] [blame] | 349 | def CC_Mips16RetHelper : CallingConv<[ |
| 350 | CCIfByVal<CCDelegateTo<CC_Mips_ByVal>>, |
| 351 | |
| 352 | // Integer arguments are passed in integer registers. |
| 353 | CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>> |
| 354 | ]>; |
| 355 | |
Daniel Sanders | ca80f1a | 2014-11-01 17:38:22 +0000 | [diff] [blame] | 356 | def CC_Mips_FixedArg : CallingConv<[ |
Daniel Sanders | 41a64c4 | 2014-11-07 11:10:48 +0000 | [diff] [blame] | 357 | // Mips16 needs special handling on some functions. |
| 358 | CCIf<"State.getCallingConv() != CallingConv::Fast", |
Daniel Sanders | c8a040c | 2014-12-08 15:40:09 +0000 | [diff] [blame] | 359 | CCIfSpecialCallingConv<"Mips16RetHelperConv", |
Daniel Sanders | 41a64c4 | 2014-11-07 11:10:48 +0000 | [diff] [blame] | 360 | CCDelegateTo<CC_Mips16RetHelper>>>, |
| 361 | |
Daniel Sanders | 23e9877 | 2014-11-02 16:09:29 +0000 | [diff] [blame] | 362 | CCIfByVal<CCDelegateTo<CC_Mips_ByVal>>, |
| 363 | |
| 364 | // f128 needs to be handled similarly to f32 and f64 on hard-float. However, |
| 365 | // f128 is not legal and is lowered to i128 which is further lowered to a pair |
| 366 | // of i64's. |
| 367 | // This presents us with a problem for the calling convention since hard-float |
| 368 | // still needs to pass them in FPU registers. We therefore resort to a |
| 369 | // pre-analyze (see PreAnalyzeFormalArgsForF128()) step to pass information on |
| 370 | // whether the argument was originally an f128 into the tablegen-erated code. |
| 371 | // |
| 372 | // f128 should only occur for the N64 ABI where long double is 128-bit. On |
| 373 | // N32, long double is equivalent to double. |
| 374 | CCIfType<[i64], |
| 375 | CCIfSubtargetNot<"abiUsesSoftFloat()", |
Daniel Sanders | c8a040c | 2014-12-08 15:40:09 +0000 | [diff] [blame] | 376 | CCIfOrigArgWasF128<CCBitConvertToType<f64>>>>, |
Daniel Sanders | 23e9877 | 2014-11-02 16:09:29 +0000 | [diff] [blame] | 377 | |
Daniel Sanders | ca80f1a | 2014-11-01 17:38:22 +0000 | [diff] [blame] | 378 | CCIfCC<"CallingConv::Fast", CCDelegateTo<CC_Mips_FastCC>>, |
| 379 | |
| 380 | // FIXME: There wasn't an EABI case in the original code and it seems unlikely |
| 381 | // that it's the same as CC_MipsN |
| 382 | CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FP>>, |
| 383 | CCDelegateTo<CC_MipsN> |
| 384 | ]>; |
| 385 | |
| 386 | def CC_Mips_VarArg : CallingConv<[ |
Daniel Sanders | 23e9877 | 2014-11-02 16:09:29 +0000 | [diff] [blame] | 387 | CCIfByVal<CCDelegateTo<CC_Mips_ByVal>>, |
| 388 | |
Daniel Sanders | ca80f1a | 2014-11-01 17:38:22 +0000 | [diff] [blame] | 389 | // FIXME: There wasn't an EABI case in the original code and it seems unlikely |
| 390 | // that it's the same as CC_MipsN_VarArg |
| 391 | CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FP>>, |
| 392 | CCDelegateTo<CC_MipsN_VarArg> |
| 393 | ]>; |
| 394 | |
Daniel Sanders | cfad1e3 | 2014-11-07 11:43:49 +0000 | [diff] [blame] | 395 | def CC_Mips : CallingConv<[ |
Daniel Sanders | c8a040c | 2014-12-08 15:40:09 +0000 | [diff] [blame] | 396 | CCIfVarArg<CCIfArgIsVarArg<CCDelegateTo<CC_Mips_VarArg>>>, |
Daniel Sanders | cfad1e3 | 2014-11-07 11:43:49 +0000 | [diff] [blame] | 397 | CCDelegateTo<CC_Mips_FixedArg> |
| 398 | ]>; |
| 399 | |
Akira Hatanaka | 5350c24 | 2012-03-01 22:27:29 +0000 | [diff] [blame] | 400 | //===----------------------------------------------------------------------===// |
| 401 | // Callee-saved register lists. |
| 402 | //===----------------------------------------------------------------------===// |
| 403 | |
| 404 | def CSR_SingleFloatOnly : CalleeSavedRegs<(add (sequence "F%u", 31, 20), RA, FP, |
| 405 | (sequence "S%u", 7, 0))>; |
| 406 | |
Zoran Jovanovic | 255d00d | 2014-07-10 15:36:12 +0000 | [diff] [blame] | 407 | def CSR_O32_FPXX : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP, |
| 408 | (sequence "S%u", 7, 0))> { |
| 409 | let OtherPreserved = (add (decimate (sequence "F%u", 30, 20), 2)); |
| 410 | } |
| 411 | |
Akira Hatanaka | 5350c24 | 2012-03-01 22:27:29 +0000 | [diff] [blame] | 412 | def CSR_O32 : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP, |
| 413 | (sequence "S%u", 7, 0))>; |
| 414 | |
Zoran Jovanovic | f34b454 | 2014-07-10 22:23:30 +0000 | [diff] [blame] | 415 | def CSR_O32_FP64 : |
| 416 | CalleeSavedRegs<(add (decimate (sequence "D%u_64", 30, 20), 2), RA, FP, |
| 417 | (sequence "S%u", 7, 0))>; |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 418 | |
Daniel Sanders | 11c0c06 | 2014-04-16 10:23:37 +0000 | [diff] [blame] | 419 | def CSR_N32 : CalleeSavedRegs<(add D20_64, D22_64, D24_64, D26_64, D28_64, |
| 420 | D30_64, RA_64, FP_64, GP_64, |
Akira Hatanaka | 5350c24 | 2012-03-01 22:27:29 +0000 | [diff] [blame] | 421 | (sequence "S%u_64", 7, 0))>; |
| 422 | |
| 423 | def CSR_N64 : CalleeSavedRegs<(add (sequence "D%u_64", 31, 24), RA_64, FP_64, |
| 424 | GP_64, (sequence "S%u_64", 7, 0))>; |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 425 | |
Jack Carter | 5981711 | 2013-05-16 20:08:49 +0000 | [diff] [blame] | 426 | def CSR_Mips16RetHelper : |
Reed Kotler | 5c29d63 | 2013-12-15 20:49:30 +0000 | [diff] [blame] | 427 | CalleeSavedRegs<(add V0, V1, FP, |
| 428 | (sequence "A%u", 3, 0), (sequence "S%u", 7, 0), |
| 429 | (sequence "D%u", 15, 10))>; |