blob: c9e121ffd7e03471f9e68d28a1ac5ddf3cde8af5 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000022#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024
25using namespace llvm;
26
Tom Stellard2e59a452014-06-13 01:32:00 +000027SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
28 : AMDGPUInstrInfo(st),
29 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000030
Tom Stellard82166022013-11-13 23:36:37 +000031//===----------------------------------------------------------------------===//
32// TargetInstrInfo callbacks
33//===----------------------------------------------------------------------===//
34
Matt Arsenaultc10853f2014-08-06 00:29:43 +000035static unsigned getNumOperandsNoGlue(SDNode *Node) {
36 unsigned N = Node->getNumOperands();
37 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
38 --N;
39 return N;
40}
41
42static SDValue findChainOperand(SDNode *Load) {
43 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
44 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
45 return LastOp;
46}
47
Tom Stellard155bbb72014-08-11 22:18:17 +000048/// \brief Returns true if both nodes have the same value for the given
49/// operand \p Op, or if both nodes do not have this operand.
50static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
51 unsigned Opc0 = N0->getMachineOpcode();
52 unsigned Opc1 = N1->getMachineOpcode();
53
54 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
55 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
56
57 if (Op0Idx == -1 && Op1Idx == -1)
58 return true;
59
60
61 if ((Op0Idx == -1 && Op1Idx != -1) ||
62 (Op1Idx == -1 && Op0Idx != -1))
63 return false;
64
65 // getNamedOperandIdx returns the index for the MachineInstr's operands,
66 // which includes the result as the first operand. We are indexing into the
67 // MachineSDNode's operands, so we need to skip the result operand to get
68 // the real index.
69 --Op0Idx;
70 --Op1Idx;
71
72 return N0->getOperand(Op0Idx) == N0->getOperand(Op1Idx);
73}
74
Matt Arsenaultc10853f2014-08-06 00:29:43 +000075bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
76 int64_t &Offset0,
77 int64_t &Offset1) const {
78 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
79 return false;
80
81 unsigned Opc0 = Load0->getMachineOpcode();
82 unsigned Opc1 = Load1->getMachineOpcode();
83
84 // Make sure both are actually loads.
85 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
86 return false;
87
88 if (isDS(Opc0) && isDS(Opc1)) {
89 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
90
91 // TODO: Also shouldn't see read2st
92 assert(Opc0 != AMDGPU::DS_READ2_B32 &&
93 Opc0 != AMDGPU::DS_READ2_B64 &&
94 Opc1 != AMDGPU::DS_READ2_B32 &&
95 Opc1 != AMDGPU::DS_READ2_B64);
96
97 // Check base reg.
98 if (Load0->getOperand(1) != Load1->getOperand(1))
99 return false;
100
101 // Check chain.
102 if (findChainOperand(Load0) != findChainOperand(Load1))
103 return false;
104
105 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
106 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
107 return true;
108 }
109
110 if (isSMRD(Opc0) && isSMRD(Opc1)) {
111 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
112
113 // Check base reg.
114 if (Load0->getOperand(0) != Load1->getOperand(0))
115 return false;
116
117 // Check chain.
118 if (findChainOperand(Load0) != findChainOperand(Load1))
119 return false;
120
121 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
122 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
123 return true;
124 }
125
126 // MUBUF and MTBUF can access the same addresses.
127 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000128
129 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000130 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
131 findChainOperand(Load0) != findChainOperand(Load1) ||
132 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
133 !nodesHaveSameOperandValue(Load1, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000134 return false;
135
Tom Stellard155bbb72014-08-11 22:18:17 +0000136 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
137 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
138
139 if (OffIdx0 == -1 || OffIdx1 == -1)
140 return false;
141
142 // getNamedOperandIdx returns the index for MachineInstrs. Since they
143 // inlcude the output in the operand list, but SDNodes don't, we need to
144 // subtract the index by one.
145 --OffIdx0;
146 --OffIdx1;
147
148 SDValue Off0 = Load0->getOperand(OffIdx0);
149 SDValue Off1 = Load1->getOperand(OffIdx1);
150
151 // The offset might be a FrameIndexSDNode.
152 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
153 return false;
154
155 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
156 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000157 return true;
158 }
159
160 return false;
161}
162
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000163bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
164 unsigned &BaseReg, unsigned &Offset,
165 const TargetRegisterInfo *TRI) const {
166 unsigned Opc = LdSt->getOpcode();
167 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000168 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
169 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000170 if (OffsetImm) {
171 // Normal, single offset LDS instruction.
172 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
173 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000174
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000175 BaseReg = AddrReg->getReg();
176 Offset = OffsetImm->getImm();
177 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000178 }
179
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000180 // The 2 offset instructions use offset0 and offset1 instead. We can treat
181 // these as a load with a single offset if the 2 offsets are consecutive. We
182 // will use this for some partially aligned loads.
183 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
184 AMDGPU::OpName::offset0);
185 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
186 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000187
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000188 uint8_t Offset0 = Offset0Imm->getImm();
189 uint8_t Offset1 = Offset1Imm->getImm();
190 assert(Offset1 > Offset0);
191
192 if (Offset1 - Offset0 == 1) {
193 // Each of these offsets is in element sized units, so we need to convert
194 // to bytes of the individual reads.
195
196 unsigned EltSize;
197 if (LdSt->mayLoad())
198 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
199 else {
200 assert(LdSt->mayStore());
201 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
202 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
203 }
204
205 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
206 AMDGPU::OpName::addr);
207 BaseReg = AddrReg->getReg();
208 Offset = EltSize * Offset0;
209 return true;
210 }
211
212 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000213 }
214
215 if (isMUBUF(Opc) || isMTBUF(Opc)) {
216 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
217 return false;
218
219 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
220 AMDGPU::OpName::vaddr);
221 if (!AddrReg)
222 return false;
223
224 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
225 AMDGPU::OpName::offset);
226 BaseReg = AddrReg->getReg();
227 Offset = OffsetImm->getImm();
228 return true;
229 }
230
231 if (isSMRD(Opc)) {
232 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
233 AMDGPU::OpName::offset);
234 if (!OffsetImm)
235 return false;
236
237 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
238 AMDGPU::OpName::sbase);
239 BaseReg = SBaseReg->getReg();
240 Offset = OffsetImm->getImm();
241 return true;
242 }
243
244 return false;
245}
246
Tom Stellard75aadc22012-12-11 21:25:42 +0000247void
248SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000249 MachineBasicBlock::iterator MI, DebugLoc DL,
250 unsigned DestReg, unsigned SrcReg,
251 bool KillSrc) const {
252
Tom Stellard75aadc22012-12-11 21:25:42 +0000253 // If we are trying to copy to or from SCC, there is a bug somewhere else in
254 // the backend. While it may be theoretically possible to do this, it should
255 // never be necessary.
256 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
257
Craig Topper0afd0ab2013-07-15 06:39:13 +0000258 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000259 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
260 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
261 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
262 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
263 };
264
Craig Topper0afd0ab2013-07-15 06:39:13 +0000265 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000266 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
267 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
268 };
269
Craig Topper0afd0ab2013-07-15 06:39:13 +0000270 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000271 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
272 };
273
Craig Topper0afd0ab2013-07-15 06:39:13 +0000274 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000275 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
276 };
277
Craig Topper0afd0ab2013-07-15 06:39:13 +0000278 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000279 AMDGPU::sub0, AMDGPU::sub1, 0
280 };
281
282 unsigned Opcode;
283 const int16_t *SubIndices;
284
Christian Konig082c6612013-03-26 14:04:12 +0000285 if (AMDGPU::M0 == DestReg) {
286 // Check if M0 isn't already set to this value
287 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
288 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
289
290 if (!I->definesRegister(AMDGPU::M0))
291 continue;
292
293 unsigned Opc = I->getOpcode();
294 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
295 break;
296
297 if (!I->readsRegister(SrcReg))
298 break;
299
300 // The copy isn't necessary
301 return;
302 }
303 }
304
Christian Konigd0e3da12013-03-01 09:46:27 +0000305 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
306 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
307 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
308 .addReg(SrcReg, getKillRegState(KillSrc));
309 return;
310
Tom Stellardaac18892013-02-07 19:39:43 +0000311 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000312 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
313 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
314 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000315 return;
316
317 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
318 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
319 Opcode = AMDGPU::S_MOV_B32;
320 SubIndices = Sub0_3;
321
322 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
323 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
324 Opcode = AMDGPU::S_MOV_B32;
325 SubIndices = Sub0_7;
326
327 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
328 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
329 Opcode = AMDGPU::S_MOV_B32;
330 SubIndices = Sub0_15;
331
Tom Stellard75aadc22012-12-11 21:25:42 +0000332 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
333 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000334 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000335 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
336 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000337 return;
338
339 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
340 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000341 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000342 Opcode = AMDGPU::V_MOV_B32_e32;
343 SubIndices = Sub0_1;
344
Christian Konig8b1ed282013-04-10 08:39:16 +0000345 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
346 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
347 Opcode = AMDGPU::V_MOV_B32_e32;
348 SubIndices = Sub0_2;
349
Christian Konigd0e3da12013-03-01 09:46:27 +0000350 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
351 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000352 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000353 Opcode = AMDGPU::V_MOV_B32_e32;
354 SubIndices = Sub0_3;
355
356 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
357 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000358 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000359 Opcode = AMDGPU::V_MOV_B32_e32;
360 SubIndices = Sub0_7;
361
362 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
363 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000364 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000365 Opcode = AMDGPU::V_MOV_B32_e32;
366 SubIndices = Sub0_15;
367
Tom Stellard75aadc22012-12-11 21:25:42 +0000368 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000369 llvm_unreachable("Can't copy register!");
370 }
371
372 while (unsigned SubIdx = *SubIndices++) {
373 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
374 get(Opcode), RI.getSubReg(DestReg, SubIdx));
375
376 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
377
378 if (*SubIndices)
379 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000380 }
381}
382
Christian Konig3c145802013-03-27 09:12:59 +0000383unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000384 int NewOpc;
385
386 // Try to map original to commuted opcode
387 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
388 return NewOpc;
389
390 // Try to map commuted to original opcode
391 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
392 return NewOpc;
393
394 return Opcode;
395}
396
Tom Stellardc149dc02013-11-27 21:23:35 +0000397void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
398 MachineBasicBlock::iterator MI,
399 unsigned SrcReg, bool isKill,
400 int FrameIndex,
401 const TargetRegisterClass *RC,
402 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000403 MachineFunction *MF = MBB.getParent();
404 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
405 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000406 DebugLoc DL = MBB.findDebugLoc(MI);
407 unsigned KillFlag = isKill ? RegState::Kill : 0;
408
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000409 if (RI.hasVGPRs(RC)) {
410 LLVMContext &Ctx = MF->getFunction()->getContext();
411 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Can't spill VGPR!");
412 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
413 .addReg(SrcReg);
414 } else if (TRI->getCommonSubClass(RC, &AMDGPU::SGPR_32RegClass)) {
415 unsigned Lane = MFI->SpillTracker.reserveLanes(MRI, MF);
416 unsigned TgtReg = MFI->SpillTracker.LaneVGPR;
Tom Stellardeba61072014-05-02 15:41:42 +0000417
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000418 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32), TgtReg)
Tom Stellardc149dc02013-11-27 21:23:35 +0000419 .addReg(SrcReg, KillFlag)
420 .addImm(Lane);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000421 MFI->SpillTracker.addSpilledReg(FrameIndex, TgtReg, Lane);
Tom Stellardeba61072014-05-02 15:41:42 +0000422 } else if (RI.isSGPRClass(RC)) {
423 // We are only allowed to create one new instruction when spilling
424 // registers, so we need to use pseudo instruction for vector
425 // registers.
426 //
427 // Reserve a spot in the spill tracker for each sub-register of
428 // the vector register.
429 unsigned NumSubRegs = RC->getSize() / 4;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000430 unsigned FirstLane = MFI->SpillTracker.reserveLanes(MRI, MF, NumSubRegs);
Tom Stellardc149dc02013-11-27 21:23:35 +0000431 MFI->SpillTracker.addSpilledReg(FrameIndex, MFI->SpillTracker.LaneVGPR,
Tom Stellardeba61072014-05-02 15:41:42 +0000432 FirstLane);
433
434 unsigned Opcode;
435 switch (RC->getSize() * 8) {
436 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
437 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
438 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
439 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
440 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000441 }
Tom Stellardeba61072014-05-02 15:41:42 +0000442
443 BuildMI(MBB, MI, DL, get(Opcode), MFI->SpillTracker.LaneVGPR)
444 .addReg(SrcReg)
445 .addImm(FrameIndex);
446 } else {
447 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000448 }
449}
450
451void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
452 MachineBasicBlock::iterator MI,
453 unsigned DestReg, int FrameIndex,
454 const TargetRegisterClass *RC,
455 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000456 MachineFunction *MF = MBB.getParent();
457 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc149dc02013-11-27 21:23:35 +0000458 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000459
460 if (RI.hasVGPRs(RC)) {
461 LLVMContext &Ctx = MF->getFunction()->getContext();
462 Ctx.emitError("SIInstrInfo::loadRegToStackSlot - Can't retrieve spilled VGPR!");
463 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
464 .addImm(0);
465 } else if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000466 unsigned Opcode;
467 switch(RC->getSize() * 8) {
Tom Stellard060ae392014-06-10 21:20:38 +0000468 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
Tom Stellardeba61072014-05-02 15:41:42 +0000469 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
470 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
471 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
472 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
473 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000474 }
Tom Stellardeba61072014-05-02 15:41:42 +0000475
476 SIMachineFunctionInfo::SpilledReg Spill =
477 MFI->SpillTracker.getSpilledReg(FrameIndex);
478
479 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
480 .addReg(Spill.VGPR)
481 .addImm(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000482 } else {
483 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000484 }
485}
486
Tom Stellardeba61072014-05-02 15:41:42 +0000487static unsigned getNumSubRegsForSpillOp(unsigned Op) {
488
489 switch (Op) {
490 case AMDGPU::SI_SPILL_S512_SAVE:
491 case AMDGPU::SI_SPILL_S512_RESTORE:
492 return 16;
493 case AMDGPU::SI_SPILL_S256_SAVE:
494 case AMDGPU::SI_SPILL_S256_RESTORE:
495 return 8;
496 case AMDGPU::SI_SPILL_S128_SAVE:
497 case AMDGPU::SI_SPILL_S128_RESTORE:
498 return 4;
499 case AMDGPU::SI_SPILL_S64_SAVE:
500 case AMDGPU::SI_SPILL_S64_RESTORE:
501 return 2;
Tom Stellard060ae392014-06-10 21:20:38 +0000502 case AMDGPU::SI_SPILL_S32_RESTORE:
503 return 1;
Tom Stellardeba61072014-05-02 15:41:42 +0000504 default: llvm_unreachable("Invalid spill opcode");
505 }
506}
507
508void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
509 int Count) const {
510 while (Count > 0) {
511 int Arg;
512 if (Count >= 8)
513 Arg = 7;
514 else
515 Arg = Count - 1;
516 Count -= 8;
517 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
518 .addImm(Arg);
519 }
520}
521
522bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
523 SIMachineFunctionInfo *MFI =
524 MI->getParent()->getParent()->getInfo<SIMachineFunctionInfo>();
525 MachineBasicBlock &MBB = *MI->getParent();
526 DebugLoc DL = MBB.findDebugLoc(MI);
527 switch (MI->getOpcode()) {
528 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
529
530 // SGPR register spill
531 case AMDGPU::SI_SPILL_S512_SAVE:
532 case AMDGPU::SI_SPILL_S256_SAVE:
533 case AMDGPU::SI_SPILL_S128_SAVE:
534 case AMDGPU::SI_SPILL_S64_SAVE: {
535 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
536 unsigned FrameIndex = MI->getOperand(2).getImm();
537
538 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
539 SIMachineFunctionInfo::SpilledReg Spill;
540 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(1).getReg(),
541 &AMDGPU::SGPR_32RegClass, i);
542 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
543
544 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32),
545 MI->getOperand(0).getReg())
546 .addReg(SubReg)
547 .addImm(Spill.Lane + i);
548 }
549 MI->eraseFromParent();
550 break;
551 }
552
553 // SGPR register restore
554 case AMDGPU::SI_SPILL_S512_RESTORE:
555 case AMDGPU::SI_SPILL_S256_RESTORE:
556 case AMDGPU::SI_SPILL_S128_RESTORE:
Tom Stellard060ae392014-06-10 21:20:38 +0000557 case AMDGPU::SI_SPILL_S64_RESTORE:
558 case AMDGPU::SI_SPILL_S32_RESTORE: {
Tom Stellardeba61072014-05-02 15:41:42 +0000559 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
560
561 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
562 SIMachineFunctionInfo::SpilledReg Spill;
563 unsigned FrameIndex = MI->getOperand(2).getImm();
564 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(0).getReg(),
565 &AMDGPU::SGPR_32RegClass, i);
566 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
567
568 BuildMI(MBB, MI, DL, get(AMDGPU::V_READLANE_B32), SubReg)
569 .addReg(MI->getOperand(1).getReg())
570 .addImm(Spill.Lane + i);
571 }
Tom Stellard060ae392014-06-10 21:20:38 +0000572 insertNOPs(MI, 3);
Tom Stellardeba61072014-05-02 15:41:42 +0000573 MI->eraseFromParent();
574 break;
575 }
Tom Stellard067c8152014-07-21 14:01:14 +0000576 case AMDGPU::SI_CONSTDATA_PTR: {
577 unsigned Reg = MI->getOperand(0).getReg();
578 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
579 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
580
581 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
582
583 // Add 32-bit offset from this instruction to the start of the constant data.
584 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_I32), RegLo)
585 .addReg(RegLo)
586 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
587 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
588 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
589 .addReg(RegHi)
590 .addImm(0)
591 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
592 .addReg(AMDGPU::SCC, RegState::Implicit);
593 MI->eraseFromParent();
594 break;
595 }
Tom Stellardeba61072014-05-02 15:41:42 +0000596 }
597 return true;
598}
599
Christian Konig76edd4f2013-02-26 17:52:29 +0000600MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
601 bool NewMI) const {
602
Tom Stellard82166022013-11-13 23:36:37 +0000603 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000604 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000605
Tom Stellard0e975cf2014-08-01 00:32:35 +0000606 // Make sure it s legal to commute operands for VOP2.
607 if (isVOP2(MI->getOpcode()) &&
608 (!isOperandLegal(MI, 1, &MI->getOperand(2)) ||
609 !isOperandLegal(MI, 2, &MI->getOperand(1))))
610 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000611
612 if (!MI->getOperand(2).isReg()) {
613 // XXX: Commute instructions with FPImm operands
614 if (NewMI || MI->getOperand(2).isFPImm() ||
615 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000616 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000617 }
618
Tom Stellardb4a313a2014-08-01 00:32:39 +0000619 // XXX: Commute VOP3 instructions with abs and neg set .
620 const MachineOperand *Abs = getNamedOperand(*MI, AMDGPU::OpName::abs);
621 const MachineOperand *Neg = getNamedOperand(*MI, AMDGPU::OpName::neg);
622 const MachineOperand *Src0Mods = getNamedOperand(*MI,
623 AMDGPU::OpName::src0_modifiers);
624 const MachineOperand *Src1Mods = getNamedOperand(*MI,
625 AMDGPU::OpName::src1_modifiers);
626 const MachineOperand *Src2Mods = getNamedOperand(*MI,
627 AMDGPU::OpName::src2_modifiers);
628
629 if ((Abs && Abs->getImm()) || (Neg && Neg->getImm()) ||
630 (Src0Mods && Src0Mods->getImm()) || (Src1Mods && Src1Mods->getImm()) ||
631 (Src2Mods && Src2Mods->getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000632 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000633
634 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000635 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000636 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
637 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000638 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000639 } else {
640 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
641 }
Christian Konig3c145802013-03-27 09:12:59 +0000642
643 if (MI)
644 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
645
646 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000647}
648
Tom Stellard26a3b672013-10-22 18:19:10 +0000649MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
650 MachineBasicBlock::iterator I,
651 unsigned DstReg,
652 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000653 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
654 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000655}
656
Tom Stellard75aadc22012-12-11 21:25:42 +0000657bool SIInstrInfo::isMov(unsigned Opcode) const {
658 switch(Opcode) {
659 default: return false;
660 case AMDGPU::S_MOV_B32:
661 case AMDGPU::S_MOV_B64:
662 case AMDGPU::V_MOV_B32_e32:
663 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000664 return true;
665 }
666}
667
668bool
669SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
670 return RC != &AMDGPU::EXECRegRegClass;
671}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000672
Tom Stellard30f59412014-03-31 14:01:56 +0000673bool
674SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
675 AliasAnalysis *AA) const {
676 switch(MI->getOpcode()) {
677 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
678 case AMDGPU::S_MOV_B32:
679 case AMDGPU::S_MOV_B64:
680 case AMDGPU::V_MOV_B32_e32:
681 return MI->getOperand(1).isImm();
682 }
683}
684
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000685namespace llvm {
686namespace AMDGPU {
687// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000688// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000689int isDS(uint16_t Opcode);
690}
691}
692
693bool SIInstrInfo::isDS(uint16_t Opcode) const {
694 return ::AMDGPU::isDS(Opcode) != -1;
695}
696
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000697bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000698 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
699}
700
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000701bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000702 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
703}
704
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000705bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
706 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
707}
708
709bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
710 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
711}
712
Tom Stellard93fabce2013-10-10 17:11:55 +0000713bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
714 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
715}
716
717bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
718 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
719}
720
721bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
722 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
723}
724
725bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
726 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
727}
728
Tom Stellard82166022013-11-13 23:36:37 +0000729bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
730 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
731}
732
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000733bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
734 int32_t Val = Imm.getSExtValue();
735 if (Val >= -16 && Val <= 64)
736 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000737
738 // The actual type of the operand does not seem to matter as long
739 // as the bits match one of the inline immediate values. For example:
740 //
741 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
742 // so it is a legal inline immediate.
743 //
744 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
745 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000746
747 return (APInt::floatToBits(0.0f) == Imm) ||
748 (APInt::floatToBits(1.0f) == Imm) ||
749 (APInt::floatToBits(-1.0f) == Imm) ||
750 (APInt::floatToBits(0.5f) == Imm) ||
751 (APInt::floatToBits(-0.5f) == Imm) ||
752 (APInt::floatToBits(2.0f) == Imm) ||
753 (APInt::floatToBits(-2.0f) == Imm) ||
754 (APInt::floatToBits(4.0f) == Imm) ||
755 (APInt::floatToBits(-4.0f) == Imm);
756}
757
758bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
759 if (MO.isImm())
760 return isInlineConstant(APInt(32, MO.getImm(), true));
761
762 if (MO.isFPImm()) {
763 APFloat FpImm = MO.getFPImm()->getValueAPF();
764 return isInlineConstant(FpImm.bitcastToAPInt());
765 }
766
767 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000768}
769
770bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
771 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
772}
773
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000774static bool compareMachineOp(const MachineOperand &Op0,
775 const MachineOperand &Op1) {
776 if (Op0.getType() != Op1.getType())
777 return false;
778
779 switch (Op0.getType()) {
780 case MachineOperand::MO_Register:
781 return Op0.getReg() == Op1.getReg();
782 case MachineOperand::MO_Immediate:
783 return Op0.getImm() == Op1.getImm();
784 case MachineOperand::MO_FPImmediate:
785 return Op0.getFPImm() == Op1.getFPImm();
786 default:
787 llvm_unreachable("Didn't expect to be comparing these operand types");
788 }
789}
790
Tom Stellardb02094e2014-07-21 15:45:01 +0000791bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
792 const MachineOperand &MO) const {
793 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
794
795 assert(MO.isImm() || MO.isFPImm());
796
797 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
798 return true;
799
800 if (OpInfo.RegClass < 0)
801 return false;
802
803 return RI.regClassCanUseImmediate(OpInfo.RegClass);
804}
805
Tom Stellard86d12eb2014-08-01 00:32:28 +0000806bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
807 return AMDGPU::getVOPe32(Opcode) != -1;
808}
809
Tom Stellardb4a313a2014-08-01 00:32:39 +0000810bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
811 // The src0_modifier operand is present on all instructions
812 // that have modifiers.
813
814 return AMDGPU::getNamedOperandIdx(Opcode,
815 AMDGPU::OpName::src0_modifiers) != -1;
816}
817
Tom Stellard93fabce2013-10-10 17:11:55 +0000818bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
819 StringRef &ErrInfo) const {
820 uint16_t Opcode = MI->getOpcode();
821 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
822 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
823 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
824
Tom Stellardca700e42014-03-17 17:03:49 +0000825 // Make sure the number of operands is correct.
826 const MCInstrDesc &Desc = get(Opcode);
827 if (!Desc.isVariadic() &&
828 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
829 ErrInfo = "Instruction has wrong number of operands.";
830 return false;
831 }
832
833 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +0000834 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +0000835 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000836 case MCOI::OPERAND_REGISTER: {
837 int RegClass = Desc.OpInfo[i].RegClass;
838 if (!RI.regClassCanUseImmediate(RegClass) &&
839 (MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm())) {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000840 // Handle some special cases:
841 // Src0 can of VOP1, VOP2, VOPC can be an immediate no matter what
842 // the register class.
843 if (i != Src0Idx || (!isVOP1(Opcode) && !isVOP2(Opcode) &&
844 !isVOPC(Opcode))) {
845 ErrInfo = "Expected register, but got immediate";
846 return false;
847 }
Tom Stellarda305f932014-07-02 20:53:44 +0000848 }
849 }
Tom Stellardca700e42014-03-17 17:03:49 +0000850 break;
851 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +0000852 // Check if this operand is an immediate.
853 // FrameIndex operands will be replaced by immediates, so they are
854 // allowed.
855 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
856 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +0000857 ErrInfo = "Expected immediate, but got non-immediate";
858 return false;
859 }
860 // Fall-through
861 default:
862 continue;
863 }
864
865 if (!MI->getOperand(i).isReg())
866 continue;
867
868 int RegClass = Desc.OpInfo[i].RegClass;
869 if (RegClass != -1) {
870 unsigned Reg = MI->getOperand(i).getReg();
871 if (TargetRegisterInfo::isVirtualRegister(Reg))
872 continue;
873
874 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
875 if (!RC->contains(Reg)) {
876 ErrInfo = "Operand has incorrect register class.";
877 return false;
878 }
879 }
880 }
881
882
Tom Stellard93fabce2013-10-10 17:11:55 +0000883 // Verify VOP*
884 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
885 unsigned ConstantBusCount = 0;
886 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +0000887 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
888 const MachineOperand &MO = MI->getOperand(i);
889 if (MO.isReg() && MO.isUse() &&
890 !TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
891
892 // EXEC register uses the constant bus.
893 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
894 ++ConstantBusCount;
895
896 // SGPRs use the constant bus
897 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
898 (!MO.isImplicit() &&
899 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
900 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
901 if (SGPRUsed != MO.getReg()) {
902 ++ConstantBusCount;
903 SGPRUsed = MO.getReg();
904 }
905 }
906 }
907 // Literal constants use the constant bus.
908 if (isLiteralConstant(MO))
909 ++ConstantBusCount;
910 }
911 if (ConstantBusCount > 1) {
912 ErrInfo = "VOP* instruction uses the constant bus more than once";
913 return false;
914 }
915 }
916
917 // Verify SRC1 for VOP2 and VOPC
918 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
919 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000920 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +0000921 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
922 return false;
923 }
924 }
925
926 // Verify VOP3
927 if (isVOP3(Opcode)) {
928 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
929 ErrInfo = "VOP3 src0 cannot be a literal constant.";
930 return false;
931 }
932 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
933 ErrInfo = "VOP3 src1 cannot be a literal constant.";
934 return false;
935 }
936 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
937 ErrInfo = "VOP3 src2 cannot be a literal constant.";
938 return false;
939 }
940 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000941
942 // Verify misc. restrictions on specific instructions.
943 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
944 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
945 MI->dump();
946
947 const MachineOperand &Src0 = MI->getOperand(2);
948 const MachineOperand &Src1 = MI->getOperand(3);
949 const MachineOperand &Src2 = MI->getOperand(4);
950 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
951 if (!compareMachineOp(Src0, Src1) &&
952 !compareMachineOp(Src0, Src2)) {
953 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
954 return false;
955 }
956 }
957 }
958
Tom Stellard93fabce2013-10-10 17:11:55 +0000959 return true;
960}
961
Matt Arsenaultf14032a2013-11-15 22:02:28 +0000962unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +0000963 switch (MI.getOpcode()) {
964 default: return AMDGPU::INSTRUCTION_LIST_END;
965 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
966 case AMDGPU::COPY: return AMDGPU::COPY;
967 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +0000968 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +0000969 case AMDGPU::S_MOV_B32:
970 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +0000971 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000972 case AMDGPU::S_ADD_I32: return AMDGPU::V_ADD_I32_e32;
973 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
974 case AMDGPU::S_SUB_I32: return AMDGPU::V_SUB_I32_e32;
975 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000976 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
977 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
978 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
979 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
980 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
981 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
982 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000983 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
984 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
985 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
986 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
987 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
988 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000989 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
990 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +0000991 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
992 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +0000993 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +0000994 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +0000995 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000996 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
997 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
998 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
999 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1000 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1001 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001002 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001003 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001004 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001005 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001006 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001007 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001008 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001009 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001010 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001011 }
1012}
1013
1014bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1015 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1016}
1017
1018const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1019 unsigned OpNo) const {
1020 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1021 const MCInstrDesc &Desc = get(MI.getOpcode());
1022 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1023 Desc.OpInfo[OpNo].RegClass == -1)
1024 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
1025
1026 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1027 return RI.getRegClass(RCID);
1028}
1029
1030bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1031 switch (MI.getOpcode()) {
1032 case AMDGPU::COPY:
1033 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001034 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001035 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001036 return RI.hasVGPRs(getOpRegClass(MI, 0));
1037 default:
1038 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1039 }
1040}
1041
1042void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1043 MachineBasicBlock::iterator I = MI;
1044 MachineOperand &MO = MI->getOperand(OpIdx);
1045 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1046 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1047 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1048 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
1049 if (MO.isReg()) {
1050 Opcode = AMDGPU::COPY;
1051 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +00001052 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +00001053 }
1054
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001055 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
1056 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +00001057 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
1058 Reg).addOperand(MO);
1059 MO.ChangeToRegister(Reg, false);
1060}
1061
Tom Stellard15834092014-03-21 15:51:57 +00001062unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1063 MachineRegisterInfo &MRI,
1064 MachineOperand &SuperReg,
1065 const TargetRegisterClass *SuperRC,
1066 unsigned SubIdx,
1067 const TargetRegisterClass *SubRC)
1068 const {
1069 assert(SuperReg.isReg());
1070
1071 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1072 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1073
1074 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001075 // value so we don't need to worry about merging its subreg index with the
1076 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001077 // eliminate this extra copy.
1078 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1079 NewSuperReg)
1080 .addOperand(SuperReg);
1081
1082 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1083 SubReg)
1084 .addReg(NewSuperReg, 0, SubIdx);
1085 return SubReg;
1086}
1087
Matt Arsenault248b7b62014-03-24 20:08:09 +00001088MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1089 MachineBasicBlock::iterator MII,
1090 MachineRegisterInfo &MRI,
1091 MachineOperand &Op,
1092 const TargetRegisterClass *SuperRC,
1093 unsigned SubIdx,
1094 const TargetRegisterClass *SubRC) const {
1095 if (Op.isImm()) {
1096 // XXX - Is there a better way to do this?
1097 if (SubIdx == AMDGPU::sub0)
1098 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1099 if (SubIdx == AMDGPU::sub1)
1100 return MachineOperand::CreateImm(Op.getImm() >> 32);
1101
1102 llvm_unreachable("Unhandled register index for immediate");
1103 }
1104
1105 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1106 SubIdx, SubRC);
1107 return MachineOperand::CreateReg(SubReg, false);
1108}
1109
Matt Arsenaultbd995802014-03-24 18:26:52 +00001110unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1111 MachineBasicBlock::iterator MI,
1112 MachineRegisterInfo &MRI,
1113 const TargetRegisterClass *RC,
1114 const MachineOperand &Op) const {
1115 MachineBasicBlock *MBB = MI->getParent();
1116 DebugLoc DL = MI->getDebugLoc();
1117 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1118 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1119 unsigned Dst = MRI.createVirtualRegister(RC);
1120
1121 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1122 LoDst)
1123 .addImm(Op.getImm() & 0xFFFFFFFF);
1124 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1125 HiDst)
1126 .addImm(Op.getImm() >> 32);
1127
1128 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1129 .addReg(LoDst)
1130 .addImm(AMDGPU::sub0)
1131 .addReg(HiDst)
1132 .addImm(AMDGPU::sub1);
1133
1134 Worklist.push_back(Lo);
1135 Worklist.push_back(Hi);
1136
1137 return Dst;
1138}
1139
Tom Stellard0e975cf2014-08-01 00:32:35 +00001140bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1141 const MachineOperand *MO) const {
1142 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1143 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1144 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1145 const TargetRegisterClass *DefinedRC =
1146 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1147 if (!MO)
1148 MO = &MI->getOperand(OpIdx);
1149
1150 if (MO->isReg()) {
1151 assert(DefinedRC);
1152 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
1153 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass));
1154 }
1155
1156
1157 // Handle non-register types that are treated like immediates.
1158 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1159
1160 if (!DefinedRC)
1161 // This opperand expects an immediate
1162 return true;
1163
1164 return RI.regClassCanUseImmediate(DefinedRC);
1165}
1166
Tom Stellard82166022013-11-13 23:36:37 +00001167void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1168 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001169
Tom Stellard82166022013-11-13 23:36:37 +00001170 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1171 AMDGPU::OpName::src0);
1172 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1173 AMDGPU::OpName::src1);
1174 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1175 AMDGPU::OpName::src2);
1176
1177 // Legalize VOP2
1178 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001179 // Legalize src0
1180 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001181 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001182
1183 // Legalize src1
1184 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001185 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001186
1187 // Usually src0 of VOP2 instructions allow more types of inputs
1188 // than src1, so try to commute the instruction to decrease our
1189 // chances of having to insert a MOV instruction to legalize src1.
1190 if (MI->isCommutable()) {
1191 if (commuteInstruction(MI))
1192 // If we are successful in commuting, then we know MI is legal, so
1193 // we are done.
1194 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001195 }
1196
Tom Stellard0e975cf2014-08-01 00:32:35 +00001197 legalizeOpWithMove(MI, Src1Idx);
1198 return;
Tom Stellard82166022013-11-13 23:36:37 +00001199 }
1200
Matt Arsenault08f7e372013-11-18 20:09:50 +00001201 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001202 // Legalize VOP3
1203 if (isVOP3(MI->getOpcode())) {
1204 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
1205 unsigned SGPRReg = AMDGPU::NoRegister;
1206 for (unsigned i = 0; i < 3; ++i) {
1207 int Idx = VOP3Idx[i];
1208 if (Idx == -1)
1209 continue;
1210 MachineOperand &MO = MI->getOperand(Idx);
1211
1212 if (MO.isReg()) {
1213 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1214 continue; // VGPRs are legal
1215
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001216 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1217
Tom Stellard82166022013-11-13 23:36:37 +00001218 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1219 SGPRReg = MO.getReg();
1220 // We can use one SGPR in each VOP3 instruction.
1221 continue;
1222 }
1223 } else if (!isLiteralConstant(MO)) {
1224 // If it is not a register and not a literal constant, then it must be
1225 // an inline constant which is always legal.
1226 continue;
1227 }
1228 // If we make it this far, then the operand is not legal and we must
1229 // legalize it.
1230 legalizeOpWithMove(MI, Idx);
1231 }
1232 }
1233
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001234 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001235 // The register class of the operands much be the same type as the register
1236 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001237 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1238 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001239 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001240 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1241 if (!MI->getOperand(i).isReg() ||
1242 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1243 continue;
1244 const TargetRegisterClass *OpRC =
1245 MRI.getRegClass(MI->getOperand(i).getReg());
1246 if (RI.hasVGPRs(OpRC)) {
1247 VRC = OpRC;
1248 } else {
1249 SRC = OpRC;
1250 }
1251 }
1252
1253 // If any of the operands are VGPR registers, then they all most be
1254 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1255 // them.
1256 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1257 if (!VRC) {
1258 assert(SRC);
1259 VRC = RI.getEquivalentVGPRClass(SRC);
1260 }
1261 RC = VRC;
1262 } else {
1263 RC = SRC;
1264 }
1265
1266 // Update all the operands so they have the same type.
1267 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1268 if (!MI->getOperand(i).isReg() ||
1269 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1270 continue;
1271 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001272 MachineBasicBlock *InsertBB;
1273 MachineBasicBlock::iterator Insert;
1274 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1275 InsertBB = MI->getParent();
1276 Insert = MI;
1277 } else {
1278 // MI is a PHI instruction.
1279 InsertBB = MI->getOperand(i + 1).getMBB();
1280 Insert = InsertBB->getFirstTerminator();
1281 }
1282 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001283 get(AMDGPU::COPY), DstReg)
1284 .addOperand(MI->getOperand(i));
1285 MI->getOperand(i).setReg(DstReg);
1286 }
1287 }
Tom Stellard15834092014-03-21 15:51:57 +00001288
Tom Stellarda5687382014-05-15 14:41:55 +00001289 // Legalize INSERT_SUBREG
1290 // src0 must have the same register class as dst
1291 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1292 unsigned Dst = MI->getOperand(0).getReg();
1293 unsigned Src0 = MI->getOperand(1).getReg();
1294 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1295 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1296 if (DstRC != Src0RC) {
1297 MachineBasicBlock &MBB = *MI->getParent();
1298 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1299 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1300 .addReg(Src0);
1301 MI->getOperand(1).setReg(NewSrc0);
1302 }
1303 return;
1304 }
1305
Tom Stellard15834092014-03-21 15:51:57 +00001306 // Legalize MUBUF* instructions
1307 // FIXME: If we start using the non-addr64 instructions for compute, we
1308 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001309 int SRsrcIdx =
1310 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1311 if (SRsrcIdx != -1) {
1312 // We have an MUBUF instruction
1313 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1314 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1315 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1316 RI.getRegClass(SRsrcRC))) {
1317 // The operands are legal.
1318 // FIXME: We may need to legalize operands besided srsrc.
1319 return;
1320 }
Tom Stellard15834092014-03-21 15:51:57 +00001321
Tom Stellard155bbb72014-08-11 22:18:17 +00001322 MachineBasicBlock &MBB = *MI->getParent();
1323 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001324
Tom Stellard155bbb72014-08-11 22:18:17 +00001325 // SRsrcPtrLo = srsrc:sub0
1326 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1327 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001328
Tom Stellard155bbb72014-08-11 22:18:17 +00001329 // SRsrcPtrHi = srsrc:sub1
1330 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1331 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001332
Tom Stellard155bbb72014-08-11 22:18:17 +00001333 // Create an empty resource descriptor
1334 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1335 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1336 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1337 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001338
Tom Stellard155bbb72014-08-11 22:18:17 +00001339 // Zero64 = 0
1340 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1341 Zero64)
1342 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001343
Tom Stellard155bbb72014-08-11 22:18:17 +00001344 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1345 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1346 SRsrcFormatLo)
1347 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001348
Tom Stellard155bbb72014-08-11 22:18:17 +00001349 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1350 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1351 SRsrcFormatHi)
1352 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001353
Tom Stellard155bbb72014-08-11 22:18:17 +00001354 // NewSRsrc = {Zero64, SRsrcFormat}
1355 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1356 NewSRsrc)
1357 .addReg(Zero64)
1358 .addImm(AMDGPU::sub0_sub1)
1359 .addReg(SRsrcFormatLo)
1360 .addImm(AMDGPU::sub2)
1361 .addReg(SRsrcFormatHi)
1362 .addImm(AMDGPU::sub3);
1363
1364 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1365 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1366 unsigned NewVAddrLo;
1367 unsigned NewVAddrHi;
1368 if (VAddr) {
1369 // This is already an ADDR64 instruction so we need to add the pointer
1370 // extracted from the resource descriptor to the current value of VAddr.
1371 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1372 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1373
1374 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001375 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1376 NewVAddrLo)
1377 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001378 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1379 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001380
Tom Stellard155bbb72014-08-11 22:18:17 +00001381 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001382 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1383 NewVAddrHi)
1384 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001385 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001386 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1387 .addReg(AMDGPU::VCC, RegState::Implicit);
1388
Tom Stellard155bbb72014-08-11 22:18:17 +00001389 } else {
1390 // This instructions is the _OFFSET variant, so we need to convert it to
1391 // ADDR64.
1392 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1393 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1394 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1395 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1396 "with non-zero soffset is not implemented");
Tom Stellard15834092014-03-21 15:51:57 +00001397
Tom Stellard155bbb72014-08-11 22:18:17 +00001398 // Create the new instruction.
1399 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1400 MachineInstr *Addr64 =
1401 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1402 .addOperand(*VData)
1403 .addOperand(*SRsrc)
1404 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1405 // This will be replaced later
1406 // with the new value of vaddr.
1407 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001408
Tom Stellard155bbb72014-08-11 22:18:17 +00001409 MI->removeFromParent();
1410 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001411
Tom Stellard155bbb72014-08-11 22:18:17 +00001412 NewVAddrLo = SRsrcPtrLo;
1413 NewVAddrHi = SRsrcPtrHi;
1414 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1415 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001416 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001417
1418 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1419 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1420 NewVAddr)
1421 .addReg(NewVAddrLo)
1422 .addImm(AMDGPU::sub0)
1423 .addReg(NewVAddrHi)
1424 .addImm(AMDGPU::sub1);
1425
1426
1427 // Update the instruction to use NewVaddr
1428 VAddr->setReg(NewVAddr);
1429 // Update the instruction to use NewSRsrc
1430 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001431 }
Tom Stellard82166022013-11-13 23:36:37 +00001432}
1433
Tom Stellard0c354f22014-04-30 15:31:29 +00001434void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1435 MachineBasicBlock *MBB = MI->getParent();
1436 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001437 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001438 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001439 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001440 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001441 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001442 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1443 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001444 unsigned RegOffset;
1445 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001446
Tom Stellard4c00b522014-05-09 16:42:22 +00001447 if (MI->getOperand(2).isReg()) {
1448 RegOffset = MI->getOperand(2).getReg();
1449 ImmOffset = 0;
1450 } else {
1451 assert(MI->getOperand(2).isImm());
1452 // SMRD instructions take a dword offsets and MUBUF instructions
1453 // take a byte offset.
1454 ImmOffset = MI->getOperand(2).getImm() << 2;
1455 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1456 if (isUInt<12>(ImmOffset)) {
1457 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1458 RegOffset)
1459 .addImm(0);
1460 } else {
1461 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1462 RegOffset)
1463 .addImm(ImmOffset);
1464 ImmOffset = 0;
1465 }
1466 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001467
1468 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001469 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001470 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1471 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1472 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1473
1474 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1475 .addImm(0);
1476 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1477 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1478 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1479 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1480 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1481 .addReg(DWord0)
1482 .addImm(AMDGPU::sub0)
1483 .addReg(DWord1)
1484 .addImm(AMDGPU::sub1)
1485 .addReg(DWord2)
1486 .addImm(AMDGPU::sub2)
1487 .addReg(DWord3)
1488 .addImm(AMDGPU::sub3);
1489 MI->setDesc(get(NewOpcode));
Tom Stellard4c00b522014-05-09 16:42:22 +00001490 if (MI->getOperand(2).isReg()) {
1491 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1492 } else {
1493 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1494 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001495 MI->getOperand(1).setReg(SRsrc);
Tom Stellard4c00b522014-05-09 16:42:22 +00001496 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard0c354f22014-04-30 15:31:29 +00001497 }
1498}
1499
Tom Stellard82166022013-11-13 23:36:37 +00001500void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1501 SmallVector<MachineInstr *, 128> Worklist;
1502 Worklist.push_back(&TopInst);
1503
1504 while (!Worklist.empty()) {
1505 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001506 MachineBasicBlock *MBB = Inst->getParent();
1507 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1508
Matt Arsenault27cc9582014-04-18 01:53:18 +00001509 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001510 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001511
Tom Stellarde0387202014-03-21 15:51:54 +00001512 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001513 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001514 default:
1515 if (isSMRD(Inst->getOpcode())) {
1516 moveSMRDToVALU(Inst, MRI);
1517 }
1518 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001519 case AMDGPU::S_MOV_B64: {
1520 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001521
Matt Arsenaultbd995802014-03-24 18:26:52 +00001522 // If the source operand is a register we can replace this with a
1523 // copy.
1524 if (Inst->getOperand(1).isReg()) {
1525 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1526 .addOperand(Inst->getOperand(0))
1527 .addOperand(Inst->getOperand(1));
1528 Worklist.push_back(Copy);
1529 } else {
1530 // Otherwise, we need to split this into two movs, because there is
1531 // no 64-bit VALU move instruction.
1532 unsigned Reg = Inst->getOperand(0).getReg();
1533 unsigned Dst = split64BitImm(Worklist,
1534 Inst,
1535 MRI,
1536 MRI.getRegClass(Reg),
1537 Inst->getOperand(1));
1538 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001539 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001540 Inst->eraseFromParent();
1541 continue;
1542 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001543 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001544 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001545 Inst->eraseFromParent();
1546 continue;
1547
1548 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001549 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001550 Inst->eraseFromParent();
1551 continue;
1552
1553 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001554 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001555 Inst->eraseFromParent();
1556 continue;
1557
1558 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001559 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001560 Inst->eraseFromParent();
1561 continue;
1562
Matt Arsenault8333e432014-06-10 19:18:24 +00001563 case AMDGPU::S_BCNT1_I32_B64:
1564 splitScalar64BitBCNT(Worklist, Inst);
1565 Inst->eraseFromParent();
1566 continue;
1567
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001568 case AMDGPU::S_BFE_U64:
1569 case AMDGPU::S_BFE_I64:
1570 case AMDGPU::S_BFM_B64:
1571 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001572 }
1573
Tom Stellard15834092014-03-21 15:51:57 +00001574 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1575 // We cannot move this instruction to the VALU, so we should try to
1576 // legalize its operands instead.
1577 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001578 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001579 }
Tom Stellard82166022013-11-13 23:36:37 +00001580
Tom Stellard82166022013-11-13 23:36:37 +00001581 // Use the new VALU Opcode.
1582 const MCInstrDesc &NewDesc = get(NewOpcode);
1583 Inst->setDesc(NewDesc);
1584
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001585 // Remove any references to SCC. Vector instructions can't read from it, and
1586 // We're just about to add the implicit use / defs of VCC, and we don't want
1587 // both.
1588 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1589 MachineOperand &Op = Inst->getOperand(i);
1590 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1591 Inst->RemoveOperand(i);
1592 }
1593
Matt Arsenault27cc9582014-04-18 01:53:18 +00001594 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1595 // We are converting these to a BFE, so we need to add the missing
1596 // operands for the size and offset.
1597 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
1598 Inst->addOperand(MachineOperand::CreateImm(0));
1599 Inst->addOperand(MachineOperand::CreateImm(Size));
1600
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001601 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1602 // The VALU version adds the second operand to the result, so insert an
1603 // extra 0 operand.
1604 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001605 }
1606
Matt Arsenault27cc9582014-04-18 01:53:18 +00001607 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001608
Matt Arsenault78b86702014-04-18 05:19:26 +00001609 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1610 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1611 // If we need to move this to VGPRs, we need to unpack the second operand
1612 // back into the 2 separate ones for bit offset and width.
1613 assert(OffsetWidthOp.isImm() &&
1614 "Scalar BFE is only implemented for constant width and offset");
1615 uint32_t Imm = OffsetWidthOp.getImm();
1616
1617 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1618 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00001619 Inst->RemoveOperand(2); // Remove old immediate.
1620 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001621 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001622 }
1623
Tom Stellard82166022013-11-13 23:36:37 +00001624 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001625
Tom Stellard82166022013-11-13 23:36:37 +00001626 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1627
Matt Arsenault27cc9582014-04-18 01:53:18 +00001628 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001629 // For target instructions, getOpRegClass just returns the virtual
1630 // register class associated with the operand, so we need to find an
1631 // equivalent VGPR register class in order to move the instruction to the
1632 // VALU.
1633 case AMDGPU::COPY:
1634 case AMDGPU::PHI:
1635 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001636 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001637 if (RI.hasVGPRs(NewDstRC))
1638 continue;
1639 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1640 if (!NewDstRC)
1641 continue;
1642 break;
1643 default:
1644 break;
1645 }
1646
1647 unsigned DstReg = Inst->getOperand(0).getReg();
1648 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1649 MRI.replaceRegWith(DstReg, NewDstReg);
1650
Tom Stellarde1a24452014-04-17 21:00:01 +00001651 // Legalize the operands
1652 legalizeOperands(Inst);
1653
Tom Stellard82166022013-11-13 23:36:37 +00001654 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1655 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001656 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001657 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1658 Worklist.push_back(&UseMI);
1659 }
1660 }
1661 }
1662}
1663
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001664//===----------------------------------------------------------------------===//
1665// Indirect addressing callbacks
1666//===----------------------------------------------------------------------===//
1667
1668unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1669 unsigned Channel) const {
1670 assert(Channel == 0);
1671 return RegIndex;
1672}
1673
Tom Stellard26a3b672013-10-22 18:19:10 +00001674const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001675 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001676}
1677
Matt Arsenault689f3252014-06-09 16:36:31 +00001678void SIInstrInfo::splitScalar64BitUnaryOp(
1679 SmallVectorImpl<MachineInstr *> &Worklist,
1680 MachineInstr *Inst,
1681 unsigned Opcode) const {
1682 MachineBasicBlock &MBB = *Inst->getParent();
1683 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1684
1685 MachineOperand &Dest = Inst->getOperand(0);
1686 MachineOperand &Src0 = Inst->getOperand(1);
1687 DebugLoc DL = Inst->getDebugLoc();
1688
1689 MachineBasicBlock::iterator MII = Inst;
1690
1691 const MCInstrDesc &InstDesc = get(Opcode);
1692 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1693 MRI.getRegClass(Src0.getReg()) :
1694 &AMDGPU::SGPR_32RegClass;
1695
1696 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1697
1698 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1699 AMDGPU::sub0, Src0SubRC);
1700
1701 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1702 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1703
1704 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1705 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1706 .addOperand(SrcReg0Sub0);
1707
1708 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1709 AMDGPU::sub1, Src0SubRC);
1710
1711 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1712 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1713 .addOperand(SrcReg0Sub1);
1714
1715 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1716 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1717 .addReg(DestSub0)
1718 .addImm(AMDGPU::sub0)
1719 .addReg(DestSub1)
1720 .addImm(AMDGPU::sub1);
1721
1722 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1723
1724 // Try to legalize the operands in case we need to swap the order to keep it
1725 // valid.
1726 Worklist.push_back(LoHalf);
1727 Worklist.push_back(HiHalf);
1728}
1729
1730void SIInstrInfo::splitScalar64BitBinaryOp(
1731 SmallVectorImpl<MachineInstr *> &Worklist,
1732 MachineInstr *Inst,
1733 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001734 MachineBasicBlock &MBB = *Inst->getParent();
1735 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1736
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001737 MachineOperand &Dest = Inst->getOperand(0);
1738 MachineOperand &Src0 = Inst->getOperand(1);
1739 MachineOperand &Src1 = Inst->getOperand(2);
1740 DebugLoc DL = Inst->getDebugLoc();
1741
1742 MachineBasicBlock::iterator MII = Inst;
1743
1744 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00001745 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1746 MRI.getRegClass(Src0.getReg()) :
1747 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001748
Matt Arsenault684dc802014-03-24 20:08:13 +00001749 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1750 const TargetRegisterClass *Src1RC = Src1.isReg() ?
1751 MRI.getRegClass(Src1.getReg()) :
1752 &AMDGPU::SGPR_32RegClass;
1753
1754 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
1755
1756 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1757 AMDGPU::sub0, Src0SubRC);
1758 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1759 AMDGPU::sub0, Src1SubRC);
1760
1761 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1762 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1763
1764 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001765 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001766 .addOperand(SrcReg0Sub0)
1767 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001768
Matt Arsenault684dc802014-03-24 20:08:13 +00001769 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1770 AMDGPU::sub1, Src0SubRC);
1771 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1772 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001773
Matt Arsenault684dc802014-03-24 20:08:13 +00001774 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001775 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001776 .addOperand(SrcReg0Sub1)
1777 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001778
Matt Arsenault684dc802014-03-24 20:08:13 +00001779 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001780 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1781 .addReg(DestSub0)
1782 .addImm(AMDGPU::sub0)
1783 .addReg(DestSub1)
1784 .addImm(AMDGPU::sub1);
1785
1786 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1787
1788 // Try to legalize the operands in case we need to swap the order to keep it
1789 // valid.
1790 Worklist.push_back(LoHalf);
1791 Worklist.push_back(HiHalf);
1792}
1793
Matt Arsenault8333e432014-06-10 19:18:24 +00001794void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
1795 MachineInstr *Inst) const {
1796 MachineBasicBlock &MBB = *Inst->getParent();
1797 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1798
1799 MachineBasicBlock::iterator MII = Inst;
1800 DebugLoc DL = Inst->getDebugLoc();
1801
1802 MachineOperand &Dest = Inst->getOperand(0);
1803 MachineOperand &Src = Inst->getOperand(1);
1804
1805 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
1806 const TargetRegisterClass *SrcRC = Src.isReg() ?
1807 MRI.getRegClass(Src.getReg()) :
1808 &AMDGPU::SGPR_32RegClass;
1809
1810 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1811 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1812
1813 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
1814
1815 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1816 AMDGPU::sub0, SrcSubRC);
1817 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1818 AMDGPU::sub1, SrcSubRC);
1819
1820 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
1821 .addOperand(SrcRegSub0)
1822 .addImm(0);
1823
1824 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
1825 .addOperand(SrcRegSub1)
1826 .addReg(MidReg);
1827
1828 MRI.replaceRegWith(Dest.getReg(), ResultReg);
1829
1830 Worklist.push_back(First);
1831 Worklist.push_back(Second);
1832}
1833
Matt Arsenault27cc9582014-04-18 01:53:18 +00001834void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
1835 MachineInstr *Inst) const {
1836 // Add the implict and explicit register definitions.
1837 if (NewDesc.ImplicitUses) {
1838 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
1839 unsigned Reg = NewDesc.ImplicitUses[i];
1840 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
1841 }
1842 }
1843
1844 if (NewDesc.ImplicitDefs) {
1845 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
1846 unsigned Reg = NewDesc.ImplicitDefs[i];
1847 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
1848 }
1849 }
1850}
1851
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001852MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
1853 MachineBasicBlock *MBB,
1854 MachineBasicBlock::iterator I,
1855 unsigned ValueReg,
1856 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001857 const DebugLoc &DL = MBB->findDebugLoc(I);
1858 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1859 getIndirectIndexBegin(*MBB->getParent()));
1860
1861 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
1862 .addReg(IndirectBaseReg, RegState::Define)
1863 .addOperand(I->getOperand(0))
1864 .addReg(IndirectBaseReg)
1865 .addReg(OffsetReg)
1866 .addImm(0)
1867 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001868}
1869
1870MachineInstrBuilder SIInstrInfo::buildIndirectRead(
1871 MachineBasicBlock *MBB,
1872 MachineBasicBlock::iterator I,
1873 unsigned ValueReg,
1874 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001875 const DebugLoc &DL = MBB->findDebugLoc(I);
1876 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1877 getIndirectIndexBegin(*MBB->getParent()));
1878
1879 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
1880 .addOperand(I->getOperand(0))
1881 .addOperand(I->getOperand(1))
1882 .addReg(IndirectBaseReg)
1883 .addReg(OffsetReg)
1884 .addImm(0);
1885
1886}
1887
1888void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
1889 const MachineFunction &MF) const {
1890 int End = getIndirectIndexEnd(MF);
1891 int Begin = getIndirectIndexBegin(MF);
1892
1893 if (End == -1)
1894 return;
1895
1896
1897 for (int Index = Begin; Index <= End; ++Index)
1898 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
1899
Tom Stellard415ef6d2013-11-13 23:58:51 +00001900 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001901 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
1902
Tom Stellard415ef6d2013-11-13 23:58:51 +00001903 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001904 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
1905
Tom Stellard415ef6d2013-11-13 23:58:51 +00001906 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001907 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
1908
Tom Stellard415ef6d2013-11-13 23:58:51 +00001909 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001910 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
1911
Tom Stellard415ef6d2013-11-13 23:58:51 +00001912 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001913 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001914}
Tom Stellard1aaad692014-07-21 16:55:33 +00001915
Tom Stellard6407e1e2014-08-01 00:32:33 +00001916MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Tom Stellard1aaad692014-07-21 16:55:33 +00001917 unsigned OperandName) const {
1918 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
1919 if (Idx == -1)
1920 return nullptr;
1921
1922 return &MI.getOperand(Idx);
1923}