blob: 0249ad07208185d53ab5992e59cc5dea42dab23a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000022#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024
25using namespace llvm;
26
Tom Stellard2e59a452014-06-13 01:32:00 +000027SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
28 : AMDGPUInstrInfo(st),
29 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000030
Tom Stellard82166022013-11-13 23:36:37 +000031//===----------------------------------------------------------------------===//
32// TargetInstrInfo callbacks
33//===----------------------------------------------------------------------===//
34
Matt Arsenault1acc72f2014-07-29 21:34:55 +000035bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
36 unsigned &BaseReg, unsigned &Offset,
37 const TargetRegisterInfo *TRI) const {
38 unsigned Opc = LdSt->getOpcode();
39 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +000040 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
41 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +000042 if (OffsetImm) {
43 // Normal, single offset LDS instruction.
44 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
45 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +000046
Matt Arsenault7eb0a102014-07-30 01:01:10 +000047 BaseReg = AddrReg->getReg();
48 Offset = OffsetImm->getImm();
49 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +000050 }
51
Matt Arsenault7eb0a102014-07-30 01:01:10 +000052 // The 2 offset instructions use offset0 and offset1 instead. We can treat
53 // these as a load with a single offset if the 2 offsets are consecutive. We
54 // will use this for some partially aligned loads.
55 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
56 AMDGPU::OpName::offset0);
57 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
58 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +000059
Matt Arsenault7eb0a102014-07-30 01:01:10 +000060 uint8_t Offset0 = Offset0Imm->getImm();
61 uint8_t Offset1 = Offset1Imm->getImm();
62 assert(Offset1 > Offset0);
63
64 if (Offset1 - Offset0 == 1) {
65 // Each of these offsets is in element sized units, so we need to convert
66 // to bytes of the individual reads.
67
68 unsigned EltSize;
69 if (LdSt->mayLoad())
70 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
71 else {
72 assert(LdSt->mayStore());
73 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
74 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
75 }
76
77 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
78 AMDGPU::OpName::addr);
79 BaseReg = AddrReg->getReg();
80 Offset = EltSize * Offset0;
81 return true;
82 }
83
84 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +000085 }
86
87 if (isMUBUF(Opc) || isMTBUF(Opc)) {
88 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
89 return false;
90
91 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
92 AMDGPU::OpName::vaddr);
93 if (!AddrReg)
94 return false;
95
96 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
97 AMDGPU::OpName::offset);
98 BaseReg = AddrReg->getReg();
99 Offset = OffsetImm->getImm();
100 return true;
101 }
102
103 if (isSMRD(Opc)) {
104 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
105 AMDGPU::OpName::offset);
106 if (!OffsetImm)
107 return false;
108
109 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
110 AMDGPU::OpName::sbase);
111 BaseReg = SBaseReg->getReg();
112 Offset = OffsetImm->getImm();
113 return true;
114 }
115
116 return false;
117}
118
Tom Stellard75aadc22012-12-11 21:25:42 +0000119void
120SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000121 MachineBasicBlock::iterator MI, DebugLoc DL,
122 unsigned DestReg, unsigned SrcReg,
123 bool KillSrc) const {
124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125 // If we are trying to copy to or from SCC, there is a bug somewhere else in
126 // the backend. While it may be theoretically possible to do this, it should
127 // never be necessary.
128 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
129
Craig Topper0afd0ab2013-07-15 06:39:13 +0000130 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000131 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
132 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
133 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
134 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
135 };
136
Craig Topper0afd0ab2013-07-15 06:39:13 +0000137 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000138 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
139 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
140 };
141
Craig Topper0afd0ab2013-07-15 06:39:13 +0000142 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000143 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
144 };
145
Craig Topper0afd0ab2013-07-15 06:39:13 +0000146 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000147 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
148 };
149
Craig Topper0afd0ab2013-07-15 06:39:13 +0000150 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000151 AMDGPU::sub0, AMDGPU::sub1, 0
152 };
153
154 unsigned Opcode;
155 const int16_t *SubIndices;
156
Christian Konig082c6612013-03-26 14:04:12 +0000157 if (AMDGPU::M0 == DestReg) {
158 // Check if M0 isn't already set to this value
159 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
160 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
161
162 if (!I->definesRegister(AMDGPU::M0))
163 continue;
164
165 unsigned Opc = I->getOpcode();
166 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
167 break;
168
169 if (!I->readsRegister(SrcReg))
170 break;
171
172 // The copy isn't necessary
173 return;
174 }
175 }
176
Christian Konigd0e3da12013-03-01 09:46:27 +0000177 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
178 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
179 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
180 .addReg(SrcReg, getKillRegState(KillSrc));
181 return;
182
Tom Stellardaac18892013-02-07 19:39:43 +0000183 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000184 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
185 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
186 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000187 return;
188
189 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
190 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
191 Opcode = AMDGPU::S_MOV_B32;
192 SubIndices = Sub0_3;
193
194 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
195 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
196 Opcode = AMDGPU::S_MOV_B32;
197 SubIndices = Sub0_7;
198
199 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
200 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
201 Opcode = AMDGPU::S_MOV_B32;
202 SubIndices = Sub0_15;
203
Tom Stellard75aadc22012-12-11 21:25:42 +0000204 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
205 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000206 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000207 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
208 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000209 return;
210
211 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
212 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000213 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000214 Opcode = AMDGPU::V_MOV_B32_e32;
215 SubIndices = Sub0_1;
216
Christian Konig8b1ed282013-04-10 08:39:16 +0000217 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
218 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
219 Opcode = AMDGPU::V_MOV_B32_e32;
220 SubIndices = Sub0_2;
221
Christian Konigd0e3da12013-03-01 09:46:27 +0000222 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
223 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000224 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000225 Opcode = AMDGPU::V_MOV_B32_e32;
226 SubIndices = Sub0_3;
227
228 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
229 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000230 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000231 Opcode = AMDGPU::V_MOV_B32_e32;
232 SubIndices = Sub0_7;
233
234 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
235 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000236 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000237 Opcode = AMDGPU::V_MOV_B32_e32;
238 SubIndices = Sub0_15;
239
Tom Stellard75aadc22012-12-11 21:25:42 +0000240 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000241 llvm_unreachable("Can't copy register!");
242 }
243
244 while (unsigned SubIdx = *SubIndices++) {
245 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
246 get(Opcode), RI.getSubReg(DestReg, SubIdx));
247
248 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
249
250 if (*SubIndices)
251 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000252 }
253}
254
Christian Konig3c145802013-03-27 09:12:59 +0000255unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000256 int NewOpc;
257
258 // Try to map original to commuted opcode
259 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
260 return NewOpc;
261
262 // Try to map commuted to original opcode
263 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
264 return NewOpc;
265
266 return Opcode;
267}
268
Tom Stellardc149dc02013-11-27 21:23:35 +0000269void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
270 MachineBasicBlock::iterator MI,
271 unsigned SrcReg, bool isKill,
272 int FrameIndex,
273 const TargetRegisterClass *RC,
274 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000275 MachineFunction *MF = MBB.getParent();
276 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
277 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000278 DebugLoc DL = MBB.findDebugLoc(MI);
279 unsigned KillFlag = isKill ? RegState::Kill : 0;
280
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000281 if (RI.hasVGPRs(RC)) {
282 LLVMContext &Ctx = MF->getFunction()->getContext();
283 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Can't spill VGPR!");
284 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
285 .addReg(SrcReg);
286 } else if (TRI->getCommonSubClass(RC, &AMDGPU::SGPR_32RegClass)) {
287 unsigned Lane = MFI->SpillTracker.reserveLanes(MRI, MF);
288 unsigned TgtReg = MFI->SpillTracker.LaneVGPR;
Tom Stellardeba61072014-05-02 15:41:42 +0000289
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000290 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32), TgtReg)
Tom Stellardc149dc02013-11-27 21:23:35 +0000291 .addReg(SrcReg, KillFlag)
292 .addImm(Lane);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000293 MFI->SpillTracker.addSpilledReg(FrameIndex, TgtReg, Lane);
Tom Stellardeba61072014-05-02 15:41:42 +0000294 } else if (RI.isSGPRClass(RC)) {
295 // We are only allowed to create one new instruction when spilling
296 // registers, so we need to use pseudo instruction for vector
297 // registers.
298 //
299 // Reserve a spot in the spill tracker for each sub-register of
300 // the vector register.
301 unsigned NumSubRegs = RC->getSize() / 4;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000302 unsigned FirstLane = MFI->SpillTracker.reserveLanes(MRI, MF, NumSubRegs);
Tom Stellardc149dc02013-11-27 21:23:35 +0000303 MFI->SpillTracker.addSpilledReg(FrameIndex, MFI->SpillTracker.LaneVGPR,
Tom Stellardeba61072014-05-02 15:41:42 +0000304 FirstLane);
305
306 unsigned Opcode;
307 switch (RC->getSize() * 8) {
308 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
309 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
310 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
311 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
312 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000313 }
Tom Stellardeba61072014-05-02 15:41:42 +0000314
315 BuildMI(MBB, MI, DL, get(Opcode), MFI->SpillTracker.LaneVGPR)
316 .addReg(SrcReg)
317 .addImm(FrameIndex);
318 } else {
319 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000320 }
321}
322
323void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
324 MachineBasicBlock::iterator MI,
325 unsigned DestReg, int FrameIndex,
326 const TargetRegisterClass *RC,
327 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000328 MachineFunction *MF = MBB.getParent();
329 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc149dc02013-11-27 21:23:35 +0000330 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000331
332 if (RI.hasVGPRs(RC)) {
333 LLVMContext &Ctx = MF->getFunction()->getContext();
334 Ctx.emitError("SIInstrInfo::loadRegToStackSlot - Can't retrieve spilled VGPR!");
335 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
336 .addImm(0);
337 } else if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000338 unsigned Opcode;
339 switch(RC->getSize() * 8) {
Tom Stellard060ae392014-06-10 21:20:38 +0000340 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
Tom Stellardeba61072014-05-02 15:41:42 +0000341 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
342 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
343 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
344 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
345 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000346 }
Tom Stellardeba61072014-05-02 15:41:42 +0000347
348 SIMachineFunctionInfo::SpilledReg Spill =
349 MFI->SpillTracker.getSpilledReg(FrameIndex);
350
351 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
352 .addReg(Spill.VGPR)
353 .addImm(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000354 } else {
355 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000356 }
357}
358
Tom Stellardeba61072014-05-02 15:41:42 +0000359static unsigned getNumSubRegsForSpillOp(unsigned Op) {
360
361 switch (Op) {
362 case AMDGPU::SI_SPILL_S512_SAVE:
363 case AMDGPU::SI_SPILL_S512_RESTORE:
364 return 16;
365 case AMDGPU::SI_SPILL_S256_SAVE:
366 case AMDGPU::SI_SPILL_S256_RESTORE:
367 return 8;
368 case AMDGPU::SI_SPILL_S128_SAVE:
369 case AMDGPU::SI_SPILL_S128_RESTORE:
370 return 4;
371 case AMDGPU::SI_SPILL_S64_SAVE:
372 case AMDGPU::SI_SPILL_S64_RESTORE:
373 return 2;
Tom Stellard060ae392014-06-10 21:20:38 +0000374 case AMDGPU::SI_SPILL_S32_RESTORE:
375 return 1;
Tom Stellardeba61072014-05-02 15:41:42 +0000376 default: llvm_unreachable("Invalid spill opcode");
377 }
378}
379
380void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
381 int Count) const {
382 while (Count > 0) {
383 int Arg;
384 if (Count >= 8)
385 Arg = 7;
386 else
387 Arg = Count - 1;
388 Count -= 8;
389 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
390 .addImm(Arg);
391 }
392}
393
394bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
395 SIMachineFunctionInfo *MFI =
396 MI->getParent()->getParent()->getInfo<SIMachineFunctionInfo>();
397 MachineBasicBlock &MBB = *MI->getParent();
398 DebugLoc DL = MBB.findDebugLoc(MI);
399 switch (MI->getOpcode()) {
400 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
401
402 // SGPR register spill
403 case AMDGPU::SI_SPILL_S512_SAVE:
404 case AMDGPU::SI_SPILL_S256_SAVE:
405 case AMDGPU::SI_SPILL_S128_SAVE:
406 case AMDGPU::SI_SPILL_S64_SAVE: {
407 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
408 unsigned FrameIndex = MI->getOperand(2).getImm();
409
410 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
411 SIMachineFunctionInfo::SpilledReg Spill;
412 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(1).getReg(),
413 &AMDGPU::SGPR_32RegClass, i);
414 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
415
416 BuildMI(MBB, MI, DL, get(AMDGPU::V_WRITELANE_B32),
417 MI->getOperand(0).getReg())
418 .addReg(SubReg)
419 .addImm(Spill.Lane + i);
420 }
421 MI->eraseFromParent();
422 break;
423 }
424
425 // SGPR register restore
426 case AMDGPU::SI_SPILL_S512_RESTORE:
427 case AMDGPU::SI_SPILL_S256_RESTORE:
428 case AMDGPU::SI_SPILL_S128_RESTORE:
Tom Stellard060ae392014-06-10 21:20:38 +0000429 case AMDGPU::SI_SPILL_S64_RESTORE:
430 case AMDGPU::SI_SPILL_S32_RESTORE: {
Tom Stellardeba61072014-05-02 15:41:42 +0000431 unsigned NumSubRegs = getNumSubRegsForSpillOp(MI->getOpcode());
432
433 for (unsigned i = 0, e = NumSubRegs; i < e; ++i) {
434 SIMachineFunctionInfo::SpilledReg Spill;
435 unsigned FrameIndex = MI->getOperand(2).getImm();
436 unsigned SubReg = RI.getPhysRegSubReg(MI->getOperand(0).getReg(),
437 &AMDGPU::SGPR_32RegClass, i);
438 Spill = MFI->SpillTracker.getSpilledReg(FrameIndex);
439
440 BuildMI(MBB, MI, DL, get(AMDGPU::V_READLANE_B32), SubReg)
441 .addReg(MI->getOperand(1).getReg())
442 .addImm(Spill.Lane + i);
443 }
Tom Stellard060ae392014-06-10 21:20:38 +0000444 insertNOPs(MI, 3);
Tom Stellardeba61072014-05-02 15:41:42 +0000445 MI->eraseFromParent();
446 break;
447 }
Tom Stellard067c8152014-07-21 14:01:14 +0000448 case AMDGPU::SI_CONSTDATA_PTR: {
449 unsigned Reg = MI->getOperand(0).getReg();
450 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
451 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
452
453 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
454
455 // Add 32-bit offset from this instruction to the start of the constant data.
456 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_I32), RegLo)
457 .addReg(RegLo)
458 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
459 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
460 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
461 .addReg(RegHi)
462 .addImm(0)
463 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
464 .addReg(AMDGPU::SCC, RegState::Implicit);
465 MI->eraseFromParent();
466 break;
467 }
Tom Stellardeba61072014-05-02 15:41:42 +0000468 }
469 return true;
470}
471
Christian Konig76edd4f2013-02-26 17:52:29 +0000472MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
473 bool NewMI) const {
474
Tom Stellard82166022013-11-13 23:36:37 +0000475 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
476 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000477 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000478
Tom Stellard82166022013-11-13 23:36:37 +0000479 // Cannot commute VOP2 if src0 is SGPR.
480 if (isVOP2(MI->getOpcode()) && MI->getOperand(1).isReg() &&
481 RI.isSGPRClass(MRI.getRegClass(MI->getOperand(1).getReg())))
Craig Topper062a2ba2014-04-25 05:30:21 +0000482 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000483
484 if (!MI->getOperand(2).isReg()) {
485 // XXX: Commute instructions with FPImm operands
486 if (NewMI || MI->getOperand(2).isFPImm() ||
487 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000488 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000489 }
490
491 // XXX: Commute VOP3 instructions with abs and neg set.
492 if (isVOP3(MI->getOpcode()) &&
493 (MI->getOperand(AMDGPU::getNamedOperandIdx(MI->getOpcode(),
494 AMDGPU::OpName::abs)).getImm() ||
495 MI->getOperand(AMDGPU::getNamedOperandIdx(MI->getOpcode(),
496 AMDGPU::OpName::neg)).getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000497 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000498
499 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000500 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000501 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
502 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000503 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000504 } else {
505 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
506 }
Christian Konig3c145802013-03-27 09:12:59 +0000507
508 if (MI)
509 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
510
511 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000512}
513
Tom Stellard26a3b672013-10-22 18:19:10 +0000514MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
515 MachineBasicBlock::iterator I,
516 unsigned DstReg,
517 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000518 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
519 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000520}
521
Tom Stellard75aadc22012-12-11 21:25:42 +0000522bool SIInstrInfo::isMov(unsigned Opcode) const {
523 switch(Opcode) {
524 default: return false;
525 case AMDGPU::S_MOV_B32:
526 case AMDGPU::S_MOV_B64:
527 case AMDGPU::V_MOV_B32_e32:
528 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000529 return true;
530 }
531}
532
533bool
534SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
535 return RC != &AMDGPU::EXECRegRegClass;
536}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000537
Tom Stellard30f59412014-03-31 14:01:56 +0000538bool
539SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
540 AliasAnalysis *AA) const {
541 switch(MI->getOpcode()) {
542 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
543 case AMDGPU::S_MOV_B32:
544 case AMDGPU::S_MOV_B64:
545 case AMDGPU::V_MOV_B32_e32:
546 return MI->getOperand(1).isImm();
547 }
548}
549
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000550namespace llvm {
551namespace AMDGPU {
552// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000553// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000554int isDS(uint16_t Opcode);
555}
556}
557
558bool SIInstrInfo::isDS(uint16_t Opcode) const {
559 return ::AMDGPU::isDS(Opcode) != -1;
560}
561
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000562bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000563 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
564}
565
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000566bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000567 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
568}
569
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000570bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
571 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
572}
573
574bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
575 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
576}
577
Tom Stellard93fabce2013-10-10 17:11:55 +0000578bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
579 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
580}
581
582bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
583 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
584}
585
586bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
587 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
588}
589
590bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
591 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
592}
593
Tom Stellard82166022013-11-13 23:36:37 +0000594bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
595 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
596}
597
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000598bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
599 int32_t Val = Imm.getSExtValue();
600 if (Val >= -16 && Val <= 64)
601 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000602
603 // The actual type of the operand does not seem to matter as long
604 // as the bits match one of the inline immediate values. For example:
605 //
606 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
607 // so it is a legal inline immediate.
608 //
609 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
610 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000611
612 return (APInt::floatToBits(0.0f) == Imm) ||
613 (APInt::floatToBits(1.0f) == Imm) ||
614 (APInt::floatToBits(-1.0f) == Imm) ||
615 (APInt::floatToBits(0.5f) == Imm) ||
616 (APInt::floatToBits(-0.5f) == Imm) ||
617 (APInt::floatToBits(2.0f) == Imm) ||
618 (APInt::floatToBits(-2.0f) == Imm) ||
619 (APInt::floatToBits(4.0f) == Imm) ||
620 (APInt::floatToBits(-4.0f) == Imm);
621}
622
623bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
624 if (MO.isImm())
625 return isInlineConstant(APInt(32, MO.getImm(), true));
626
627 if (MO.isFPImm()) {
628 APFloat FpImm = MO.getFPImm()->getValueAPF();
629 return isInlineConstant(FpImm.bitcastToAPInt());
630 }
631
632 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000633}
634
635bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
636 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
637}
638
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000639static bool compareMachineOp(const MachineOperand &Op0,
640 const MachineOperand &Op1) {
641 if (Op0.getType() != Op1.getType())
642 return false;
643
644 switch (Op0.getType()) {
645 case MachineOperand::MO_Register:
646 return Op0.getReg() == Op1.getReg();
647 case MachineOperand::MO_Immediate:
648 return Op0.getImm() == Op1.getImm();
649 case MachineOperand::MO_FPImmediate:
650 return Op0.getFPImm() == Op1.getFPImm();
651 default:
652 llvm_unreachable("Didn't expect to be comparing these operand types");
653 }
654}
655
Tom Stellardb02094e2014-07-21 15:45:01 +0000656bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
657 const MachineOperand &MO) const {
658 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
659
660 assert(MO.isImm() || MO.isFPImm());
661
662 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
663 return true;
664
665 if (OpInfo.RegClass < 0)
666 return false;
667
668 return RI.regClassCanUseImmediate(OpInfo.RegClass);
669}
670
Tom Stellard93fabce2013-10-10 17:11:55 +0000671bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
672 StringRef &ErrInfo) const {
673 uint16_t Opcode = MI->getOpcode();
674 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
675 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
676 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
677
Tom Stellardca700e42014-03-17 17:03:49 +0000678 // Make sure the number of operands is correct.
679 const MCInstrDesc &Desc = get(Opcode);
680 if (!Desc.isVariadic() &&
681 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
682 ErrInfo = "Instruction has wrong number of operands.";
683 return false;
684 }
685
686 // Make sure the register classes are correct
687 for (unsigned i = 0, e = Desc.getNumOperands(); i != e; ++i) {
688 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000689 case MCOI::OPERAND_REGISTER: {
690 int RegClass = Desc.OpInfo[i].RegClass;
691 if (!RI.regClassCanUseImmediate(RegClass) &&
692 (MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm())) {
693 ErrInfo = "Expected register, but got immediate";
694 return false;
695 }
696 }
Tom Stellardca700e42014-03-17 17:03:49 +0000697 break;
698 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +0000699 // Check if this operand is an immediate.
700 // FrameIndex operands will be replaced by immediates, so they are
701 // allowed.
702 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
703 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +0000704 ErrInfo = "Expected immediate, but got non-immediate";
705 return false;
706 }
707 // Fall-through
708 default:
709 continue;
710 }
711
712 if (!MI->getOperand(i).isReg())
713 continue;
714
715 int RegClass = Desc.OpInfo[i].RegClass;
716 if (RegClass != -1) {
717 unsigned Reg = MI->getOperand(i).getReg();
718 if (TargetRegisterInfo::isVirtualRegister(Reg))
719 continue;
720
721 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
722 if (!RC->contains(Reg)) {
723 ErrInfo = "Operand has incorrect register class.";
724 return false;
725 }
726 }
727 }
728
729
Tom Stellard93fabce2013-10-10 17:11:55 +0000730 // Verify VOP*
731 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
732 unsigned ConstantBusCount = 0;
733 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +0000734 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
735 const MachineOperand &MO = MI->getOperand(i);
736 if (MO.isReg() && MO.isUse() &&
737 !TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
738
739 // EXEC register uses the constant bus.
740 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
741 ++ConstantBusCount;
742
743 // SGPRs use the constant bus
744 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
745 (!MO.isImplicit() &&
746 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
747 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
748 if (SGPRUsed != MO.getReg()) {
749 ++ConstantBusCount;
750 SGPRUsed = MO.getReg();
751 }
752 }
753 }
754 // Literal constants use the constant bus.
755 if (isLiteralConstant(MO))
756 ++ConstantBusCount;
757 }
758 if (ConstantBusCount > 1) {
759 ErrInfo = "VOP* instruction uses the constant bus more than once";
760 return false;
761 }
762 }
763
764 // Verify SRC1 for VOP2 and VOPC
765 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
766 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000767 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +0000768 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
769 return false;
770 }
771 }
772
773 // Verify VOP3
774 if (isVOP3(Opcode)) {
775 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
776 ErrInfo = "VOP3 src0 cannot be a literal constant.";
777 return false;
778 }
779 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
780 ErrInfo = "VOP3 src1 cannot be a literal constant.";
781 return false;
782 }
783 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
784 ErrInfo = "VOP3 src2 cannot be a literal constant.";
785 return false;
786 }
787 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000788
789 // Verify misc. restrictions on specific instructions.
790 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
791 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
792 MI->dump();
793
794 const MachineOperand &Src0 = MI->getOperand(2);
795 const MachineOperand &Src1 = MI->getOperand(3);
796 const MachineOperand &Src2 = MI->getOperand(4);
797 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
798 if (!compareMachineOp(Src0, Src1) &&
799 !compareMachineOp(Src0, Src2)) {
800 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
801 return false;
802 }
803 }
804 }
805
Tom Stellard93fabce2013-10-10 17:11:55 +0000806 return true;
807}
808
Matt Arsenaultf14032a2013-11-15 22:02:28 +0000809unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +0000810 switch (MI.getOpcode()) {
811 default: return AMDGPU::INSTRUCTION_LIST_END;
812 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
813 case AMDGPU::COPY: return AMDGPU::COPY;
814 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +0000815 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +0000816 case AMDGPU::S_MOV_B32:
817 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +0000818 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000819 case AMDGPU::S_ADD_I32: return AMDGPU::V_ADD_I32_e32;
820 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
821 case AMDGPU::S_SUB_I32: return AMDGPU::V_SUB_I32_e32;
822 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000823 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
824 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
825 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
826 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
827 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
828 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
829 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000830 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
831 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
832 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
833 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
834 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
835 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000836 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
837 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +0000838 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
839 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +0000840 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +0000841 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +0000842 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000843 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
844 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
845 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
846 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
847 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
848 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +0000849 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000850 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000851 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000852 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000853 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000854 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000855 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000856 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +0000857 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000858 }
859}
860
861bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
862 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
863}
864
865const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
866 unsigned OpNo) const {
867 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
868 const MCInstrDesc &Desc = get(MI.getOpcode());
869 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
870 Desc.OpInfo[OpNo].RegClass == -1)
871 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
872
873 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
874 return RI.getRegClass(RCID);
875}
876
877bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
878 switch (MI.getOpcode()) {
879 case AMDGPU::COPY:
880 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000881 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +0000882 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +0000883 return RI.hasVGPRs(getOpRegClass(MI, 0));
884 default:
885 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
886 }
887}
888
889void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
890 MachineBasicBlock::iterator I = MI;
891 MachineOperand &MO = MI->getOperand(OpIdx);
892 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
893 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
894 const TargetRegisterClass *RC = RI.getRegClass(RCID);
895 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
896 if (MO.isReg()) {
897 Opcode = AMDGPU::COPY;
898 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +0000899 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +0000900 }
901
Matt Arsenault3a4d86a2013-11-18 20:09:55 +0000902 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
903 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +0000904 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
905 Reg).addOperand(MO);
906 MO.ChangeToRegister(Reg, false);
907}
908
Tom Stellard15834092014-03-21 15:51:57 +0000909unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
910 MachineRegisterInfo &MRI,
911 MachineOperand &SuperReg,
912 const TargetRegisterClass *SuperRC,
913 unsigned SubIdx,
914 const TargetRegisterClass *SubRC)
915 const {
916 assert(SuperReg.isReg());
917
918 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
919 unsigned SubReg = MRI.createVirtualRegister(SubRC);
920
921 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +0000922 // value so we don't need to worry about merging its subreg index with the
923 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +0000924 // eliminate this extra copy.
925 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
926 NewSuperReg)
927 .addOperand(SuperReg);
928
929 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
930 SubReg)
931 .addReg(NewSuperReg, 0, SubIdx);
932 return SubReg;
933}
934
Matt Arsenault248b7b62014-03-24 20:08:09 +0000935MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
936 MachineBasicBlock::iterator MII,
937 MachineRegisterInfo &MRI,
938 MachineOperand &Op,
939 const TargetRegisterClass *SuperRC,
940 unsigned SubIdx,
941 const TargetRegisterClass *SubRC) const {
942 if (Op.isImm()) {
943 // XXX - Is there a better way to do this?
944 if (SubIdx == AMDGPU::sub0)
945 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
946 if (SubIdx == AMDGPU::sub1)
947 return MachineOperand::CreateImm(Op.getImm() >> 32);
948
949 llvm_unreachable("Unhandled register index for immediate");
950 }
951
952 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
953 SubIdx, SubRC);
954 return MachineOperand::CreateReg(SubReg, false);
955}
956
Matt Arsenaultbd995802014-03-24 18:26:52 +0000957unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
958 MachineBasicBlock::iterator MI,
959 MachineRegisterInfo &MRI,
960 const TargetRegisterClass *RC,
961 const MachineOperand &Op) const {
962 MachineBasicBlock *MBB = MI->getParent();
963 DebugLoc DL = MI->getDebugLoc();
964 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
965 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
966 unsigned Dst = MRI.createVirtualRegister(RC);
967
968 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
969 LoDst)
970 .addImm(Op.getImm() & 0xFFFFFFFF);
971 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
972 HiDst)
973 .addImm(Op.getImm() >> 32);
974
975 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
976 .addReg(LoDst)
977 .addImm(AMDGPU::sub0)
978 .addReg(HiDst)
979 .addImm(AMDGPU::sub1);
980
981 Worklist.push_back(Lo);
982 Worklist.push_back(Hi);
983
984 return Dst;
985}
986
Tom Stellard82166022013-11-13 23:36:37 +0000987void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
988 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
989 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
990 AMDGPU::OpName::src0);
991 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
992 AMDGPU::OpName::src1);
993 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
994 AMDGPU::OpName::src2);
995
996 // Legalize VOP2
997 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Matt Arsenault08f7e372013-11-18 20:09:50 +0000998 MachineOperand &Src0 = MI->getOperand(Src0Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000999 MachineOperand &Src1 = MI->getOperand(Src1Idx);
Matt Arsenaultf4760452013-11-14 08:06:38 +00001000
Matt Arsenault08f7e372013-11-18 20:09:50 +00001001 // If the instruction implicitly reads VCC, we can't have any SGPR operands,
1002 // so move any.
1003 bool ReadsVCC = MI->readsRegister(AMDGPU::VCC, &RI);
1004 if (ReadsVCC && Src0.isReg() &&
1005 RI.isSGPRClass(MRI.getRegClass(Src0.getReg()))) {
1006 legalizeOpWithMove(MI, Src0Idx);
1007 return;
1008 }
1009
1010 if (ReadsVCC && Src1.isReg() &&
1011 RI.isSGPRClass(MRI.getRegClass(Src1.getReg()))) {
1012 legalizeOpWithMove(MI, Src1Idx);
1013 return;
1014 }
1015
Matt Arsenaultf4760452013-11-14 08:06:38 +00001016 // Legalize VOP2 instructions where src1 is not a VGPR. An SGPR input must
1017 // be the first operand, and there can only be one.
Tom Stellard82166022013-11-13 23:36:37 +00001018 if (Src1.isImm() || Src1.isFPImm() ||
1019 (Src1.isReg() && RI.isSGPRClass(MRI.getRegClass(Src1.getReg())))) {
1020 if (MI->isCommutable()) {
1021 if (commuteInstruction(MI))
1022 return;
1023 }
1024 legalizeOpWithMove(MI, Src1Idx);
1025 }
1026 }
1027
Matt Arsenault08f7e372013-11-18 20:09:50 +00001028 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001029 // Legalize VOP3
1030 if (isVOP3(MI->getOpcode())) {
1031 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
1032 unsigned SGPRReg = AMDGPU::NoRegister;
1033 for (unsigned i = 0; i < 3; ++i) {
1034 int Idx = VOP3Idx[i];
1035 if (Idx == -1)
1036 continue;
1037 MachineOperand &MO = MI->getOperand(Idx);
1038
1039 if (MO.isReg()) {
1040 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1041 continue; // VGPRs are legal
1042
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001043 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1044
Tom Stellard82166022013-11-13 23:36:37 +00001045 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1046 SGPRReg = MO.getReg();
1047 // We can use one SGPR in each VOP3 instruction.
1048 continue;
1049 }
1050 } else if (!isLiteralConstant(MO)) {
1051 // If it is not a register and not a literal constant, then it must be
1052 // an inline constant which is always legal.
1053 continue;
1054 }
1055 // If we make it this far, then the operand is not legal and we must
1056 // legalize it.
1057 legalizeOpWithMove(MI, Idx);
1058 }
1059 }
1060
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001061 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001062 // The register class of the operands much be the same type as the register
1063 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001064 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1065 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001066 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001067 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1068 if (!MI->getOperand(i).isReg() ||
1069 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1070 continue;
1071 const TargetRegisterClass *OpRC =
1072 MRI.getRegClass(MI->getOperand(i).getReg());
1073 if (RI.hasVGPRs(OpRC)) {
1074 VRC = OpRC;
1075 } else {
1076 SRC = OpRC;
1077 }
1078 }
1079
1080 // If any of the operands are VGPR registers, then they all most be
1081 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1082 // them.
1083 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1084 if (!VRC) {
1085 assert(SRC);
1086 VRC = RI.getEquivalentVGPRClass(SRC);
1087 }
1088 RC = VRC;
1089 } else {
1090 RC = SRC;
1091 }
1092
1093 // Update all the operands so they have the same type.
1094 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1095 if (!MI->getOperand(i).isReg() ||
1096 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1097 continue;
1098 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001099 MachineBasicBlock *InsertBB;
1100 MachineBasicBlock::iterator Insert;
1101 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1102 InsertBB = MI->getParent();
1103 Insert = MI;
1104 } else {
1105 // MI is a PHI instruction.
1106 InsertBB = MI->getOperand(i + 1).getMBB();
1107 Insert = InsertBB->getFirstTerminator();
1108 }
1109 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001110 get(AMDGPU::COPY), DstReg)
1111 .addOperand(MI->getOperand(i));
1112 MI->getOperand(i).setReg(DstReg);
1113 }
1114 }
Tom Stellard15834092014-03-21 15:51:57 +00001115
Tom Stellarda5687382014-05-15 14:41:55 +00001116 // Legalize INSERT_SUBREG
1117 // src0 must have the same register class as dst
1118 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1119 unsigned Dst = MI->getOperand(0).getReg();
1120 unsigned Src0 = MI->getOperand(1).getReg();
1121 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1122 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1123 if (DstRC != Src0RC) {
1124 MachineBasicBlock &MBB = *MI->getParent();
1125 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1126 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1127 .addReg(Src0);
1128 MI->getOperand(1).setReg(NewSrc0);
1129 }
1130 return;
1131 }
1132
Tom Stellard15834092014-03-21 15:51:57 +00001133 // Legalize MUBUF* instructions
1134 // FIXME: If we start using the non-addr64 instructions for compute, we
1135 // may need to legalize them here.
1136
1137 int SRsrcIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1138 AMDGPU::OpName::srsrc);
1139 int VAddrIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1140 AMDGPU::OpName::vaddr);
1141 if (SRsrcIdx != -1 && VAddrIdx != -1) {
1142 const TargetRegisterClass *VAddrRC =
1143 RI.getRegClass(get(MI->getOpcode()).OpInfo[VAddrIdx].RegClass);
1144
1145 if(VAddrRC->getSize() == 8 &&
1146 MRI.getRegClass(MI->getOperand(SRsrcIdx).getReg()) != VAddrRC) {
1147 // We have a MUBUF instruction that uses a 64-bit vaddr register and
1148 // srsrc has the incorrect register class. In order to fix this, we
1149 // need to extract the pointer from the resource descriptor (srsrc),
1150 // add it to the value of vadd, then store the result in the vaddr
1151 // operand. Then, we need to set the pointer field of the resource
1152 // descriptor to zero.
1153
1154 MachineBasicBlock &MBB = *MI->getParent();
1155 MachineOperand &SRsrcOp = MI->getOperand(SRsrcIdx);
1156 MachineOperand &VAddrOp = MI->getOperand(VAddrIdx);
1157 unsigned SRsrcPtrLo, SRsrcPtrHi, VAddrLo, VAddrHi;
1158 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1159 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1160 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1161 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1162 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1163 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1164 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
1165
1166 // SRsrcPtrLo = srsrc:sub0
1167 SRsrcPtrLo = buildExtractSubReg(MI, MRI, SRsrcOp,
1168 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
1169
1170 // SRsrcPtrHi = srsrc:sub1
1171 SRsrcPtrHi = buildExtractSubReg(MI, MRI, SRsrcOp,
1172 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
1173
1174 // VAddrLo = vaddr:sub0
1175 VAddrLo = buildExtractSubReg(MI, MRI, VAddrOp,
1176 &AMDGPU::VReg_64RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
1177
1178 // VAddrHi = vaddr:sub1
1179 VAddrHi = buildExtractSubReg(MI, MRI, VAddrOp,
1180 &AMDGPU::VReg_64RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
1181
1182 // NewVaddrLo = SRsrcPtrLo + VAddrLo
1183 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1184 NewVAddrLo)
1185 .addReg(SRsrcPtrLo)
1186 .addReg(VAddrLo)
1187 .addReg(AMDGPU::VCC, RegState::Define | RegState::Implicit);
1188
1189 // NewVaddrHi = SRsrcPtrHi + VAddrHi
1190 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1191 NewVAddrHi)
1192 .addReg(SRsrcPtrHi)
1193 .addReg(VAddrHi)
1194 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1195 .addReg(AMDGPU::VCC, RegState::Implicit);
1196
1197 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1198 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1199 NewVAddr)
1200 .addReg(NewVAddrLo)
1201 .addImm(AMDGPU::sub0)
1202 .addReg(NewVAddrHi)
1203 .addImm(AMDGPU::sub1);
1204
1205 // Zero64 = 0
1206 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1207 Zero64)
1208 .addImm(0);
1209
1210 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1211 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1212 SRsrcFormatLo)
1213 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1214
1215 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1216 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1217 SRsrcFormatHi)
1218 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1219
1220 // NewSRsrc = {Zero64, SRsrcFormat}
1221 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1222 NewSRsrc)
1223 .addReg(Zero64)
1224 .addImm(AMDGPU::sub0_sub1)
1225 .addReg(SRsrcFormatLo)
1226 .addImm(AMDGPU::sub2)
1227 .addReg(SRsrcFormatHi)
1228 .addImm(AMDGPU::sub3);
1229
1230 // Update the instruction to use NewVaddr
1231 MI->getOperand(VAddrIdx).setReg(NewVAddr);
1232 // Update the instruction to use NewSRsrc
1233 MI->getOperand(SRsrcIdx).setReg(NewSRsrc);
1234 }
1235 }
Tom Stellard82166022013-11-13 23:36:37 +00001236}
1237
Tom Stellard0c354f22014-04-30 15:31:29 +00001238void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1239 MachineBasicBlock *MBB = MI->getParent();
1240 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001241 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001242 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001243 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001244 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001245 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001246 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1247 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001248 unsigned RegOffset;
1249 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001250
Tom Stellard4c00b522014-05-09 16:42:22 +00001251 if (MI->getOperand(2).isReg()) {
1252 RegOffset = MI->getOperand(2).getReg();
1253 ImmOffset = 0;
1254 } else {
1255 assert(MI->getOperand(2).isImm());
1256 // SMRD instructions take a dword offsets and MUBUF instructions
1257 // take a byte offset.
1258 ImmOffset = MI->getOperand(2).getImm() << 2;
1259 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1260 if (isUInt<12>(ImmOffset)) {
1261 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1262 RegOffset)
1263 .addImm(0);
1264 } else {
1265 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1266 RegOffset)
1267 .addImm(ImmOffset);
1268 ImmOffset = 0;
1269 }
1270 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001271
1272 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001273 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001274 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1275 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1276 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1277
1278 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1279 .addImm(0);
1280 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1281 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1282 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1283 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1284 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1285 .addReg(DWord0)
1286 .addImm(AMDGPU::sub0)
1287 .addReg(DWord1)
1288 .addImm(AMDGPU::sub1)
1289 .addReg(DWord2)
1290 .addImm(AMDGPU::sub2)
1291 .addReg(DWord3)
1292 .addImm(AMDGPU::sub3);
1293 MI->setDesc(get(NewOpcode));
Tom Stellard4c00b522014-05-09 16:42:22 +00001294 if (MI->getOperand(2).isReg()) {
1295 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1296 } else {
1297 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1298 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001299 MI->getOperand(1).setReg(SRsrc);
Tom Stellard4c00b522014-05-09 16:42:22 +00001300 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard0c354f22014-04-30 15:31:29 +00001301 }
1302}
1303
Tom Stellard82166022013-11-13 23:36:37 +00001304void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1305 SmallVector<MachineInstr *, 128> Worklist;
1306 Worklist.push_back(&TopInst);
1307
1308 while (!Worklist.empty()) {
1309 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001310 MachineBasicBlock *MBB = Inst->getParent();
1311 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1312
Matt Arsenault27cc9582014-04-18 01:53:18 +00001313 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001314 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001315
Tom Stellarde0387202014-03-21 15:51:54 +00001316 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001317 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001318 default:
1319 if (isSMRD(Inst->getOpcode())) {
1320 moveSMRDToVALU(Inst, MRI);
1321 }
1322 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001323 case AMDGPU::S_MOV_B64: {
1324 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001325
Matt Arsenaultbd995802014-03-24 18:26:52 +00001326 // If the source operand is a register we can replace this with a
1327 // copy.
1328 if (Inst->getOperand(1).isReg()) {
1329 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1330 .addOperand(Inst->getOperand(0))
1331 .addOperand(Inst->getOperand(1));
1332 Worklist.push_back(Copy);
1333 } else {
1334 // Otherwise, we need to split this into two movs, because there is
1335 // no 64-bit VALU move instruction.
1336 unsigned Reg = Inst->getOperand(0).getReg();
1337 unsigned Dst = split64BitImm(Worklist,
1338 Inst,
1339 MRI,
1340 MRI.getRegClass(Reg),
1341 Inst->getOperand(1));
1342 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001343 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001344 Inst->eraseFromParent();
1345 continue;
1346 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001347 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001348 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001349 Inst->eraseFromParent();
1350 continue;
1351
1352 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001353 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001354 Inst->eraseFromParent();
1355 continue;
1356
1357 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001358 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001359 Inst->eraseFromParent();
1360 continue;
1361
1362 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001363 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001364 Inst->eraseFromParent();
1365 continue;
1366
Matt Arsenault8333e432014-06-10 19:18:24 +00001367 case AMDGPU::S_BCNT1_I32_B64:
1368 splitScalar64BitBCNT(Worklist, Inst);
1369 Inst->eraseFromParent();
1370 continue;
1371
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001372 case AMDGPU::S_BFE_U64:
1373 case AMDGPU::S_BFE_I64:
1374 case AMDGPU::S_BFM_B64:
1375 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001376 }
1377
Tom Stellard15834092014-03-21 15:51:57 +00001378 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1379 // We cannot move this instruction to the VALU, so we should try to
1380 // legalize its operands instead.
1381 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001382 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001383 }
Tom Stellard82166022013-11-13 23:36:37 +00001384
Tom Stellard82166022013-11-13 23:36:37 +00001385 // Use the new VALU Opcode.
1386 const MCInstrDesc &NewDesc = get(NewOpcode);
1387 Inst->setDesc(NewDesc);
1388
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001389 // Remove any references to SCC. Vector instructions can't read from it, and
1390 // We're just about to add the implicit use / defs of VCC, and we don't want
1391 // both.
1392 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1393 MachineOperand &Op = Inst->getOperand(i);
1394 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1395 Inst->RemoveOperand(i);
1396 }
1397
Matt Arsenault27cc9582014-04-18 01:53:18 +00001398 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1399 // We are converting these to a BFE, so we need to add the missing
1400 // operands for the size and offset.
1401 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001402 Inst->addOperand(Inst->getOperand(1));
1403 Inst->getOperand(1).ChangeToImmediate(0);
1404 Inst->addOperand(MachineOperand::CreateImm(0));
1405 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault27cc9582014-04-18 01:53:18 +00001406 Inst->addOperand(MachineOperand::CreateImm(0));
1407 Inst->addOperand(MachineOperand::CreateImm(Size));
1408
1409 // XXX - Other pointless operands. There are 4, but it seems you only need
1410 // 3 to not hit an assertion later in MCInstLower.
1411 Inst->addOperand(MachineOperand::CreateImm(0));
1412 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001413 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1414 // The VALU version adds the second operand to the result, so insert an
1415 // extra 0 operand.
1416 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001417 }
1418
Matt Arsenault27cc9582014-04-18 01:53:18 +00001419 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001420
Matt Arsenault78b86702014-04-18 05:19:26 +00001421 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1422 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1423 // If we need to move this to VGPRs, we need to unpack the second operand
1424 // back into the 2 separate ones for bit offset and width.
1425 assert(OffsetWidthOp.isImm() &&
1426 "Scalar BFE is only implemented for constant width and offset");
1427 uint32_t Imm = OffsetWidthOp.getImm();
1428
1429 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1430 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
1431
1432 Inst->RemoveOperand(2); // Remove old immediate.
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001433 Inst->addOperand(Inst->getOperand(1));
1434 Inst->getOperand(1).ChangeToImmediate(0);
Matt Arsenault4b0402e2014-05-13 23:45:50 +00001435 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault78b86702014-04-18 05:19:26 +00001436 Inst->addOperand(MachineOperand::CreateImm(Offset));
Matt Arsenault78b86702014-04-18 05:19:26 +00001437 Inst->addOperand(MachineOperand::CreateImm(0));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001438 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001439 Inst->addOperand(MachineOperand::CreateImm(0));
1440 Inst->addOperand(MachineOperand::CreateImm(0));
Matt Arsenault78b86702014-04-18 05:19:26 +00001441 }
1442
Tom Stellard82166022013-11-13 23:36:37 +00001443 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001444
Tom Stellard82166022013-11-13 23:36:37 +00001445 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1446
Matt Arsenault27cc9582014-04-18 01:53:18 +00001447 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001448 // For target instructions, getOpRegClass just returns the virtual
1449 // register class associated with the operand, so we need to find an
1450 // equivalent VGPR register class in order to move the instruction to the
1451 // VALU.
1452 case AMDGPU::COPY:
1453 case AMDGPU::PHI:
1454 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001455 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001456 if (RI.hasVGPRs(NewDstRC))
1457 continue;
1458 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1459 if (!NewDstRC)
1460 continue;
1461 break;
1462 default:
1463 break;
1464 }
1465
1466 unsigned DstReg = Inst->getOperand(0).getReg();
1467 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1468 MRI.replaceRegWith(DstReg, NewDstReg);
1469
Tom Stellarde1a24452014-04-17 21:00:01 +00001470 // Legalize the operands
1471 legalizeOperands(Inst);
1472
Tom Stellard82166022013-11-13 23:36:37 +00001473 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1474 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001475 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001476 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1477 Worklist.push_back(&UseMI);
1478 }
1479 }
1480 }
1481}
1482
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001483//===----------------------------------------------------------------------===//
1484// Indirect addressing callbacks
1485//===----------------------------------------------------------------------===//
1486
1487unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1488 unsigned Channel) const {
1489 assert(Channel == 0);
1490 return RegIndex;
1491}
1492
Tom Stellard26a3b672013-10-22 18:19:10 +00001493const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001494 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001495}
1496
Matt Arsenault689f3252014-06-09 16:36:31 +00001497void SIInstrInfo::splitScalar64BitUnaryOp(
1498 SmallVectorImpl<MachineInstr *> &Worklist,
1499 MachineInstr *Inst,
1500 unsigned Opcode) const {
1501 MachineBasicBlock &MBB = *Inst->getParent();
1502 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1503
1504 MachineOperand &Dest = Inst->getOperand(0);
1505 MachineOperand &Src0 = Inst->getOperand(1);
1506 DebugLoc DL = Inst->getDebugLoc();
1507
1508 MachineBasicBlock::iterator MII = Inst;
1509
1510 const MCInstrDesc &InstDesc = get(Opcode);
1511 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1512 MRI.getRegClass(Src0.getReg()) :
1513 &AMDGPU::SGPR_32RegClass;
1514
1515 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1516
1517 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1518 AMDGPU::sub0, Src0SubRC);
1519
1520 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1521 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1522
1523 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1524 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1525 .addOperand(SrcReg0Sub0);
1526
1527 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1528 AMDGPU::sub1, Src0SubRC);
1529
1530 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1531 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1532 .addOperand(SrcReg0Sub1);
1533
1534 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1535 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1536 .addReg(DestSub0)
1537 .addImm(AMDGPU::sub0)
1538 .addReg(DestSub1)
1539 .addImm(AMDGPU::sub1);
1540
1541 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1542
1543 // Try to legalize the operands in case we need to swap the order to keep it
1544 // valid.
1545 Worklist.push_back(LoHalf);
1546 Worklist.push_back(HiHalf);
1547}
1548
1549void SIInstrInfo::splitScalar64BitBinaryOp(
1550 SmallVectorImpl<MachineInstr *> &Worklist,
1551 MachineInstr *Inst,
1552 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001553 MachineBasicBlock &MBB = *Inst->getParent();
1554 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1555
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001556 MachineOperand &Dest = Inst->getOperand(0);
1557 MachineOperand &Src0 = Inst->getOperand(1);
1558 MachineOperand &Src1 = Inst->getOperand(2);
1559 DebugLoc DL = Inst->getDebugLoc();
1560
1561 MachineBasicBlock::iterator MII = Inst;
1562
1563 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00001564 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1565 MRI.getRegClass(Src0.getReg()) :
1566 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001567
Matt Arsenault684dc802014-03-24 20:08:13 +00001568 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1569 const TargetRegisterClass *Src1RC = Src1.isReg() ?
1570 MRI.getRegClass(Src1.getReg()) :
1571 &AMDGPU::SGPR_32RegClass;
1572
1573 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
1574
1575 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1576 AMDGPU::sub0, Src0SubRC);
1577 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1578 AMDGPU::sub0, Src1SubRC);
1579
1580 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1581 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1582
1583 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001584 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001585 .addOperand(SrcReg0Sub0)
1586 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001587
Matt Arsenault684dc802014-03-24 20:08:13 +00001588 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1589 AMDGPU::sub1, Src0SubRC);
1590 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1591 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001592
Matt Arsenault684dc802014-03-24 20:08:13 +00001593 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001594 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001595 .addOperand(SrcReg0Sub1)
1596 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001597
Matt Arsenault684dc802014-03-24 20:08:13 +00001598 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001599 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1600 .addReg(DestSub0)
1601 .addImm(AMDGPU::sub0)
1602 .addReg(DestSub1)
1603 .addImm(AMDGPU::sub1);
1604
1605 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1606
1607 // Try to legalize the operands in case we need to swap the order to keep it
1608 // valid.
1609 Worklist.push_back(LoHalf);
1610 Worklist.push_back(HiHalf);
1611}
1612
Matt Arsenault8333e432014-06-10 19:18:24 +00001613void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
1614 MachineInstr *Inst) const {
1615 MachineBasicBlock &MBB = *Inst->getParent();
1616 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1617
1618 MachineBasicBlock::iterator MII = Inst;
1619 DebugLoc DL = Inst->getDebugLoc();
1620
1621 MachineOperand &Dest = Inst->getOperand(0);
1622 MachineOperand &Src = Inst->getOperand(1);
1623
1624 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
1625 const TargetRegisterClass *SrcRC = Src.isReg() ?
1626 MRI.getRegClass(Src.getReg()) :
1627 &AMDGPU::SGPR_32RegClass;
1628
1629 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1630 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1631
1632 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
1633
1634 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1635 AMDGPU::sub0, SrcSubRC);
1636 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1637 AMDGPU::sub1, SrcSubRC);
1638
1639 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
1640 .addOperand(SrcRegSub0)
1641 .addImm(0);
1642
1643 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
1644 .addOperand(SrcRegSub1)
1645 .addReg(MidReg);
1646
1647 MRI.replaceRegWith(Dest.getReg(), ResultReg);
1648
1649 Worklist.push_back(First);
1650 Worklist.push_back(Second);
1651}
1652
Matt Arsenault27cc9582014-04-18 01:53:18 +00001653void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
1654 MachineInstr *Inst) const {
1655 // Add the implict and explicit register definitions.
1656 if (NewDesc.ImplicitUses) {
1657 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
1658 unsigned Reg = NewDesc.ImplicitUses[i];
1659 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
1660 }
1661 }
1662
1663 if (NewDesc.ImplicitDefs) {
1664 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
1665 unsigned Reg = NewDesc.ImplicitDefs[i];
1666 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
1667 }
1668 }
1669}
1670
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001671MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
1672 MachineBasicBlock *MBB,
1673 MachineBasicBlock::iterator I,
1674 unsigned ValueReg,
1675 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001676 const DebugLoc &DL = MBB->findDebugLoc(I);
1677 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1678 getIndirectIndexBegin(*MBB->getParent()));
1679
1680 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
1681 .addReg(IndirectBaseReg, RegState::Define)
1682 .addOperand(I->getOperand(0))
1683 .addReg(IndirectBaseReg)
1684 .addReg(OffsetReg)
1685 .addImm(0)
1686 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001687}
1688
1689MachineInstrBuilder SIInstrInfo::buildIndirectRead(
1690 MachineBasicBlock *MBB,
1691 MachineBasicBlock::iterator I,
1692 unsigned ValueReg,
1693 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001694 const DebugLoc &DL = MBB->findDebugLoc(I);
1695 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1696 getIndirectIndexBegin(*MBB->getParent()));
1697
1698 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
1699 .addOperand(I->getOperand(0))
1700 .addOperand(I->getOperand(1))
1701 .addReg(IndirectBaseReg)
1702 .addReg(OffsetReg)
1703 .addImm(0);
1704
1705}
1706
1707void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
1708 const MachineFunction &MF) const {
1709 int End = getIndirectIndexEnd(MF);
1710 int Begin = getIndirectIndexBegin(MF);
1711
1712 if (End == -1)
1713 return;
1714
1715
1716 for (int Index = Begin; Index <= End; ++Index)
1717 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
1718
Tom Stellard415ef6d2013-11-13 23:58:51 +00001719 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001720 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
1721
Tom Stellard415ef6d2013-11-13 23:58:51 +00001722 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001723 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
1724
Tom Stellard415ef6d2013-11-13 23:58:51 +00001725 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001726 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
1727
Tom Stellard415ef6d2013-11-13 23:58:51 +00001728 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001729 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
1730
Tom Stellard415ef6d2013-11-13 23:58:51 +00001731 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001732 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001733}
Tom Stellard1aaad692014-07-21 16:55:33 +00001734
1735const MachineOperand *SIInstrInfo::getNamedOperand(const MachineInstr& MI,
1736 unsigned OperandName) const {
1737 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
1738 if (Idx == -1)
1739 return nullptr;
1740
1741 return &MI.getOperand(Idx);
1742}