blob: b1221fc1498e05f898614d3a586703c24e068856 [file] [log] [blame]
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00001//=- X86SchedHaswell.td - X86 Haswell Scheduling -------------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Haswell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def HaswellModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
17 // instructions per cycle.
18 let IssueWidth = 4;
Andrew Trick18dc3da2013-06-15 04:50:02 +000019 let MicroOpBufferSize = 192; // Based on the reorder buffer.
Gadi Haber2cf601f2017-12-08 09:48:44 +000020 let LoadLatency = 5;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000021 let MispredictPenalty = 16;
Andrew Trickb6854d82013-09-25 18:14:12 +000022
Hal Finkel6532c202014-05-08 09:14:44 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
Gadi Haberd76f7b82017-08-28 10:04:16 +000026 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
Andrew Trickb6854d82013-09-25 18:14:12 +000028 let CompleteModel = 0;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000029}
30
31let SchedModel = HaswellModel in {
32
33// Haswell can issue micro-ops to 8 different ports in one cycle.
34
Quentin Colombet9e16c8a2014-01-29 18:26:59 +000035// Ports 0, 1, 5, and 6 handle all computation.
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000036// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def HWPort0 : ProcResource<1>;
42def HWPort1 : ProcResource<1>;
43def HWPort2 : ProcResource<1>;
44def HWPort3 : ProcResource<1>;
45def HWPort4 : ProcResource<1>;
46def HWPort5 : ProcResource<1>;
47def HWPort6 : ProcResource<1>;
48def HWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
Quentin Colombet0bc907e2014-08-18 17:55:26 +000051def HWPort01 : ProcResGroup<[HWPort0, HWPort1]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000052def HWPort23 : ProcResGroup<[HWPort2, HWPort3]>;
53def HWPort237 : ProcResGroup<[HWPort2, HWPort3, HWPort7]>;
Quentin Colombetf68e0942014-08-18 17:55:36 +000054def HWPort04 : ProcResGroup<[HWPort0, HWPort4]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000055def HWPort05 : ProcResGroup<[HWPort0, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000056def HWPort06 : ProcResGroup<[HWPort0, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000057def HWPort15 : ProcResGroup<[HWPort1, HWPort5]>;
Quentin Colombetca498512014-02-24 19:33:51 +000058def HWPort16 : ProcResGroup<[HWPort1, HWPort6]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000059def HWPort56 : ProcResGroup<[HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000060def HWPort015 : ProcResGroup<[HWPort0, HWPort1, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000061def HWPort056 : ProcResGroup<[HWPort0, HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000062def HWPort0156: ProcResGroup<[HWPort0, HWPort1, HWPort5, HWPort6]>;
63
Andrew Trick40c4f382013-06-15 04:50:06 +000064// 60 Entry Unified Scheduler
65def HWPortAny : ProcResGroup<[HWPort0, HWPort1, HWPort2, HWPort3, HWPort4,
66 HWPort5, HWPort6, HWPort7]> {
67 let BufferSize=60;
68}
69
Andrew Tricke1d88cf2013-04-02 01:58:47 +000070// Integer division issued on port 0.
71def HWDivider : ProcResource<1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000072
Gadi Haber2cf601f2017-12-08 09:48:44 +000073// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000074// cycles after the memory operand.
Gadi Haber2cf601f2017-12-08 09:48:44 +000075def : ReadAdvance<ReadAfterLd, 5>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000076
77// Many SchedWrites are defined in pairs with and without a folded load.
78// Instructions with folded loads are usually micro-fused, so they only appear
79// as two micro-ops when queued in the reservation station.
80// This multiclass defines the resource usage for variants with and without
81// folded loads.
82multiclass HWWriteResPair<X86FoldableSchedWrite SchedRW,
83 ProcResourceKind ExePort,
84 int Lat> {
85 // Register variant is using a single cycle on ExePort.
86 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
87
Gadi Haber2cf601f2017-12-08 09:48:44 +000088 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000089 // latency.
90 def : WriteRes<SchedRW.Folded, [HWPort23, ExePort]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +000091 let Latency = !add(Lat, 5);
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000092 }
93}
94
95// A folded store needs a cycle on port 4 for the store data, but it does not
96// need an extra port 2/3 cycle to recompute the address.
97def : WriteRes<WriteRMW, [HWPort4]>;
98
Quentin Colombet9e16c8a2014-01-29 18:26:59 +000099// Store_addr on 237.
100// Store_data on 4.
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000101def : WriteRes<WriteStore, [HWPort237, HWPort4]>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000102def : WriteRes<WriteLoad, [HWPort23]> { let Latency = 5; }
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000103def : WriteRes<WriteMove, [HWPort0156]>;
104def : WriteRes<WriteZero, []>;
105
106defm : HWWriteResPair<WriteALU, HWPort0156, 1>;
107defm : HWWriteResPair<WriteIMul, HWPort1, 3>;
Andrew Trick7201f4f2013-06-21 18:33:04 +0000108def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000109defm : HWWriteResPair<WriteShift, HWPort06, 1>;
110defm : HWWriteResPair<WriteJump, HWPort06, 1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000111
112// This is for simple LEAs with one or two input operands.
113// The complex ones can only execute on port 1, and they require two cycles on
114// the port to read all inputs. We don't model that.
115def : WriteRes<WriteLEA, [HWPort15]>;
116
117// This is quite rough, latency depends on the dividend.
118def : WriteRes<WriteIDiv, [HWPort0, HWDivider]> {
119 let Latency = 25;
120 let ResourceCycles = [1, 10];
121}
122def : WriteRes<WriteIDivLd, [HWPort23, HWPort0, HWDivider]> {
123 let Latency = 29;
124 let ResourceCycles = [1, 1, 10];
125}
126
127// Scalar and vector floating point.
128defm : HWWriteResPair<WriteFAdd, HWPort1, 3>;
129defm : HWWriteResPair<WriteFMul, HWPort0, 5>;
130defm : HWWriteResPair<WriteFDiv, HWPort0, 12>; // 10-14 cycles.
131defm : HWWriteResPair<WriteFRcp, HWPort0, 5>;
Andrea Di Biagio196e873c2014-09-26 12:56:44 +0000132defm : HWWriteResPair<WriteFRsqrt, HWPort0, 5>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000133defm : HWWriteResPair<WriteFSqrt, HWPort0, 15>;
134defm : HWWriteResPair<WriteCvtF2I, HWPort1, 3>;
135defm : HWWriteResPair<WriteCvtI2F, HWPort1, 4>;
136defm : HWWriteResPair<WriteCvtF2F, HWPort1, 3>;
Simon Pilgrim97160be2017-11-27 10:41:32 +0000137defm : HWWriteResPair<WriteFMA, HWPort01, 5>;
Quentin Colombetca498512014-02-24 19:33:51 +0000138defm : HWWriteResPair<WriteFShuffle, HWPort5, 1>;
139defm : HWWriteResPair<WriteFBlend, HWPort015, 1>;
140defm : HWWriteResPair<WriteFShuffle256, HWPort5, 3>;
141
142def : WriteRes<WriteFVarBlend, [HWPort5]> {
143 let Latency = 2;
144 let ResourceCycles = [2];
145}
146def : WriteRes<WriteFVarBlendLd, [HWPort5, HWPort23]> {
147 let Latency = 6;
148 let ResourceCycles = [2, 1];
149}
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000150
151// Vector integer operations.
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000152defm : HWWriteResPair<WriteVecShift, HWPort0, 1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000153defm : HWWriteResPair<WriteVecLogic, HWPort015, 1>;
154defm : HWWriteResPair<WriteVecALU, HWPort15, 1>;
155defm : HWWriteResPair<WriteVecIMul, HWPort0, 5>;
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000156defm : HWWriteResPair<WriteShuffle, HWPort5, 1>;
Quentin Colombetca498512014-02-24 19:33:51 +0000157defm : HWWriteResPair<WriteBlend, HWPort15, 1>;
158defm : HWWriteResPair<WriteShuffle256, HWPort5, 3>;
159
160def : WriteRes<WriteVarBlend, [HWPort5]> {
161 let Latency = 2;
162 let ResourceCycles = [2];
163}
164def : WriteRes<WriteVarBlendLd, [HWPort5, HWPort23]> {
165 let Latency = 6;
166 let ResourceCycles = [2, 1];
167}
168
169def : WriteRes<WriteVarVecShift, [HWPort0, HWPort5]> {
170 let Latency = 2;
171 let ResourceCycles = [2, 1];
172}
173def : WriteRes<WriteVarVecShiftLd, [HWPort0, HWPort5, HWPort23]> {
174 let Latency = 6;
175 let ResourceCycles = [2, 1, 1];
176}
177
178def : WriteRes<WriteMPSAD, [HWPort0, HWPort5]> {
179 let Latency = 6;
180 let ResourceCycles = [1, 2];
181}
182def : WriteRes<WriteMPSADLd, [HWPort23, HWPort0, HWPort5]> {
183 let Latency = 6;
184 let ResourceCycles = [1, 1, 2];
185}
186
187// String instructions.
188// Packed Compare Implicit Length Strings, Return Mask
189def : WriteRes<WritePCmpIStrM, [HWPort0]> {
190 let Latency = 10;
191 let ResourceCycles = [3];
192}
193def : WriteRes<WritePCmpIStrMLd, [HWPort0, HWPort23]> {
194 let Latency = 10;
195 let ResourceCycles = [3, 1];
196}
197
198// Packed Compare Explicit Length Strings, Return Mask
199def : WriteRes<WritePCmpEStrM, [HWPort0, HWPort16, HWPort5]> {
200 let Latency = 10;
201 let ResourceCycles = [3, 2, 4];
202}
203def : WriteRes<WritePCmpEStrMLd, [HWPort05, HWPort16, HWPort23]> {
204 let Latency = 10;
205 let ResourceCycles = [6, 2, 1];
206}
207
208// Packed Compare Implicit Length Strings, Return Index
209def : WriteRes<WritePCmpIStrI, [HWPort0]> {
210 let Latency = 11;
211 let ResourceCycles = [3];
212}
213def : WriteRes<WritePCmpIStrILd, [HWPort0, HWPort23]> {
214 let Latency = 11;
215 let ResourceCycles = [3, 1];
216}
217
218// Packed Compare Explicit Length Strings, Return Index
219def : WriteRes<WritePCmpEStrI, [HWPort05, HWPort16]> {
220 let Latency = 11;
221 let ResourceCycles = [6, 2];
222}
223def : WriteRes<WritePCmpEStrILd, [HWPort0, HWPort16, HWPort5, HWPort23]> {
224 let Latency = 11;
225 let ResourceCycles = [3, 2, 2, 1];
226}
227
228// AES Instructions.
229def : WriteRes<WriteAESDecEnc, [HWPort5]> {
230 let Latency = 7;
231 let ResourceCycles = [1];
232}
233def : WriteRes<WriteAESDecEncLd, [HWPort5, HWPort23]> {
234 let Latency = 7;
235 let ResourceCycles = [1, 1];
236}
237
238def : WriteRes<WriteAESIMC, [HWPort5]> {
239 let Latency = 14;
240 let ResourceCycles = [2];
241}
242def : WriteRes<WriteAESIMCLd, [HWPort5, HWPort23]> {
243 let Latency = 14;
244 let ResourceCycles = [2, 1];
245}
246
247def : WriteRes<WriteAESKeyGen, [HWPort0, HWPort5]> {
248 let Latency = 10;
249 let ResourceCycles = [2, 8];
250}
251def : WriteRes<WriteAESKeyGenLd, [HWPort0, HWPort5, HWPort23]> {
252 let Latency = 10;
253 let ResourceCycles = [2, 7, 1];
254}
255
256// Carry-less multiplication instructions.
257def : WriteRes<WriteCLMul, [HWPort0, HWPort5]> {
258 let Latency = 7;
259 let ResourceCycles = [2, 1];
260}
261def : WriteRes<WriteCLMulLd, [HWPort0, HWPort5, HWPort23]> {
262 let Latency = 7;
263 let ResourceCycles = [2, 1, 1];
264}
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000265
266def : WriteRes<WriteSystem, [HWPort0156]> { let Latency = 100; }
267def : WriteRes<WriteMicrocoded, [HWPort0156]> { let Latency = 100; }
Quentin Colombetca498512014-02-24 19:33:51 +0000268def : WriteRes<WriteFence, [HWPort23, HWPort4]>;
269def : WriteRes<WriteNop, []>;
Quentin Colombet35d37b72014-08-18 17:55:08 +0000270
Michael Zuckermanf6684002017-06-28 11:23:31 +0000271//================ Exceptions ================//
272
273//-- Specific Scheduling Models --//
274
275// Starting with P0.
276def WriteP0 : SchedWriteRes<[HWPort0]>;
277
278def WriteP0_P1_Lat4 : SchedWriteRes<[HWPort0, HWPort1]> {
279 let Latency = 4;
280 let NumMicroOps = 2;
281 let ResourceCycles = [1, 1];
282}
283
284def WriteP0_P1_Lat4Ld : SchedWriteRes<[HWPort0, HWPort1, HWPort23]> {
285 let Latency = 8;
286 let NumMicroOps = 3;
287 let ResourceCycles = [1, 1, 1];
288}
289
290def WriteP01 : SchedWriteRes<[HWPort01]>;
291
292def Write2P01 : SchedWriteRes<[HWPort01]> {
293 let NumMicroOps = 2;
294}
295def Write3P01 : SchedWriteRes<[HWPort01]> {
296 let NumMicroOps = 3;
297}
298
299def WriteP015 : SchedWriteRes<[HWPort015]>;
300
301def WriteP01_P5 : SchedWriteRes<[HWPort01, HWPort5]> {
302 let NumMicroOps = 2;
303}
304def WriteP06 : SchedWriteRes<[HWPort06]>;
305
306def Write2P06 : SchedWriteRes<[HWPort06]> {
307 let Latency = 1;
308 let NumMicroOps = 2;
309 let ResourceCycles = [2];
310}
311
312def Write3P06_Lat2 : SchedWriteRes<[HWPort06]> {
313 let Latency = 2;
314 let NumMicroOps = 3;
315 let ResourceCycles = [3];
316}
317
318def WriteP0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
319 let NumMicroOps = 2;
320}
321
322def Write2P0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
323 let NumMicroOps = 3;
324 let ResourceCycles = [2, 1];
325}
326
327def Write2P0156_Lat2 : SchedWriteRes<[HWPort0156]> {
328 let Latency = 2;
329 let ResourceCycles = [2];
330}
331def Write2P0156_Lat2Ld : SchedWriteRes<[HWPort0156, HWPort23]> {
332 let Latency = 6;
333 let ResourceCycles = [2, 1];
334}
335
336def Write5P0156 : SchedWriteRes<[HWPort0156]> {
337 let NumMicroOps = 5;
338 let ResourceCycles = [5];
339}
340
341def WriteP0156_2P237_P4 : SchedWriteRes<[HWPort0156, HWPort237, HWPort4]> {
342 let Latency = 1;
343 let ResourceCycles = [1, 2, 1];
344}
345
346def Write2P0156_2P237_P4 : SchedWriteRes<[HWPort0156, HWPort237, HWPort4]> {
347 let Latency = 1;
348 let ResourceCycles = [2, 2, 1];
349}
350
351def Write3P0156_2P237_P4 : SchedWriteRes<[HWPort0156, HWPort237, HWPort4]> {
352 let Latency = 1;
353 let ResourceCycles = [3, 2, 1];
354}
355
356// Starting with P1.
357def WriteP1 : SchedWriteRes<[HWPort1]>;
358
359def WriteP1_P23 : SchedWriteRes<[HWPort1, HWPort23]> {
360 let NumMicroOps = 2;
361}
362def WriteP1_Lat3 : SchedWriteRes<[HWPort1]> {
363 let Latency = 3;
364}
365def WriteP1_Lat3Ld : SchedWriteRes<[HWPort1, HWPort23]> {
366 let Latency = 7;
367}
368
369def Write2P1 : SchedWriteRes<[HWPort1]> {
370 let NumMicroOps = 2;
371 let ResourceCycles = [2];
372}
373def Write2P1_P23 : SchedWriteRes<[HWPort1, HWPort23]> {
374 let NumMicroOps = 3;
375 let ResourceCycles = [2, 1];
376}
377def WriteP15 : SchedWriteRes<[HWPort15]>;
378def WriteP15Ld : SchedWriteRes<[HWPort15, HWPort23]> {
379 let Latency = 4;
380}
381
382def WriteP1_P5_Lat4 : SchedWriteRes<[HWPort1, HWPort5]> {
383 let Latency = 4;
384 let NumMicroOps = 2;
385 let ResourceCycles = [1, 1];
386}
387
388def WriteP1_P5_Lat4Ld : SchedWriteRes<[HWPort1, HWPort5, HWPort23]> {
389 let Latency = 8;
390 let NumMicroOps = 3;
391 let ResourceCycles = [1, 1, 1];
392}
393
394def WriteP1_P5_Lat6 : SchedWriteRes<[HWPort1, HWPort5]> {
395 let Latency = 6;
396 let NumMicroOps = 2;
397 let ResourceCycles = [1, 1];
398}
399
400def WriteP1_P5_Lat6Ld : SchedWriteRes<[HWPort1, HWPort5, HWPort23]> {
401 let Latency = 10;
402 let NumMicroOps = 3;
403 let ResourceCycles = [1, 1, 1];
404}
405
406// Starting with P2.
407def Write2P237_P4 : SchedWriteRes<[HWPort237, HWPort4]> {
408 let Latency = 1;
409 let ResourceCycles = [2, 1];
410}
411
412// Starting with P5.
413def WriteP5 : SchedWriteRes<[HWPort5]>;
414def WriteP5Ld : SchedWriteRes<[HWPort5, HWPort23]> {
415 let Latency = 5;
416 let NumMicroOps = 2;
417 let ResourceCycles = [1, 1];
418}
419
420// Notation:
421// - r: register.
422// - mm: 64 bit mmx register.
423// - x = 128 bit xmm register.
424// - (x)mm = mmx or xmm register.
425// - y = 256 bit ymm register.
426// - v = any vector register.
427// - m = memory.
428
429//=== Integer Instructions ===//
430//-- Move instructions --//
431
432// MOV.
433// r16,m.
434def : InstRW<[WriteALULd], (instregex "MOV16rm")>;
435
436// MOVSX, MOVZX.
437// r,m.
Gadi Haber2cf601f2017-12-08 09:48:44 +0000438def : InstRW<[WriteLoad], (instregex "MOV(S|Z)X32rm8")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000439
Michael Zuckermanf6684002017-06-28 11:23:31 +0000440// XLAT.
441def WriteXLAT : SchedWriteRes<[]> {
442 let Latency = 7;
443 let NumMicroOps = 3;
444}
445def : InstRW<[WriteXLAT], (instregex "XLAT")>;
446
447// PUSH.
448// m.
449def : InstRW<[Write2P237_P4], (instregex "PUSH(16|32)rmm")>;
450
Michael Zuckermanf6684002017-06-28 11:23:31 +0000451// PUSHA.
452def WritePushA : SchedWriteRes<[]> {
453 let NumMicroOps = 19;
454}
455def : InstRW<[WritePushA], (instregex "PUSHA(16|32)")>;
456
457// POP.
458// m.
459def : InstRW<[Write2P237_P4], (instregex "POP(16|32)rmm")>;
460
Michael Zuckermanf6684002017-06-28 11:23:31 +0000461// POPA.
462def WritePopA : SchedWriteRes<[]> {
463 let NumMicroOps = 18;
464}
465def : InstRW<[WritePopA], (instregex "POPA(16|32)")>;
466
Michael Zuckermanf6684002017-06-28 11:23:31 +0000467//-- Arithmetic instructions --//
468
Michael Zuckermanf6684002017-06-28 11:23:31 +0000469// DIV.
470// r8.
471def WriteDiv8 : SchedWriteRes<[HWPort0, HWPort1, HWPort5, HWPort6]> {
472 let Latency = 22;
473 let NumMicroOps = 9;
474}
475def : InstRW<[WriteDiv8], (instregex "DIV8r")>;
476
Michael Zuckermanf6684002017-06-28 11:23:31 +0000477// IDIV.
478// r8.
479def WriteIDiv8 : SchedWriteRes<[HWPort0, HWPort1, HWPort5, HWPort6]> {
480 let Latency = 23;
481 let NumMicroOps = 9;
482}
483def : InstRW<[WriteIDiv8], (instregex "IDIV8r")>;
484
Michael Zuckermanf6684002017-06-28 11:23:31 +0000485// BT.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000486// m,r.
487def WriteBTmr : SchedWriteRes<[]> {
488 let NumMicroOps = 10;
489}
490def : InstRW<[WriteBTmr], (instregex "BT(16|32|64)mr")>;
491
Michael Zuckermanf6684002017-06-28 11:23:31 +0000492// BTR BTS BTC.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000493// m,r.
494def WriteBTRSCmr : SchedWriteRes<[]> {
495 let NumMicroOps = 11;
496}
497def : InstRW<[WriteBTRSCmr], (instregex "BT(R|S|C)(16|32|64)mr")>;
498
Michael Zuckermanf6684002017-06-28 11:23:31 +0000499//-- Control transfer instructions --//
500
Michael Zuckermanf6684002017-06-28 11:23:31 +0000501// CALL.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000502// i.
503def WriteRETI : SchedWriteRes<[HWPort23, HWPort6, HWPort015]> {
504 let NumMicroOps = 4;
505 let ResourceCycles = [1, 2, 1];
506}
507def : InstRW<[WriteRETI], (instregex "RETI(L|Q|W)", "LRETI(L|Q|W)")>;
508
509// BOUND.
510// r,m.
511def WriteBOUND : SchedWriteRes<[]> {
512 let NumMicroOps = 15;
513}
514def : InstRW<[WriteBOUND], (instregex "BOUNDS(16|32)rm")>;
515
516// INTO.
517def WriteINTO : SchedWriteRes<[]> {
518 let NumMicroOps = 4;
519}
520def : InstRW<[WriteINTO], (instregex "INTO")>;
521
522//-- String instructions --//
523
524// LODSB/W.
525def : InstRW<[Write2P0156_P23], (instregex "LODS(B|W)")>;
526
527// LODSD/Q.
528def : InstRW<[WriteP0156_P23], (instregex "LODS(L|Q)")>;
529
Michael Zuckermanf6684002017-06-28 11:23:31 +0000530// MOVS.
531def WriteMOVS : SchedWriteRes<[HWPort23, HWPort4, HWPort0156]> {
532 let Latency = 4;
533 let NumMicroOps = 5;
534 let ResourceCycles = [2, 1, 2];
535}
536def : InstRW<[WriteMOVS], (instregex "MOVS(B|L|Q|W)")>;
537
Michael Zuckermanf6684002017-06-28 11:23:31 +0000538// CMPS.
539def WriteCMPS : SchedWriteRes<[HWPort23, HWPort0156]> {
540 let Latency = 4;
541 let NumMicroOps = 5;
542 let ResourceCycles = [2, 3];
543}
544def : InstRW<[WriteCMPS], (instregex "CMPS(B|L|Q|W)")>;
545
Michael Zuckermanf6684002017-06-28 11:23:31 +0000546//-- Other --//
547
Gadi Haberd76f7b82017-08-28 10:04:16 +0000548// RDPMC.f
Michael Zuckermanf6684002017-06-28 11:23:31 +0000549def WriteRDPMC : SchedWriteRes<[]> {
550 let NumMicroOps = 34;
551}
552def : InstRW<[WriteRDPMC], (instregex "RDPMC")>;
553
554// RDRAND.
555def WriteRDRAND : SchedWriteRes<[HWPort23, HWPort015]> {
556 let NumMicroOps = 17;
557 let ResourceCycles = [1, 16];
558}
559def : InstRW<[WriteRDRAND], (instregex "RDRAND(16|32|64)r")>;
560
561//=== Floating Point x87 Instructions ===//
562//-- Move instructions --//
563
564// FLD.
565// m80.
566def : InstRW<[WriteP01], (instregex "LD_Frr")>;
567
Michael Zuckermanf6684002017-06-28 11:23:31 +0000568// FBLD.
569// m80.
570def WriteFBLD : SchedWriteRes<[]> {
571 let Latency = 47;
572 let NumMicroOps = 43;
573}
574def : InstRW<[WriteFBLD], (instregex "FBLDm")>;
575
576// FST(P).
577// r.
578def : InstRW<[WriteP01], (instregex "ST_(F|FP)rr")>;
579
Michael Zuckermanf6684002017-06-28 11:23:31 +0000580// FLDZ.
581def : InstRW<[WriteP01], (instregex "LD_F0")>;
582
Michael Zuckermanf6684002017-06-28 11:23:31 +0000583// FLDPI FLDL2E etc.
584def : InstRW<[Write2P01], (instregex "FLDPI", "FLDL2(T|E)" "FLDL(G|N)2")>;
585
Michael Zuckermanf6684002017-06-28 11:23:31 +0000586// FFREE.
587def : InstRW<[WriteP01], (instregex "FFREE")>;
588
589// FNSAVE.
590def WriteFNSAVE : SchedWriteRes<[]> {
591 let NumMicroOps = 147;
592}
593def : InstRW<[WriteFNSAVE], (instregex "FSAVEm")>;
594
595// FRSTOR.
596def WriteFRSTOR : SchedWriteRes<[]> {
597 let NumMicroOps = 90;
598}
599def : InstRW<[WriteFRSTOR], (instregex "FRSTORm")>;
600
601//-- Arithmetic instructions --//
602
603// FABS.
604def : InstRW<[WriteP0], (instregex "ABS_F")>;
605
606// FCHS.
607def : InstRW<[WriteP0], (instregex "CHS_F")>;
608
Michael Zuckermanf6684002017-06-28 11:23:31 +0000609// FCOMPP FUCOMPP.
610// r.
611def : InstRW<[Write2P01], (instregex "FCOMPP", "UCOM_FPPr")>;
612
613// FCOMI(P) FUCOMI(P).
614// m.
615def : InstRW<[Write3P01], (instregex "COM_FIr", "COM_FIPr", "UCOM_FIr",
616 "UCOM_FIPr")>;
617
Michael Zuckermanf6684002017-06-28 11:23:31 +0000618// FTST.
619def : InstRW<[WriteP1], (instregex "TST_F")>;
620
621// FXAM.
622def : InstRW<[Write2P1], (instregex "FXAM")>;
623
624// FPREM.
625def WriteFPREM : SchedWriteRes<[]> {
626 let Latency = 19;
627 let NumMicroOps = 28;
628}
629def : InstRW<[WriteFPREM], (instregex "FPREM")>;
630
631// FPREM1.
632def WriteFPREM1 : SchedWriteRes<[]> {
633 let Latency = 27;
634 let NumMicroOps = 41;
635}
636def : InstRW<[WriteFPREM1], (instregex "FPREM1")>;
637
638// FRNDINT.
639def WriteFRNDINT : SchedWriteRes<[]> {
640 let Latency = 11;
641 let NumMicroOps = 17;
642}
643def : InstRW<[WriteFRNDINT], (instregex "FRNDINT")>;
644
645//-- Math instructions --//
646
647// FSCALE.
648def WriteFSCALE : SchedWriteRes<[]> {
649 let Latency = 75; // 49-125
650 let NumMicroOps = 50; // 25-75
651}
652def : InstRW<[WriteFSCALE], (instregex "FSCALE")>;
653
654// FXTRACT.
655def WriteFXTRACT : SchedWriteRes<[]> {
656 let Latency = 15;
657 let NumMicroOps = 17;
658}
659def : InstRW<[WriteFXTRACT], (instregex "FXTRACT")>;
660
661//-- Other instructions --//
662
663// FNOP.
664def : InstRW<[WriteP01], (instregex "FNOP")>;
665
666// WAIT.
667def : InstRW<[Write2P01], (instregex "WAIT")>;
668
669// FNCLEX.
670def : InstRW<[Write5P0156], (instregex "FNCLEX")>;
671
672// FNINIT.
673def WriteFNINIT : SchedWriteRes<[]> {
674 let NumMicroOps = 26;
675}
676def : InstRW<[WriteFNINIT], (instregex "FNINIT")>;
677
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000678////////////////////////////////////////////////////////////////////////////////
679// Horizontal add/sub instructions.
680////////////////////////////////////////////////////////////////////////////////
681
682// HADD, HSUB PS/PD
683// x,x / v,v,v.
684def : WriteRes<WriteFHAdd, [HWPort1, HWPort5]> {
685 let Latency = 5;
686 let NumMicroOps = 3;
687 let ResourceCycles = [1, 2];
688}
689
690// x,m / v,v,m.
691def : WriteRes<WriteFHAddLd, [HWPort1, HWPort5, HWPort23]> {
692 let Latency = 9;
693 let NumMicroOps = 4;
694 let ResourceCycles = [1, 2, 1];
695}
696
697// PHADD|PHSUB (S) W/D.
698// v <- v,v.
699def : WriteRes<WritePHAdd, [HWPort1, HWPort5]> {
700 let Latency = 3;
701 let NumMicroOps = 3;
702 let ResourceCycles = [1, 2];
703}
704// v <- v,m.
705def : WriteRes<WritePHAddLd, [HWPort1, HWPort5, HWPort23]> {
706 let Latency = 6;
707 let NumMicroOps = 3;
708 let ResourceCycles = [1, 2, 1];
709}
710
Michael Zuckermanf6684002017-06-28 11:23:31 +0000711//=== Floating Point XMM and YMM Instructions ===//
Gadi Haber13759a72017-06-27 15:05:13 +0000712
Gadi Haberd76f7b82017-08-28 10:04:16 +0000713// Remaining instrs.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000714
Gadi Haberd76f7b82017-08-28 10:04:16 +0000715def HWWriteResGroup0 : SchedWriteRes<[HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000716 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000717 let NumMicroOps = 1;
718 let ResourceCycles = [1];
719}
720def: InstRW<[HWWriteResGroup0], (instregex "LDDQUrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000721def: InstRW<[HWWriteResGroup0], (instregex "MOVAPDrm")>;
722def: InstRW<[HWWriteResGroup0], (instregex "MOVAPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000723def: InstRW<[HWWriteResGroup0], (instregex "MOVDQArm")>;
724def: InstRW<[HWWriteResGroup0], (instregex "MOVDQUrm")>;
725def: InstRW<[HWWriteResGroup0], (instregex "MOVNTDQArm")>;
726def: InstRW<[HWWriteResGroup0], (instregex "MOVSHDUPrm")>;
727def: InstRW<[HWWriteResGroup0], (instregex "MOVSLDUPrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000728def: InstRW<[HWWriteResGroup0], (instregex "MOVUPDrm")>;
729def: InstRW<[HWWriteResGroup0], (instregex "MOVUPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000730def: InstRW<[HWWriteResGroup0], (instregex "VBROADCASTSSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000731def: InstRW<[HWWriteResGroup0], (instregex "VLDDQUrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000732def: InstRW<[HWWriteResGroup0], (instregex "VMOVAPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000733def: InstRW<[HWWriteResGroup0], (instregex "VMOVAPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000734def: InstRW<[HWWriteResGroup0], (instregex "VMOVDQArm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000735def: InstRW<[HWWriteResGroup0], (instregex "VMOVDQUrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000736def: InstRW<[HWWriteResGroup0], (instregex "VMOVNTDQArm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000737def: InstRW<[HWWriteResGroup0], (instregex "VMOVSHDUPrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000738def: InstRW<[HWWriteResGroup0], (instregex "VMOVSLDUPrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000739def: InstRW<[HWWriteResGroup0], (instregex "VMOVUPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000740def: InstRW<[HWWriteResGroup0], (instregex "VMOVUPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000741def: InstRW<[HWWriteResGroup0], (instregex "VPBROADCASTDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000742def: InstRW<[HWWriteResGroup0], (instregex "VPBROADCASTQrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000743def: InstRW<[HWWriteResGroup0], (instregex "ROUNDPDr")>;
744def: InstRW<[HWWriteResGroup0], (instregex "ROUNDPSr")>;
745def: InstRW<[HWWriteResGroup0], (instregex "ROUNDSDr")>;
746def: InstRW<[HWWriteResGroup0], (instregex "ROUNDSSr")>;
747def: InstRW<[HWWriteResGroup0], (instregex "VROUNDPDr")>;
748def: InstRW<[HWWriteResGroup0], (instregex "VROUNDPSr")>;
749def: InstRW<[HWWriteResGroup0], (instregex "VROUNDSDr")>;
750def: InstRW<[HWWriteResGroup0], (instregex "VROUNDSSr")>;
751def: InstRW<[HWWriteResGroup0], (instregex "VROUNDYPDr")>;
752def: InstRW<[HWWriteResGroup0], (instregex "VROUNDYPSr")>;
753
754def HWWriteResGroup0_1 : SchedWriteRes<[HWPort23]> {
755 let Latency = 7;
756 let NumMicroOps = 1;
757 let ResourceCycles = [1];
758}
759def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F32m")>;
760def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F64m")>;
761def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F80m")>;
762def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTF128")>;
763def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTI128")>;
764def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTSDYrm")>;
765def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTSSYrm")>;
766def: InstRW<[HWWriteResGroup0_1], (instregex "VLDDQUYrm")>;
767def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVAPDYrm")>;
768def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVAPSYrm")>;
769def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVDDUPYrm")>;
770def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVDQAYrm")>;
771def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVDQUYrm")>;
772def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVNTDQAYrm")>;
773def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVSHDUPYrm")>;
774def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVSLDUPYrm")>;
775def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVUPDYrm")>;
776def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVUPSYrm")>;
777def: InstRW<[HWWriteResGroup0_1], (instregex "VPBROADCASTDYrm")>;
778def: InstRW<[HWWriteResGroup0_1], (instregex "VPBROADCASTQYrm")>;
779
780def HWWriteResGroup0_2 : SchedWriteRes<[HWPort23]> {
781 let Latency = 5;
782 let NumMicroOps = 1;
783 let ResourceCycles = [1];
784}
785def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVD64from64rm")>;
786def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVD64rm")>;
787def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVD64to64rm")>;
788def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVQ64rm")>;
789def: InstRW<[HWWriteResGroup0_2], (instregex "MOV(16|32|64)rm")>;
790def: InstRW<[HWWriteResGroup0_2], (instregex "MOV64toPQIrm")>;
791def: InstRW<[HWWriteResGroup0_2], (instregex "MOV8rm")>;
792def: InstRW<[HWWriteResGroup0_2], (instregex "MOVDDUPrm")>;
793def: InstRW<[HWWriteResGroup0_2], (instregex "MOVDI2PDIrm")>;
794def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSSrm")>;
795def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm16")>;
796def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm32")>;
797def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm8")>;
798def: InstRW<[HWWriteResGroup0_2], (instregex "MOVZX(16|32|64)rm16")>;
799def: InstRW<[HWWriteResGroup0_2], (instregex "MOVZX(16|32|64)rm8")>;
800def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHNTA")>;
801def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHT0")>;
802def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHT1")>;
803def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHT2")>;
804def: InstRW<[HWWriteResGroup0_2], (instregex "VMOV64toPQIrm")>;
805def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVDDUPrm")>;
806def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVDI2PDIrm")>;
807def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVQI2PQIrm")>;
808def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVSDrm")>;
809def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVSSrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000810
Gadi Haberd76f7b82017-08-28 10:04:16 +0000811def HWWriteResGroup1 : SchedWriteRes<[HWPort4,HWPort237]> {
812 let Latency = 1;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000813 let NumMicroOps = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000814 let ResourceCycles = [1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +0000815}
Gadi Haberd76f7b82017-08-28 10:04:16 +0000816def: InstRW<[HWWriteResGroup1], (instregex "FBSTPm")>;
817def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVD64from64rm")>;
818def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVD64mr")>;
819def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVNTQmr")>;
820def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVQ64mr")>;
821def: InstRW<[HWWriteResGroup1], (instregex "MOV(16|32|64)mr")>;
822def: InstRW<[HWWriteResGroup1], (instregex "MOV8mi")>;
823def: InstRW<[HWWriteResGroup1], (instregex "MOV8mr")>;
824def: InstRW<[HWWriteResGroup1], (instregex "MOVAPDmr")>;
825def: InstRW<[HWWriteResGroup1], (instregex "MOVAPSmr")>;
826def: InstRW<[HWWriteResGroup1], (instregex "MOVDQAmr")>;
827def: InstRW<[HWWriteResGroup1], (instregex "MOVDQUmr")>;
828def: InstRW<[HWWriteResGroup1], (instregex "MOVHPDmr")>;
829def: InstRW<[HWWriteResGroup1], (instregex "MOVHPSmr")>;
830def: InstRW<[HWWriteResGroup1], (instregex "MOVLPDmr")>;
831def: InstRW<[HWWriteResGroup1], (instregex "MOVLPSmr")>;
832def: InstRW<[HWWriteResGroup1], (instregex "MOVNTDQmr")>;
833def: InstRW<[HWWriteResGroup1], (instregex "MOVNTI_64mr")>;
834def: InstRW<[HWWriteResGroup1], (instregex "MOVNTImr")>;
835def: InstRW<[HWWriteResGroup1], (instregex "MOVNTPDmr")>;
836def: InstRW<[HWWriteResGroup1], (instregex "MOVNTPSmr")>;
837def: InstRW<[HWWriteResGroup1], (instregex "MOVPDI2DImr")>;
838def: InstRW<[HWWriteResGroup1], (instregex "MOVPQI2QImr")>;
839def: InstRW<[HWWriteResGroup1], (instregex "MOVPQIto64mr")>;
840def: InstRW<[HWWriteResGroup1], (instregex "MOVSSmr")>;
841def: InstRW<[HWWriteResGroup1], (instregex "MOVUPDmr")>;
842def: InstRW<[HWWriteResGroup1], (instregex "MOVUPSmr")>;
843def: InstRW<[HWWriteResGroup1], (instregex "ST_FP32m")>;
844def: InstRW<[HWWriteResGroup1], (instregex "ST_FP64m")>;
845def: InstRW<[HWWriteResGroup1], (instregex "ST_FP80m")>;
846def: InstRW<[HWWriteResGroup1], (instregex "VEXTRACTF128mr")>;
847def: InstRW<[HWWriteResGroup1], (instregex "VEXTRACTI128mr")>;
848def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPDYmr")>;
849def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPDmr")>;
850def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPSYmr")>;
851def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPSmr")>;
852def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQAYmr")>;
853def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQAmr")>;
854def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQUYmr")>;
855def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQUmr")>;
856def: InstRW<[HWWriteResGroup1], (instregex "VMOVHPDmr")>;
857def: InstRW<[HWWriteResGroup1], (instregex "VMOVHPSmr")>;
858def: InstRW<[HWWriteResGroup1], (instregex "VMOVLPDmr")>;
859def: InstRW<[HWWriteResGroup1], (instregex "VMOVLPSmr")>;
860def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTDQYmr")>;
861def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTDQmr")>;
862def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPDYmr")>;
863def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPDmr")>;
864def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPSYmr")>;
865def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPSmr")>;
866def: InstRW<[HWWriteResGroup1], (instregex "VMOVPDI2DImr")>;
867def: InstRW<[HWWriteResGroup1], (instregex "VMOVPQI2QImr")>;
868def: InstRW<[HWWriteResGroup1], (instregex "VMOVPQIto64mr")>;
869def: InstRW<[HWWriteResGroup1], (instregex "VMOVSDmr")>;
870def: InstRW<[HWWriteResGroup1], (instregex "VMOVSSmr")>;
871def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPDYmr")>;
872def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPDmr")>;
873def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPSYmr")>;
874def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPSmr")>;
875def: InstRW<[HWWriteResGroup1], (instregex "VMPTRSTm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000876
Gadi Haberd76f7b82017-08-28 10:04:16 +0000877def HWWriteResGroup2 : SchedWriteRes<[HWPort0]> {
878 let Latency = 1;
879 let NumMicroOps = 1;
880 let ResourceCycles = [1];
881}
882def: InstRW<[HWWriteResGroup2], (instregex "MMX_MOVD64from64rr")>;
883def: InstRW<[HWWriteResGroup2], (instregex "MMX_MOVD64grr")>;
884def: InstRW<[HWWriteResGroup2], (instregex "MMX_PMOVMSKBrr")>;
885def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLDri")>;
886def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLDrr")>;
887def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLQri")>;
888def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLQrr")>;
889def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLWri")>;
890def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLWrr")>;
891def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRADri")>;
892def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRADrr")>;
893def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRAWri")>;
894def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRAWrr")>;
895def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLDri")>;
896def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLDrr")>;
897def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLQri")>;
898def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLQrr")>;
899def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLWri")>;
900def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLWrr")>;
901def: InstRW<[HWWriteResGroup2], (instregex "MOVPDI2DIrr")>;
902def: InstRW<[HWWriteResGroup2], (instregex "MOVPQIto64rr")>;
903def: InstRW<[HWWriteResGroup2], (instregex "PSLLDri")>;
904def: InstRW<[HWWriteResGroup2], (instregex "PSLLQri")>;
905def: InstRW<[HWWriteResGroup2], (instregex "PSLLWri")>;
906def: InstRW<[HWWriteResGroup2], (instregex "PSRADri")>;
907def: InstRW<[HWWriteResGroup2], (instregex "PSRAWri")>;
908def: InstRW<[HWWriteResGroup2], (instregex "PSRLDri")>;
909def: InstRW<[HWWriteResGroup2], (instregex "PSRLQri")>;
910def: InstRW<[HWWriteResGroup2], (instregex "PSRLWri")>;
911def: InstRW<[HWWriteResGroup2], (instregex "VMOVPDI2DIrr")>;
912def: InstRW<[HWWriteResGroup2], (instregex "VMOVPQIto64rr")>;
913def: InstRW<[HWWriteResGroup2], (instregex "VPSLLDYri")>;
914def: InstRW<[HWWriteResGroup2], (instregex "VPSLLDri")>;
915def: InstRW<[HWWriteResGroup2], (instregex "VPSLLQYri")>;
916def: InstRW<[HWWriteResGroup2], (instregex "VPSLLQri")>;
917def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQYrr")>;
918def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQrr")>;
919def: InstRW<[HWWriteResGroup2], (instregex "VPSLLWYri")>;
920def: InstRW<[HWWriteResGroup2], (instregex "VPSLLWri")>;
921def: InstRW<[HWWriteResGroup2], (instregex "VPSRADYri")>;
922def: InstRW<[HWWriteResGroup2], (instregex "VPSRADri")>;
923def: InstRW<[HWWriteResGroup2], (instregex "VPSRAWYri")>;
924def: InstRW<[HWWriteResGroup2], (instregex "VPSRAWri")>;
925def: InstRW<[HWWriteResGroup2], (instregex "VPSRLDYri")>;
926def: InstRW<[HWWriteResGroup2], (instregex "VPSRLDri")>;
927def: InstRW<[HWWriteResGroup2], (instregex "VPSRLQYri")>;
928def: InstRW<[HWWriteResGroup2], (instregex "VPSRLQri")>;
929def: InstRW<[HWWriteResGroup2], (instregex "VPSRLVQYrr")>;
930def: InstRW<[HWWriteResGroup2], (instregex "VPSRLVQrr")>;
931def: InstRW<[HWWriteResGroup2], (instregex "VPSRLWYri")>;
932def: InstRW<[HWWriteResGroup2], (instregex "VPSRLWri")>;
933def: InstRW<[HWWriteResGroup2], (instregex "VTESTPDYrr")>;
934def: InstRW<[HWWriteResGroup2], (instregex "VTESTPDrr")>;
935def: InstRW<[HWWriteResGroup2], (instregex "VTESTPSYrr")>;
936def: InstRW<[HWWriteResGroup2], (instregex "VTESTPSrr")>;
937
938def HWWriteResGroup3 : SchedWriteRes<[HWPort1]> {
939 let Latency = 1;
940 let NumMicroOps = 1;
941 let ResourceCycles = [1];
942}
943def: InstRW<[HWWriteResGroup3], (instregex "COMP_FST0r")>;
944def: InstRW<[HWWriteResGroup3], (instregex "COM_FST0r")>;
945def: InstRW<[HWWriteResGroup3], (instregex "MMX_MASKMOVQ64")>;
946def: InstRW<[HWWriteResGroup3], (instregex "MMX_MASKMOVQ64")>;
947def: InstRW<[HWWriteResGroup3], (instregex "UCOM_FPr")>;
948def: InstRW<[HWWriteResGroup3], (instregex "UCOM_Fr")>;
949def: InstRW<[HWWriteResGroup3], (instregex "VMASKMOVDQU")>;
950
951def HWWriteResGroup4 : SchedWriteRes<[HWPort5]> {
952 let Latency = 1;
953 let NumMicroOps = 1;
954 let ResourceCycles = [1];
955}
956def: InstRW<[HWWriteResGroup4], (instregex "ANDNPDrr")>;
957def: InstRW<[HWWriteResGroup4], (instregex "ANDNPSrr")>;
958def: InstRW<[HWWriteResGroup4], (instregex "ANDPDrr")>;
959def: InstRW<[HWWriteResGroup4], (instregex "ANDPSrr")>;
960def: InstRW<[HWWriteResGroup4], (instregex "INSERTPSrr")>;
961def: InstRW<[HWWriteResGroup4], (instregex "MMX_MOVD64rr")>;
962def: InstRW<[HWWriteResGroup4], (instregex "MMX_MOVD64to64rr")>;
963def: InstRW<[HWWriteResGroup4], (instregex "MMX_MOVQ2DQrr")>;
964def: InstRW<[HWWriteResGroup4], (instregex "MMX_PALIGNR64irr")>;
965def: InstRW<[HWWriteResGroup4], (instregex "MMX_PSHUFBrr64")>;
966def: InstRW<[HWWriteResGroup4], (instregex "MMX_PSHUFWri")>;
967def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKHBWirr")>;
968def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKHDQirr")>;
969def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKHWDirr")>;
970def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKLBWirr")>;
971def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKLDQirr")>;
972def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKLWDirr")>;
973def: InstRW<[HWWriteResGroup4], (instregex "MOV64toPQIrr")>;
974def: InstRW<[HWWriteResGroup4], (instregex "MOVAPDrr")>;
975def: InstRW<[HWWriteResGroup4], (instregex "MOVAPSrr")>;
976def: InstRW<[HWWriteResGroup4], (instregex "MOVDDUPrr")>;
977def: InstRW<[HWWriteResGroup4], (instregex "MOVDI2PDIrr")>;
978def: InstRW<[HWWriteResGroup4], (instregex "MOVHLPSrr")>;
979def: InstRW<[HWWriteResGroup4], (instregex "MOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000980def: InstRW<[HWWriteResGroup4], (instregex "MOVSDrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000981def: InstRW<[HWWriteResGroup4], (instregex "MOVSHDUPrr")>;
982def: InstRW<[HWWriteResGroup4], (instregex "MOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000983def: InstRW<[HWWriteResGroup4], (instregex "MOVSSrr(_REV)?")>;
984def: InstRW<[HWWriteResGroup4], (instregex "MOVUPDrr(_REV)?")>;
985def: InstRW<[HWWriteResGroup4], (instregex "MOVUPSrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000986def: InstRW<[HWWriteResGroup4], (instregex "ORPDrr")>;
987def: InstRW<[HWWriteResGroup4], (instregex "ORPSrr")>;
988def: InstRW<[HWWriteResGroup4], (instregex "PACKSSDWrr")>;
989def: InstRW<[HWWriteResGroup4], (instregex "PACKSSWBrr")>;
990def: InstRW<[HWWriteResGroup4], (instregex "PACKUSDWrr")>;
991def: InstRW<[HWWriteResGroup4], (instregex "PACKUSWBrr")>;
992def: InstRW<[HWWriteResGroup4], (instregex "PALIGNRrri")>;
993def: InstRW<[HWWriteResGroup4], (instregex "PBLENDWrri")>;
994def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXBDrr")>;
995def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXBQrr")>;
996def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXBWrr")>;
997def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXDQrr")>;
998def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXWDrr")>;
999def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXWQrr")>;
1000def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXBDrr")>;
1001def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXBQrr")>;
1002def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXBWrr")>;
1003def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXDQrr")>;
1004def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXWDrr")>;
1005def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXWQrr")>;
1006def: InstRW<[HWWriteResGroup4], (instregex "PSHUFBrr")>;
1007def: InstRW<[HWWriteResGroup4], (instregex "PSHUFDri")>;
1008def: InstRW<[HWWriteResGroup4], (instregex "PSHUFHWri")>;
1009def: InstRW<[HWWriteResGroup4], (instregex "PSHUFLWri")>;
1010def: InstRW<[HWWriteResGroup4], (instregex "PSLLDQri")>;
1011def: InstRW<[HWWriteResGroup4], (instregex "PSRLDQri")>;
1012def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHBWrr")>;
1013def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHDQrr")>;
1014def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHQDQrr")>;
1015def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHWDrr")>;
1016def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLBWrr")>;
1017def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLDQrr")>;
1018def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLQDQrr")>;
1019def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLWDrr")>;
1020def: InstRW<[HWWriteResGroup4], (instregex "SHUFPDrri")>;
1021def: InstRW<[HWWriteResGroup4], (instregex "SHUFPSrri")>;
1022def: InstRW<[HWWriteResGroup4], (instregex "UNPCKHPDrr")>;
1023def: InstRW<[HWWriteResGroup4], (instregex "UNPCKHPSrr")>;
1024def: InstRW<[HWWriteResGroup4], (instregex "UNPCKLPDrr")>;
1025def: InstRW<[HWWriteResGroup4], (instregex "UNPCKLPSrr")>;
1026def: InstRW<[HWWriteResGroup4], (instregex "VANDNPDYrr")>;
1027def: InstRW<[HWWriteResGroup4], (instregex "VANDNPDrr")>;
1028def: InstRW<[HWWriteResGroup4], (instregex "VANDNPSYrr")>;
1029def: InstRW<[HWWriteResGroup4], (instregex "VANDNPSrr")>;
1030def: InstRW<[HWWriteResGroup4], (instregex "VANDPDYrr")>;
1031def: InstRW<[HWWriteResGroup4], (instregex "VANDPDrr")>;
1032def: InstRW<[HWWriteResGroup4], (instregex "VANDPSYrr")>;
1033def: InstRW<[HWWriteResGroup4], (instregex "VANDPSrr")>;
1034def: InstRW<[HWWriteResGroup4], (instregex "VBROADCASTSSrr")>;
1035def: InstRW<[HWWriteResGroup4], (instregex "VINSERTPSrr")>;
1036def: InstRW<[HWWriteResGroup4], (instregex "VMOV64toPQIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001037def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPDYrr(_REV)?")>;
1038def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPDrr(_REV)?")>;
1039def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPSYrr(_REV)?")>;
1040def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPSrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001041def: InstRW<[HWWriteResGroup4], (instregex "VMOVDDUPYrr")>;
1042def: InstRW<[HWWriteResGroup4], (instregex "VMOVDDUPrr")>;
1043def: InstRW<[HWWriteResGroup4], (instregex "VMOVDI2PDIrr")>;
1044def: InstRW<[HWWriteResGroup4], (instregex "VMOVHLPSrr")>;
1045def: InstRW<[HWWriteResGroup4], (instregex "VMOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001046def: InstRW<[HWWriteResGroup4], (instregex "VMOVSDrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001047def: InstRW<[HWWriteResGroup4], (instregex "VMOVSHDUPYrr")>;
1048def: InstRW<[HWWriteResGroup4], (instregex "VMOVSHDUPrr")>;
1049def: InstRW<[HWWriteResGroup4], (instregex "VMOVSLDUPYrr")>;
1050def: InstRW<[HWWriteResGroup4], (instregex "VMOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001051def: InstRW<[HWWriteResGroup4], (instregex "VMOVSSrr(_REV)?")>;
1052def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPDYrr(_REV)?")>;
1053def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPDrr(_REV)?")>;
1054def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPSYrr(_REV)?")>;
1055def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPSrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001056def: InstRW<[HWWriteResGroup4], (instregex "VORPDYrr")>;
1057def: InstRW<[HWWriteResGroup4], (instregex "VORPDrr")>;
1058def: InstRW<[HWWriteResGroup4], (instregex "VORPSYrr")>;
1059def: InstRW<[HWWriteResGroup4], (instregex "VORPSrr")>;
1060def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSDWYrr")>;
1061def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSDWrr")>;
1062def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSWBYrr")>;
1063def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSWBrr")>;
1064def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSDWYrr")>;
1065def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSDWrr")>;
1066def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSWBYrr")>;
1067def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSWBrr")>;
1068def: InstRW<[HWWriteResGroup4], (instregex "VPALIGNRYrri")>;
1069def: InstRW<[HWWriteResGroup4], (instregex "VPALIGNRrri")>;
1070def: InstRW<[HWWriteResGroup4], (instregex "VPBLENDWYrri")>;
1071def: InstRW<[HWWriteResGroup4], (instregex "VPBLENDWrri")>;
1072def: InstRW<[HWWriteResGroup4], (instregex "VPBROADCASTDrr")>;
1073def: InstRW<[HWWriteResGroup4], (instregex "VPBROADCASTQrr")>;
1074def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDYri")>;
1075def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDYrr")>;
1076def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDri")>;
1077def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDrr")>;
1078def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSYri")>;
1079def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSYrr")>;
1080def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSri")>;
1081def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSrr")>;
1082def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXBDrr")>;
1083def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXBQrr")>;
1084def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXBWrr")>;
1085def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXDQrr")>;
1086def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXWDrr")>;
1087def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXWQrr")>;
1088def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXBDrr")>;
1089def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXBQrr")>;
1090def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXBWrr")>;
1091def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXDQrr")>;
1092def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXWDrr")>;
1093def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXWQrr")>;
1094def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFBYrr")>;
1095def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFBrr")>;
1096def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFDYri")>;
1097def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFDri")>;
1098def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFHWYri")>;
1099def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFHWri")>;
1100def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFLWYri")>;
1101def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFLWri")>;
1102def: InstRW<[HWWriteResGroup4], (instregex "VPSLLDQYri")>;
1103def: InstRW<[HWWriteResGroup4], (instregex "VPSLLDQri")>;
1104def: InstRW<[HWWriteResGroup4], (instregex "VPSRLDQYri")>;
1105def: InstRW<[HWWriteResGroup4], (instregex "VPSRLDQri")>;
1106def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHBWYrr")>;
1107def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHBWrr")>;
1108def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHDQYrr")>;
1109def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHDQrr")>;
1110def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHQDQYrr")>;
1111def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHQDQrr")>;
1112def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHWDYrr")>;
1113def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHWDrr")>;
1114def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLBWYrr")>;
1115def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLBWrr")>;
1116def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLDQYrr")>;
1117def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLDQrr")>;
1118def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLQDQYrr")>;
1119def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLQDQrr")>;
1120def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLWDYrr")>;
1121def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLWDrr")>;
1122def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPDYrri")>;
1123def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPDrri")>;
1124def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPSYrri")>;
1125def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPSrri")>;
1126def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPDYrr")>;
1127def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPDrr")>;
1128def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPSYrr")>;
1129def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPSrr")>;
1130def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPDYrr")>;
1131def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPDrr")>;
1132def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPSYrr")>;
1133def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPSrr")>;
1134def: InstRW<[HWWriteResGroup4], (instregex "VXORPDYrr")>;
1135def: InstRW<[HWWriteResGroup4], (instregex "VXORPDrr")>;
1136def: InstRW<[HWWriteResGroup4], (instregex "VXORPSYrr")>;
1137def: InstRW<[HWWriteResGroup4], (instregex "VXORPSrr")>;
1138def: InstRW<[HWWriteResGroup4], (instregex "XORPDrr")>;
1139def: InstRW<[HWWriteResGroup4], (instregex "XORPSrr")>;
1140
1141def HWWriteResGroup5 : SchedWriteRes<[HWPort6]> {
1142 let Latency = 1;
1143 let NumMicroOps = 1;
1144 let ResourceCycles = [1];
1145}
1146def: InstRW<[HWWriteResGroup5], (instregex "JMP(16|32|64)r")>;
1147
1148def HWWriteResGroup6 : SchedWriteRes<[HWPort01]> {
1149 let Latency = 1;
1150 let NumMicroOps = 1;
1151 let ResourceCycles = [1];
1152}
1153def: InstRW<[HWWriteResGroup6], (instregex "FINCSTP")>;
1154def: InstRW<[HWWriteResGroup6], (instregex "FNOP")>;
1155
1156def HWWriteResGroup7 : SchedWriteRes<[HWPort06]> {
1157 let Latency = 1;
1158 let NumMicroOps = 1;
1159 let ResourceCycles = [1];
1160}
1161def: InstRW<[HWWriteResGroup7], (instregex "BT(16|32|64)ri8")>;
1162def: InstRW<[HWWriteResGroup7], (instregex "BT(16|32|64)rr")>;
1163def: InstRW<[HWWriteResGroup7], (instregex "BTC(16|32|64)ri8")>;
1164def: InstRW<[HWWriteResGroup7], (instregex "BTC(16|32|64)rr")>;
1165def: InstRW<[HWWriteResGroup7], (instregex "BTR(16|32|64)ri8")>;
1166def: InstRW<[HWWriteResGroup7], (instregex "BTR(16|32|64)rr")>;
1167def: InstRW<[HWWriteResGroup7], (instregex "BTS(16|32|64)ri8")>;
1168def: InstRW<[HWWriteResGroup7], (instregex "BTS(16|32|64)rr")>;
1169def: InstRW<[HWWriteResGroup7], (instregex "CDQ")>;
1170def: InstRW<[HWWriteResGroup7], (instregex "CQO")>;
1171def: InstRW<[HWWriteResGroup7], (instregex "JAE_1")>;
1172def: InstRW<[HWWriteResGroup7], (instregex "JAE_4")>;
1173def: InstRW<[HWWriteResGroup7], (instregex "JA_1")>;
1174def: InstRW<[HWWriteResGroup7], (instregex "JA_4")>;
1175def: InstRW<[HWWriteResGroup7], (instregex "JBE_1")>;
1176def: InstRW<[HWWriteResGroup7], (instregex "JBE_4")>;
1177def: InstRW<[HWWriteResGroup7], (instregex "JB_1")>;
1178def: InstRW<[HWWriteResGroup7], (instregex "JB_4")>;
1179def: InstRW<[HWWriteResGroup7], (instregex "JE_1")>;
1180def: InstRW<[HWWriteResGroup7], (instregex "JE_4")>;
1181def: InstRW<[HWWriteResGroup7], (instregex "JGE_1")>;
1182def: InstRW<[HWWriteResGroup7], (instregex "JGE_4")>;
1183def: InstRW<[HWWriteResGroup7], (instregex "JG_1")>;
1184def: InstRW<[HWWriteResGroup7], (instregex "JG_4")>;
1185def: InstRW<[HWWriteResGroup7], (instregex "JLE_1")>;
1186def: InstRW<[HWWriteResGroup7], (instregex "JLE_4")>;
1187def: InstRW<[HWWriteResGroup7], (instregex "JL_1")>;
1188def: InstRW<[HWWriteResGroup7], (instregex "JL_4")>;
1189def: InstRW<[HWWriteResGroup7], (instregex "JMP_1")>;
1190def: InstRW<[HWWriteResGroup7], (instregex "JMP_4")>;
1191def: InstRW<[HWWriteResGroup7], (instregex "JNE_1")>;
1192def: InstRW<[HWWriteResGroup7], (instregex "JNE_4")>;
1193def: InstRW<[HWWriteResGroup7], (instregex "JNO_1")>;
1194def: InstRW<[HWWriteResGroup7], (instregex "JNO_4")>;
1195def: InstRW<[HWWriteResGroup7], (instregex "JNP_1")>;
1196def: InstRW<[HWWriteResGroup7], (instregex "JNP_4")>;
1197def: InstRW<[HWWriteResGroup7], (instregex "JNS_1")>;
1198def: InstRW<[HWWriteResGroup7], (instregex "JNS_4")>;
1199def: InstRW<[HWWriteResGroup7], (instregex "JO_1")>;
1200def: InstRW<[HWWriteResGroup7], (instregex "JO_4")>;
1201def: InstRW<[HWWriteResGroup7], (instregex "JP_1")>;
1202def: InstRW<[HWWriteResGroup7], (instregex "JP_4")>;
1203def: InstRW<[HWWriteResGroup7], (instregex "JS_1")>;
1204def: InstRW<[HWWriteResGroup7], (instregex "JS_4")>;
1205def: InstRW<[HWWriteResGroup7], (instregex "RORX32ri")>;
1206def: InstRW<[HWWriteResGroup7], (instregex "RORX64ri")>;
1207def: InstRW<[HWWriteResGroup7], (instregex "SAR(16|32|64)r1")>;
1208def: InstRW<[HWWriteResGroup7], (instregex "SAR(16|32|64)ri")>;
1209def: InstRW<[HWWriteResGroup7], (instregex "SAR8r1")>;
1210def: InstRW<[HWWriteResGroup7], (instregex "SAR8ri")>;
1211def: InstRW<[HWWriteResGroup7], (instregex "SARX32rr")>;
1212def: InstRW<[HWWriteResGroup7], (instregex "SARX64rr")>;
1213def: InstRW<[HWWriteResGroup7], (instregex "SETAEr")>;
1214def: InstRW<[HWWriteResGroup7], (instregex "SETBr")>;
1215def: InstRW<[HWWriteResGroup7], (instregex "SETEr")>;
1216def: InstRW<[HWWriteResGroup7], (instregex "SETGEr")>;
1217def: InstRW<[HWWriteResGroup7], (instregex "SETGr")>;
1218def: InstRW<[HWWriteResGroup7], (instregex "SETLEr")>;
1219def: InstRW<[HWWriteResGroup7], (instregex "SETLr")>;
1220def: InstRW<[HWWriteResGroup7], (instregex "SETNEr")>;
1221def: InstRW<[HWWriteResGroup7], (instregex "SETNOr")>;
1222def: InstRW<[HWWriteResGroup7], (instregex "SETNPr")>;
1223def: InstRW<[HWWriteResGroup7], (instregex "SETNSr")>;
1224def: InstRW<[HWWriteResGroup7], (instregex "SETOr")>;
1225def: InstRW<[HWWriteResGroup7], (instregex "SETPr")>;
1226def: InstRW<[HWWriteResGroup7], (instregex "SETSr")>;
1227def: InstRW<[HWWriteResGroup7], (instregex "SHL(16|32|64)r1")>;
1228def: InstRW<[HWWriteResGroup7], (instregex "SHL(16|32|64)ri")>;
1229def: InstRW<[HWWriteResGroup7], (instregex "SHL8r1")>;
1230def: InstRW<[HWWriteResGroup7], (instregex "SHL8ri")>;
1231def: InstRW<[HWWriteResGroup7], (instregex "SHLX32rr")>;
1232def: InstRW<[HWWriteResGroup7], (instregex "SHLX64rr")>;
1233def: InstRW<[HWWriteResGroup7], (instregex "SHR(16|32|64)r1")>;
1234def: InstRW<[HWWriteResGroup7], (instregex "SHR(16|32|64)ri")>;
1235def: InstRW<[HWWriteResGroup7], (instregex "SHR8r1")>;
1236def: InstRW<[HWWriteResGroup7], (instregex "SHR8ri")>;
1237def: InstRW<[HWWriteResGroup7], (instregex "SHRX32rr")>;
1238def: InstRW<[HWWriteResGroup7], (instregex "SHRX64rr")>;
1239
1240def HWWriteResGroup8 : SchedWriteRes<[HWPort15]> {
1241 let Latency = 1;
1242 let NumMicroOps = 1;
1243 let ResourceCycles = [1];
1244}
1245def: InstRW<[HWWriteResGroup8], (instregex "ANDN32rr")>;
1246def: InstRW<[HWWriteResGroup8], (instregex "ANDN64rr")>;
1247def: InstRW<[HWWriteResGroup8], (instregex "BLSI32rr")>;
1248def: InstRW<[HWWriteResGroup8], (instregex "BLSI64rr")>;
1249def: InstRW<[HWWriteResGroup8], (instregex "BLSMSK32rr")>;
1250def: InstRW<[HWWriteResGroup8], (instregex "BLSMSK64rr")>;
1251def: InstRW<[HWWriteResGroup8], (instregex "BLSR32rr")>;
1252def: InstRW<[HWWriteResGroup8], (instregex "BLSR64rr")>;
1253def: InstRW<[HWWriteResGroup8], (instregex "BZHI32rr")>;
1254def: InstRW<[HWWriteResGroup8], (instregex "BZHI64rr")>;
1255def: InstRW<[HWWriteResGroup8], (instregex "LEA(16|32|64)r")>;
1256def: InstRW<[HWWriteResGroup8], (instregex "MMX_PABSBrr64")>;
1257def: InstRW<[HWWriteResGroup8], (instregex "MMX_PABSDrr64")>;
1258def: InstRW<[HWWriteResGroup8], (instregex "MMX_PABSWrr64")>;
1259def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDBirr")>;
1260def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDDirr")>;
1261def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDQirr")>;
1262def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDSBirr")>;
1263def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDSWirr")>;
1264def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDUSBirr")>;
1265def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDUSWirr")>;
1266def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDWirr")>;
1267def: InstRW<[HWWriteResGroup8], (instregex "MMX_PAVGBirr")>;
1268def: InstRW<[HWWriteResGroup8], (instregex "MMX_PAVGWirr")>;
1269def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPEQBirr")>;
1270def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPEQDirr")>;
1271def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPEQWirr")>;
1272def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPGTBirr")>;
1273def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPGTDirr")>;
1274def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPGTWirr")>;
1275def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMAXSWirr")>;
1276def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMAXUBirr")>;
1277def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMINSWirr")>;
1278def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMINUBirr")>;
1279def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSIGNBrr64")>;
1280def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSIGNDrr64")>;
1281def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSIGNWrr64")>;
1282def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBBirr")>;
1283def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBDirr")>;
1284def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBQirr")>;
1285def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBSBirr")>;
1286def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBSWirr")>;
1287def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBUSBirr")>;
1288def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBUSWirr")>;
1289def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBWirr")>;
1290def: InstRW<[HWWriteResGroup8], (instregex "PABSBrr")>;
1291def: InstRW<[HWWriteResGroup8], (instregex "PABSDrr")>;
1292def: InstRW<[HWWriteResGroup8], (instregex "PABSWrr")>;
1293def: InstRW<[HWWriteResGroup8], (instregex "PADDBrr")>;
1294def: InstRW<[HWWriteResGroup8], (instregex "PADDDrr")>;
1295def: InstRW<[HWWriteResGroup8], (instregex "PADDQrr")>;
1296def: InstRW<[HWWriteResGroup8], (instregex "PADDSBrr")>;
1297def: InstRW<[HWWriteResGroup8], (instregex "PADDSWrr")>;
1298def: InstRW<[HWWriteResGroup8], (instregex "PADDUSBrr")>;
1299def: InstRW<[HWWriteResGroup8], (instregex "PADDUSWrr")>;
1300def: InstRW<[HWWriteResGroup8], (instregex "PADDWrr")>;
1301def: InstRW<[HWWriteResGroup8], (instregex "PAVGBrr")>;
1302def: InstRW<[HWWriteResGroup8], (instregex "PAVGWrr")>;
1303def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQBrr")>;
1304def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQDrr")>;
1305def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQQrr")>;
1306def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQWrr")>;
1307def: InstRW<[HWWriteResGroup8], (instregex "PCMPGTBrr")>;
1308def: InstRW<[HWWriteResGroup8], (instregex "PCMPGTDrr")>;
1309def: InstRW<[HWWriteResGroup8], (instregex "PCMPGTWrr")>;
1310def: InstRW<[HWWriteResGroup8], (instregex "PMAXSBrr")>;
1311def: InstRW<[HWWriteResGroup8], (instregex "PMAXSDrr")>;
1312def: InstRW<[HWWriteResGroup8], (instregex "PMAXSWrr")>;
1313def: InstRW<[HWWriteResGroup8], (instregex "PMAXUBrr")>;
1314def: InstRW<[HWWriteResGroup8], (instregex "PMAXUDrr")>;
1315def: InstRW<[HWWriteResGroup8], (instregex "PMAXUWrr")>;
1316def: InstRW<[HWWriteResGroup8], (instregex "PMINSBrr")>;
1317def: InstRW<[HWWriteResGroup8], (instregex "PMINSDrr")>;
1318def: InstRW<[HWWriteResGroup8], (instregex "PMINSWrr")>;
1319def: InstRW<[HWWriteResGroup8], (instregex "PMINUBrr")>;
1320def: InstRW<[HWWriteResGroup8], (instregex "PMINUDrr")>;
1321def: InstRW<[HWWriteResGroup8], (instregex "PMINUWrr")>;
1322def: InstRW<[HWWriteResGroup8], (instregex "PSIGNBrr128")>;
1323def: InstRW<[HWWriteResGroup8], (instregex "PSIGNDrr128")>;
1324def: InstRW<[HWWriteResGroup8], (instregex "PSIGNWrr128")>;
1325def: InstRW<[HWWriteResGroup8], (instregex "PSUBBrr")>;
1326def: InstRW<[HWWriteResGroup8], (instregex "PSUBDrr")>;
1327def: InstRW<[HWWriteResGroup8], (instregex "PSUBQrr")>;
1328def: InstRW<[HWWriteResGroup8], (instregex "PSUBSBrr")>;
1329def: InstRW<[HWWriteResGroup8], (instregex "PSUBSWrr")>;
1330def: InstRW<[HWWriteResGroup8], (instregex "PSUBUSBrr")>;
1331def: InstRW<[HWWriteResGroup8], (instregex "PSUBUSWrr")>;
1332def: InstRW<[HWWriteResGroup8], (instregex "PSUBWrr")>;
1333def: InstRW<[HWWriteResGroup8], (instregex "VPABSBYrr")>;
1334def: InstRW<[HWWriteResGroup8], (instregex "VPABSBrr")>;
1335def: InstRW<[HWWriteResGroup8], (instregex "VPABSDYrr")>;
1336def: InstRW<[HWWriteResGroup8], (instregex "VPABSDrr")>;
1337def: InstRW<[HWWriteResGroup8], (instregex "VPABSWYrr")>;
1338def: InstRW<[HWWriteResGroup8], (instregex "VPABSWrr")>;
1339def: InstRW<[HWWriteResGroup8], (instregex "VPADDBYrr")>;
1340def: InstRW<[HWWriteResGroup8], (instregex "VPADDBrr")>;
1341def: InstRW<[HWWriteResGroup8], (instregex "VPADDDYrr")>;
1342def: InstRW<[HWWriteResGroup8], (instregex "VPADDDrr")>;
1343def: InstRW<[HWWriteResGroup8], (instregex "VPADDQYrr")>;
1344def: InstRW<[HWWriteResGroup8], (instregex "VPADDQrr")>;
1345def: InstRW<[HWWriteResGroup8], (instregex "VPADDSBYrr")>;
1346def: InstRW<[HWWriteResGroup8], (instregex "VPADDSBrr")>;
1347def: InstRW<[HWWriteResGroup8], (instregex "VPADDSWYrr")>;
1348def: InstRW<[HWWriteResGroup8], (instregex "VPADDSWrr")>;
1349def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSBYrr")>;
1350def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSBrr")>;
1351def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSWYrr")>;
1352def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSWrr")>;
1353def: InstRW<[HWWriteResGroup8], (instregex "VPADDWYrr")>;
1354def: InstRW<[HWWriteResGroup8], (instregex "VPADDWrr")>;
1355def: InstRW<[HWWriteResGroup8], (instregex "VPAVGBYrr")>;
1356def: InstRW<[HWWriteResGroup8], (instregex "VPAVGBrr")>;
1357def: InstRW<[HWWriteResGroup8], (instregex "VPAVGWYrr")>;
1358def: InstRW<[HWWriteResGroup8], (instregex "VPAVGWrr")>;
1359def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQBYrr")>;
1360def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQBrr")>;
1361def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQDYrr")>;
1362def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQDrr")>;
1363def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQQYrr")>;
1364def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQQrr")>;
1365def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQWYrr")>;
1366def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQWrr")>;
1367def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTBYrr")>;
1368def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTBrr")>;
1369def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTDYrr")>;
1370def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTDrr")>;
1371def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTWYrr")>;
1372def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTWrr")>;
1373def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSBYrr")>;
1374def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSBrr")>;
1375def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSDYrr")>;
1376def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSDrr")>;
1377def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSWYrr")>;
1378def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSWrr")>;
1379def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUBYrr")>;
1380def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUBrr")>;
1381def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUDYrr")>;
1382def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUDrr")>;
1383def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUWYrr")>;
1384def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUWrr")>;
1385def: InstRW<[HWWriteResGroup8], (instregex "VPMINSBYrr")>;
1386def: InstRW<[HWWriteResGroup8], (instregex "VPMINSBrr")>;
1387def: InstRW<[HWWriteResGroup8], (instregex "VPMINSDYrr")>;
1388def: InstRW<[HWWriteResGroup8], (instregex "VPMINSDrr")>;
1389def: InstRW<[HWWriteResGroup8], (instregex "VPMINSWYrr")>;
1390def: InstRW<[HWWriteResGroup8], (instregex "VPMINSWrr")>;
1391def: InstRW<[HWWriteResGroup8], (instregex "VPMINUBYrr")>;
1392def: InstRW<[HWWriteResGroup8], (instregex "VPMINUBrr")>;
1393def: InstRW<[HWWriteResGroup8], (instregex "VPMINUDYrr")>;
1394def: InstRW<[HWWriteResGroup8], (instregex "VPMINUDrr")>;
1395def: InstRW<[HWWriteResGroup8], (instregex "VPMINUWYrr")>;
1396def: InstRW<[HWWriteResGroup8], (instregex "VPMINUWrr")>;
1397def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNBYrr256")>;
1398def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNBrr128")>;
1399def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNDYrr256")>;
1400def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNDrr128")>;
1401def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNWYrr256")>;
1402def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNWrr128")>;
1403def: InstRW<[HWWriteResGroup8], (instregex "VPSUBBYrr")>;
1404def: InstRW<[HWWriteResGroup8], (instregex "VPSUBBrr")>;
1405def: InstRW<[HWWriteResGroup8], (instregex "VPSUBDYrr")>;
1406def: InstRW<[HWWriteResGroup8], (instregex "VPSUBDrr")>;
1407def: InstRW<[HWWriteResGroup8], (instregex "VPSUBQYrr")>;
1408def: InstRW<[HWWriteResGroup8], (instregex "VPSUBQrr")>;
1409def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSBYrr")>;
1410def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSBrr")>;
1411def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSWYrr")>;
1412def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSWrr")>;
1413def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSBYrr")>;
1414def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSBrr")>;
1415def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSWYrr")>;
1416def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSWrr")>;
1417def: InstRW<[HWWriteResGroup8], (instregex "VPSUBWYrr")>;
1418def: InstRW<[HWWriteResGroup8], (instregex "VPSUBWrr")>;
1419
1420def HWWriteResGroup9 : SchedWriteRes<[HWPort015]> {
1421 let Latency = 1;
1422 let NumMicroOps = 1;
1423 let ResourceCycles = [1];
1424}
1425def: InstRW<[HWWriteResGroup9], (instregex "BLENDPDrri")>;
1426def: InstRW<[HWWriteResGroup9], (instregex "BLENDPSrri")>;
1427def: InstRW<[HWWriteResGroup9], (instregex "MMX_MOVD64from64rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001428def: InstRW<[HWWriteResGroup9], (instregex "MMX_MOVQ64rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001429def: InstRW<[HWWriteResGroup9], (instregex "MMX_PANDNirr")>;
1430def: InstRW<[HWWriteResGroup9], (instregex "MMX_PANDirr")>;
1431def: InstRW<[HWWriteResGroup9], (instregex "MMX_PORirr")>;
1432def: InstRW<[HWWriteResGroup9], (instregex "MMX_PXORirr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001433def: InstRW<[HWWriteResGroup9], (instregex "MOVDQArr(_REV)?")>;
1434def: InstRW<[HWWriteResGroup9], (instregex "MOVDQUrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001435def: InstRW<[HWWriteResGroup9], (instregex "MOVPQI2QIrr")>;
1436def: InstRW<[HWWriteResGroup9], (instregex "PANDNrr")>;
1437def: InstRW<[HWWriteResGroup9], (instregex "PANDrr")>;
1438def: InstRW<[HWWriteResGroup9], (instregex "PORrr")>;
1439def: InstRW<[HWWriteResGroup9], (instregex "PXORrr")>;
1440def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPDYrri")>;
1441def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPDrri")>;
1442def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPSYrri")>;
1443def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPSrri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001444def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQAYrr(_REV)?")>;
1445def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQArr(_REV)?")>;
1446def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQUYrr(_REV)?")>;
1447def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQUrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001448def: InstRW<[HWWriteResGroup9], (instregex "VMOVPQI2QIrr")>;
1449def: InstRW<[HWWriteResGroup9], (instregex "VMOVZPQILo2PQIrr")>;
1450def: InstRW<[HWWriteResGroup9], (instregex "VPANDNYrr")>;
1451def: InstRW<[HWWriteResGroup9], (instregex "VPANDNrr")>;
1452def: InstRW<[HWWriteResGroup9], (instregex "VPANDYrr")>;
1453def: InstRW<[HWWriteResGroup9], (instregex "VPANDrr")>;
1454def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDDYrri")>;
1455def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDDrri")>;
1456def: InstRW<[HWWriteResGroup9], (instregex "VPORYrr")>;
1457def: InstRW<[HWWriteResGroup9], (instregex "VPORrr")>;
1458def: InstRW<[HWWriteResGroup9], (instregex "VPXORYrr")>;
1459def: InstRW<[HWWriteResGroup9], (instregex "VPXORrr")>;
1460
1461def HWWriteResGroup10 : SchedWriteRes<[HWPort0156]> {
1462 let Latency = 1;
1463 let NumMicroOps = 1;
1464 let ResourceCycles = [1];
1465}
1466def: InstRW<[HWWriteResGroup10], (instregex "ADD(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001467def: InstRW<[HWWriteResGroup10], (instregex "ADD(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001468def: InstRW<[HWWriteResGroup10], (instregex "ADD8i8")>;
1469def: InstRW<[HWWriteResGroup10], (instregex "ADD8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001470def: InstRW<[HWWriteResGroup10], (instregex "ADD8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001471def: InstRW<[HWWriteResGroup10], (instregex "AND(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001472def: InstRW<[HWWriteResGroup10], (instregex "AND(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001473def: InstRW<[HWWriteResGroup10], (instregex "AND8i8")>;
1474def: InstRW<[HWWriteResGroup10], (instregex "AND8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001475def: InstRW<[HWWriteResGroup10], (instregex "AND8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001476def: InstRW<[HWWriteResGroup10], (instregex "CBW")>;
1477def: InstRW<[HWWriteResGroup10], (instregex "CLC")>;
1478def: InstRW<[HWWriteResGroup10], (instregex "CMC")>;
1479def: InstRW<[HWWriteResGroup10], (instregex "CMP(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001480def: InstRW<[HWWriteResGroup10], (instregex "CMP(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001481def: InstRW<[HWWriteResGroup10], (instregex "CMP8i8")>;
1482def: InstRW<[HWWriteResGroup10], (instregex "CMP8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001483def: InstRW<[HWWriteResGroup10], (instregex "CMP8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001484def: InstRW<[HWWriteResGroup10], (instregex "CWDE")>;
1485def: InstRW<[HWWriteResGroup10], (instregex "DEC(16|32|64)r")>;
1486def: InstRW<[HWWriteResGroup10], (instregex "DEC8r")>;
1487def: InstRW<[HWWriteResGroup10], (instregex "INC(16|32|64)r")>;
1488def: InstRW<[HWWriteResGroup10], (instregex "INC8r")>;
1489def: InstRW<[HWWriteResGroup10], (instregex "LAHF")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001490def: InstRW<[HWWriteResGroup10], (instregex "MOV(16|32|64)rr(_REV)?")>;
1491def: InstRW<[HWWriteResGroup10], (instregex "MOV8ri(_alt)?")>;
1492def: InstRW<[HWWriteResGroup10], (instregex "MOV8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001493def: InstRW<[HWWriteResGroup10], (instregex "MOVSX(16|32|64)rr16")>;
1494def: InstRW<[HWWriteResGroup10], (instregex "MOVSX(16|32|64)rr32")>;
1495def: InstRW<[HWWriteResGroup10], (instregex "MOVSX(16|32|64)rr8")>;
1496def: InstRW<[HWWriteResGroup10], (instregex "MOVZX(16|32|64)rr16")>;
1497def: InstRW<[HWWriteResGroup10], (instregex "MOVZX(16|32|64)rr8")>;
1498def: InstRW<[HWWriteResGroup10], (instregex "NEG(16|32|64)r")>;
1499def: InstRW<[HWWriteResGroup10], (instregex "NEG8r")>;
1500def: InstRW<[HWWriteResGroup10], (instregex "NOOP")>;
1501def: InstRW<[HWWriteResGroup10], (instregex "NOT(16|32|64)r")>;
1502def: InstRW<[HWWriteResGroup10], (instregex "NOT8r")>;
1503def: InstRW<[HWWriteResGroup10], (instregex "OR(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001504def: InstRW<[HWWriteResGroup10], (instregex "OR(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001505def: InstRW<[HWWriteResGroup10], (instregex "OR8i8")>;
1506def: InstRW<[HWWriteResGroup10], (instregex "OR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001507def: InstRW<[HWWriteResGroup10], (instregex "OR8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001508def: InstRW<[HWWriteResGroup10], (instregex "SAHF")>;
1509def: InstRW<[HWWriteResGroup10], (instregex "SGDT64m")>;
1510def: InstRW<[HWWriteResGroup10], (instregex "SIDT64m")>;
1511def: InstRW<[HWWriteResGroup10], (instregex "SLDT64m")>;
1512def: InstRW<[HWWriteResGroup10], (instregex "SMSW16m")>;
1513def: InstRW<[HWWriteResGroup10], (instregex "STC")>;
1514def: InstRW<[HWWriteResGroup10], (instregex "STRm")>;
1515def: InstRW<[HWWriteResGroup10], (instregex "SUB(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001516def: InstRW<[HWWriteResGroup10], (instregex "SUB(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001517def: InstRW<[HWWriteResGroup10], (instregex "SUB8i8")>;
1518def: InstRW<[HWWriteResGroup10], (instregex "SUB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001519def: InstRW<[HWWriteResGroup10], (instregex "SUB8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001520def: InstRW<[HWWriteResGroup10], (instregex "SYSCALL")>;
1521def: InstRW<[HWWriteResGroup10], (instregex "TEST(16|32|64)rr")>;
1522def: InstRW<[HWWriteResGroup10], (instregex "TEST8i8")>;
1523def: InstRW<[HWWriteResGroup10], (instregex "TEST8ri")>;
1524def: InstRW<[HWWriteResGroup10], (instregex "TEST8rr")>;
1525def: InstRW<[HWWriteResGroup10], (instregex "XCHG(16|32|64)rr")>;
1526def: InstRW<[HWWriteResGroup10], (instregex "XOR(16|32|64)ri8")>;
1527def: InstRW<[HWWriteResGroup10], (instregex "XOR(16|32|64)rr")>;
1528def: InstRW<[HWWriteResGroup10], (instregex "XOR8i8")>;
1529def: InstRW<[HWWriteResGroup10], (instregex "XOR8ri")>;
1530def: InstRW<[HWWriteResGroup10], (instregex "XOR8rr")>;
1531
1532def HWWriteResGroup11 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001533 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001534 let NumMicroOps = 2;
1535 let ResourceCycles = [1,1];
1536}
1537def: InstRW<[HWWriteResGroup11], (instregex "CVTPS2PDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001538def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSLLDrm")>;
1539def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSLLQrm")>;
1540def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSLLWrm")>;
1541def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRADrm")>;
1542def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRAWrm")>;
1543def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRLDrm")>;
1544def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRLQrm")>;
1545def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRLWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001546def: InstRW<[HWWriteResGroup11], (instregex "VCVTPH2PSrm")>;
1547def: InstRW<[HWWriteResGroup11], (instregex "VCVTPS2PDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001548
Gadi Haber2cf601f2017-12-08 09:48:44 +00001549def HWWriteResGroup11_1 : SchedWriteRes<[HWPort0,HWPort23]> {
1550 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001551 let NumMicroOps = 2;
1552 let ResourceCycles = [1,1];
1553}
Gadi Haber2cf601f2017-12-08 09:48:44 +00001554def: InstRW<[HWWriteResGroup11_1], (instregex "CVTSS2SDrm")>;
1555def: InstRW<[HWWriteResGroup11_1], (instregex "VCVTPH2PSYrm")>;
1556def: InstRW<[HWWriteResGroup11_1], (instregex "VCVTSS2SDrm")>;
1557def: InstRW<[HWWriteResGroup11_1], (instregex "VPSLLVQrm")>;
1558def: InstRW<[HWWriteResGroup11_1], (instregex "VPSRLVQrm")>;
1559def: InstRW<[HWWriteResGroup11_1], (instregex "VTESTPDrm")>;
1560def: InstRW<[HWWriteResGroup11_1], (instregex "VTESTPSrm")>;
1561
1562def HWWriteResGroup11_2 : SchedWriteRes<[HWPort0,HWPort23]> {
1563 let Latency = 8;
1564 let NumMicroOps = 2;
1565 let ResourceCycles = [1,1];
1566}
1567def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLDYrm")>;
1568def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLQYrm")>;
1569def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLVQYrm")>;
1570def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLWYrm")>;
1571def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRADYrm")>;
1572def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRAWYrm")>;
1573def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLDYrm")>;
1574def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLQYrm")>;
1575def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLVQYrm")>;
1576def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLWYrm")>;
1577def: InstRW<[HWWriteResGroup11_2], (instregex "VTESTPDYrm")>;
1578def: InstRW<[HWWriteResGroup11_2], (instregex "VTESTPSYrm")>;
1579
1580def HWWriteResGroup12 : SchedWriteRes<[HWPort1,HWPort23]> {
1581 let Latency = 8;
1582 let NumMicroOps = 2;
1583 let ResourceCycles = [1,1];
1584}
1585def: InstRW<[HWWriteResGroup12], (instregex "ADDSDrm")>;
1586def: InstRW<[HWWriteResGroup12], (instregex "ADDSSrm")>;
1587def: InstRW<[HWWriteResGroup12], (instregex "BSF(16|32|64)rm")>;
1588def: InstRW<[HWWriteResGroup12], (instregex "BSR(16|32|64)rm")>;
Craig Topper6c659102017-12-10 09:14:37 +00001589def: InstRW<[HWWriteResGroup12], (instregex "CMPSDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001590def: InstRW<[HWWriteResGroup12], (instregex "CMPSSrm")>;
1591def: InstRW<[HWWriteResGroup12], (instregex "COMISDrm")>;
1592def: InstRW<[HWWriteResGroup12], (instregex "COMISSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001593def: InstRW<[HWWriteResGroup12], (instregex "FCOM32m")>;
1594def: InstRW<[HWWriteResGroup12], (instregex "FCOM64m")>;
1595def: InstRW<[HWWriteResGroup12], (instregex "FCOMP32m")>;
1596def: InstRW<[HWWriteResGroup12], (instregex "FCOMP64m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001597def: InstRW<[HWWriteResGroup12], (instregex "IMUL(16|32|64)m")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001598def: InstRW<[HWWriteResGroup12], (instregex "IMUL(16|32|64)rm(i8)?")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001599def: InstRW<[HWWriteResGroup12], (instregex "IMUL8m")>;
1600def: InstRW<[HWWriteResGroup12], (instregex "LZCNT(16|32|64)rm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001601def: InstRW<[HWWriteResGroup12], (instregex "MAX(C?)SDrm")>;
1602def: InstRW<[HWWriteResGroup12], (instregex "MAX(C?)SSrm")>;
1603def: InstRW<[HWWriteResGroup12], (instregex "MIN(C?)SDrm")>;
1604def: InstRW<[HWWriteResGroup12], (instregex "MIN(C?)SSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001605def: InstRW<[HWWriteResGroup12], (instregex "MMX_CVTPI2PSirm")>;
1606def: InstRW<[HWWriteResGroup12], (instregex "MMX_CVTPS2PIirm")>;
1607def: InstRW<[HWWriteResGroup12], (instregex "MMX_CVTTPS2PIirm")>;
1608def: InstRW<[HWWriteResGroup12], (instregex "MUL(16|32|64)m")>;
1609def: InstRW<[HWWriteResGroup12], (instregex "MUL8m")>;
1610def: InstRW<[HWWriteResGroup12], (instregex "PDEP32rm")>;
1611def: InstRW<[HWWriteResGroup12], (instregex "PDEP64rm")>;
1612def: InstRW<[HWWriteResGroup12], (instregex "PEXT32rm")>;
1613def: InstRW<[HWWriteResGroup12], (instregex "PEXT64rm")>;
1614def: InstRW<[HWWriteResGroup12], (instregex "POPCNT(16|32|64)rm")>;
1615def: InstRW<[HWWriteResGroup12], (instregex "SUBSDrm")>;
1616def: InstRW<[HWWriteResGroup12], (instregex "SUBSSrm")>;
1617def: InstRW<[HWWriteResGroup12], (instregex "TZCNT(16|32|64)rm")>;
1618def: InstRW<[HWWriteResGroup12], (instregex "UCOMISDrm")>;
1619def: InstRW<[HWWriteResGroup12], (instregex "UCOMISSrm")>;
1620def: InstRW<[HWWriteResGroup12], (instregex "VADDSDrm")>;
1621def: InstRW<[HWWriteResGroup12], (instregex "VADDSSrm")>;
1622def: InstRW<[HWWriteResGroup12], (instregex "VCMPSDrm")>;
1623def: InstRW<[HWWriteResGroup12], (instregex "VCMPSSrm")>;
1624def: InstRW<[HWWriteResGroup12], (instregex "VCOMISDrm")>;
1625def: InstRW<[HWWriteResGroup12], (instregex "VCOMISSrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001626def: InstRW<[HWWriteResGroup12], (instregex "VMAX(C?)SDrm")>;
1627def: InstRW<[HWWriteResGroup12], (instregex "VMAX(C?)SSrm")>;
1628def: InstRW<[HWWriteResGroup12], (instregex "VMIN(C?)SDrm")>;
1629def: InstRW<[HWWriteResGroup12], (instregex "VMIN(C?)SSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001630def: InstRW<[HWWriteResGroup12], (instregex "VSUBSDrm")>;
1631def: InstRW<[HWWriteResGroup12], (instregex "VSUBSSrm")>;
1632def: InstRW<[HWWriteResGroup12], (instregex "VUCOMISDrm")>;
1633def: InstRW<[HWWriteResGroup12], (instregex "VUCOMISSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001634
1635def HWWriteResGroup13 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001636 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001637 let NumMicroOps = 2;
1638 let ResourceCycles = [1,1];
1639}
1640def: InstRW<[HWWriteResGroup13], (instregex "ANDNPDrm")>;
1641def: InstRW<[HWWriteResGroup13], (instregex "ANDNPSrm")>;
1642def: InstRW<[HWWriteResGroup13], (instregex "ANDPDrm")>;
1643def: InstRW<[HWWriteResGroup13], (instregex "ANDPSrm")>;
1644def: InstRW<[HWWriteResGroup13], (instregex "INSERTPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001645def: InstRW<[HWWriteResGroup13], (instregex "ORPDrm")>;
1646def: InstRW<[HWWriteResGroup13], (instregex "ORPSrm")>;
1647def: InstRW<[HWWriteResGroup13], (instregex "PACKSSDWrm")>;
1648def: InstRW<[HWWriteResGroup13], (instregex "PACKSSWBrm")>;
1649def: InstRW<[HWWriteResGroup13], (instregex "PACKUSDWrm")>;
1650def: InstRW<[HWWriteResGroup13], (instregex "PACKUSWBrm")>;
1651def: InstRW<[HWWriteResGroup13], (instregex "PALIGNRrmi")>;
1652def: InstRW<[HWWriteResGroup13], (instregex "PBLENDWrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001653def: InstRW<[HWWriteResGroup13], (instregex "PSHUFBrm")>;
1654def: InstRW<[HWWriteResGroup13], (instregex "PSHUFDmi")>;
1655def: InstRW<[HWWriteResGroup13], (instregex "PSHUFHWmi")>;
1656def: InstRW<[HWWriteResGroup13], (instregex "PSHUFLWmi")>;
1657def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHBWrm")>;
1658def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHDQrm")>;
1659def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHQDQrm")>;
1660def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHWDrm")>;
1661def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLBWrm")>;
1662def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLDQrm")>;
1663def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLQDQrm")>;
1664def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLWDrm")>;
1665def: InstRW<[HWWriteResGroup13], (instregex "SHUFPDrmi")>;
1666def: InstRW<[HWWriteResGroup13], (instregex "SHUFPSrmi")>;
1667def: InstRW<[HWWriteResGroup13], (instregex "UNPCKHPDrm")>;
1668def: InstRW<[HWWriteResGroup13], (instregex "UNPCKHPSrm")>;
1669def: InstRW<[HWWriteResGroup13], (instregex "UNPCKLPDrm")>;
1670def: InstRW<[HWWriteResGroup13], (instregex "UNPCKLPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001671def: InstRW<[HWWriteResGroup13], (instregex "VANDNPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001672def: InstRW<[HWWriteResGroup13], (instregex "VANDNPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001673def: InstRW<[HWWriteResGroup13], (instregex "VANDPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001674def: InstRW<[HWWriteResGroup13], (instregex "VANDPSrm")>;
1675def: InstRW<[HWWriteResGroup13], (instregex "VINSERTPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001676def: InstRW<[HWWriteResGroup13], (instregex "VORPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001677def: InstRW<[HWWriteResGroup13], (instregex "VORPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001678def: InstRW<[HWWriteResGroup13], (instregex "VPACKSSDWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001679def: InstRW<[HWWriteResGroup13], (instregex "VPACKSSWBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001680def: InstRW<[HWWriteResGroup13], (instregex "VPACKUSDWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001681def: InstRW<[HWWriteResGroup13], (instregex "VPACKUSWBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001682def: InstRW<[HWWriteResGroup13], (instregex "VPALIGNRrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001683def: InstRW<[HWWriteResGroup13], (instregex "VPBLENDWrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001684def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPDmi")>;
1685def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001686def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPSmi")>;
1687def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001688def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001689def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFDmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001690def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFHWmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001691def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFLWmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001692def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHBWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001693def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001694def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHQDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001695def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHWDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001696def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLBWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001697def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001698def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLQDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001699def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLWDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001700def: InstRW<[HWWriteResGroup13], (instregex "VSHUFPDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001701def: InstRW<[HWWriteResGroup13], (instregex "VSHUFPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001702def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKHPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001703def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKHPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001704def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKLPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001705def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKLPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001706def: InstRW<[HWWriteResGroup13], (instregex "VXORPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001707def: InstRW<[HWWriteResGroup13], (instregex "VXORPSrm")>;
1708def: InstRW<[HWWriteResGroup13], (instregex "XORPDrm")>;
1709def: InstRW<[HWWriteResGroup13], (instregex "XORPSrm")>;
1710
Gadi Haber2cf601f2017-12-08 09:48:44 +00001711def HWWriteResGroup13_1 : SchedWriteRes<[HWPort5,HWPort23]> {
1712 let Latency = 8;
1713 let NumMicroOps = 2;
1714 let ResourceCycles = [1,1];
1715}
1716def: InstRW<[HWWriteResGroup13_1], (instregex "VANDNPDYrm")>;
1717def: InstRW<[HWWriteResGroup13_1], (instregex "VANDNPSYrm")>;
1718def: InstRW<[HWWriteResGroup13_1], (instregex "VANDPDYrm")>;
1719def: InstRW<[HWWriteResGroup13_1], (instregex "VANDPSYrm")>;
1720def: InstRW<[HWWriteResGroup13_1], (instregex "VORPDYrm")>;
1721def: InstRW<[HWWriteResGroup13_1], (instregex "VORPSYrm")>;
1722def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKSSDWYrm")>;
1723def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKSSWBYrm")>;
1724def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKUSDWYrm")>;
1725def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKUSWBYrm")>;
1726def: InstRW<[HWWriteResGroup13_1], (instregex "VPALIGNRYrmi")>;
1727def: InstRW<[HWWriteResGroup13_1], (instregex "VPBLENDWYrmi")>;
1728def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPDYmi")>;
1729def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPDYrm")>;
1730def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPSYmi")>;
1731def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPSYrm")>;
1732def: InstRW<[HWWriteResGroup13_1], (instregex "VPMOVSXBDYrm")>;
1733def: InstRW<[HWWriteResGroup13_1], (instregex "VPMOVSXBQYrm")>;
1734def: InstRW<[HWWriteResGroup13_1], (instregex "VPMOVSXWQYrm")>;
1735def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFBYrm")>;
1736def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFDYmi")>;
1737def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFHWYmi")>;
1738def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFLWYmi")>;
1739def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHBWYrm")>;
1740def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHDQYrm")>;
1741def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHQDQYrm")>;
1742def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHWDYrm")>;
1743def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLBWYrm")>;
1744def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLDQYrm")>;
1745def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLQDQYrm")>;
1746def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLWDYrm")>;
1747def: InstRW<[HWWriteResGroup13_1], (instregex "VSHUFPDYrmi")>;
1748def: InstRW<[HWWriteResGroup13_1], (instregex "VSHUFPSYrmi")>;
1749def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKHPDYrm")>;
1750def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKHPSYrm")>;
1751def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKLPDYrm")>;
1752def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKLPSYrm")>;
1753def: InstRW<[HWWriteResGroup13_1], (instregex "VXORPDYrm")>;
1754def: InstRW<[HWWriteResGroup13_1], (instregex "VXORPSYrm")>;
1755
1756def HWWriteResGroup13_2 : SchedWriteRes<[HWPort5,HWPort23]> {
1757 let Latency = 6;
1758 let NumMicroOps = 2;
1759 let ResourceCycles = [1,1];
1760}
1761def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PALIGNR64irm")>;
1762def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PINSRWirmi")>;
1763def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PSHUFBrm64")>;
1764def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PSHUFWmi")>;
1765def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKHBWirm")>;
1766def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKHDQirm")>;
1767def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKHWDirm")>;
1768def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKLBWirm")>;
1769def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKLDQirm")>;
1770def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKLWDirm")>;
1771def: InstRW<[HWWriteResGroup13_2], (instregex "MOVHPDrm")>;
1772def: InstRW<[HWWriteResGroup13_2], (instregex "MOVHPSrm")>;
1773def: InstRW<[HWWriteResGroup13_2], (instregex "MOVLPDrm")>;
1774def: InstRW<[HWWriteResGroup13_2], (instregex "MOVLPSrm")>;
1775def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRBrm")>;
1776def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRDrm")>;
1777def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRQrm")>;
1778def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRWrmi")>;
1779def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXBDrm")>;
1780def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXBQrm")>;
1781def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXBWrm")>;
1782def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXDQrm")>;
1783def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXWDrm")>;
1784def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXWQrm")>;
1785def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXBDrm")>;
1786def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXBQrm")>;
1787def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXBWrm")>;
1788def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXDQrm")>;
1789def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXWDrm")>;
1790def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXWQrm")>;
1791def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVHPDrm")>;
1792def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVHPSrm")>;
1793def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVLPDrm")>;
1794def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVLPSrm")>;
1795def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRBrm")>;
1796def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRDrm")>;
1797def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRQrm")>;
1798def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRWrmi")>;
1799def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXBDrm")>;
1800def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXBQrm")>;
1801def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXBWrm")>;
1802def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXDQrm")>;
1803def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXWDrm")>;
1804def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXWQrm")>;
1805def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXBDrm")>;
1806def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXBQrm")>;
1807def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXBWrm")>;
1808def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXDQrm")>;
1809def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXWDrm")>;
1810def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXWQrm")>;
1811
Gadi Haberd76f7b82017-08-28 10:04:16 +00001812def HWWriteResGroup14 : SchedWriteRes<[HWPort6,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001813 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001814 let NumMicroOps = 2;
1815 let ResourceCycles = [1,1];
1816}
1817def: InstRW<[HWWriteResGroup14], (instregex "FARJMP64")>;
1818def: InstRW<[HWWriteResGroup14], (instregex "JMP(16|32|64)m")>;
1819
1820def HWWriteResGroup15 : SchedWriteRes<[HWPort23,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001821 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001822 let NumMicroOps = 2;
1823 let ResourceCycles = [1,1];
1824}
1825def: InstRW<[HWWriteResGroup15], (instregex "BT(16|32|64)mi8")>;
1826def: InstRW<[HWWriteResGroup15], (instregex "RORX32mi")>;
1827def: InstRW<[HWWriteResGroup15], (instregex "RORX64mi")>;
1828def: InstRW<[HWWriteResGroup15], (instregex "SARX32rm")>;
1829def: InstRW<[HWWriteResGroup15], (instregex "SARX64rm")>;
1830def: InstRW<[HWWriteResGroup15], (instregex "SHLX32rm")>;
1831def: InstRW<[HWWriteResGroup15], (instregex "SHLX64rm")>;
1832def: InstRW<[HWWriteResGroup15], (instregex "SHRX32rm")>;
1833def: InstRW<[HWWriteResGroup15], (instregex "SHRX64rm")>;
1834
1835def HWWriteResGroup16 : SchedWriteRes<[HWPort23,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001836 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001837 let NumMicroOps = 2;
1838 let ResourceCycles = [1,1];
1839}
1840def: InstRW<[HWWriteResGroup16], (instregex "ANDN32rm")>;
1841def: InstRW<[HWWriteResGroup16], (instregex "ANDN64rm")>;
1842def: InstRW<[HWWriteResGroup16], (instregex "BLSI32rm")>;
1843def: InstRW<[HWWriteResGroup16], (instregex "BLSI64rm")>;
1844def: InstRW<[HWWriteResGroup16], (instregex "BLSMSK32rm")>;
1845def: InstRW<[HWWriteResGroup16], (instregex "BLSMSK64rm")>;
1846def: InstRW<[HWWriteResGroup16], (instregex "BLSR32rm")>;
1847def: InstRW<[HWWriteResGroup16], (instregex "BLSR64rm")>;
1848def: InstRW<[HWWriteResGroup16], (instregex "BZHI32rm")>;
1849def: InstRW<[HWWriteResGroup16], (instregex "BZHI64rm")>;
1850def: InstRW<[HWWriteResGroup16], (instregex "MMX_PABSBrm64")>;
1851def: InstRW<[HWWriteResGroup16], (instregex "MMX_PABSDrm64")>;
1852def: InstRW<[HWWriteResGroup16], (instregex "MMX_PABSWrm64")>;
1853def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDBirm")>;
1854def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDDirm")>;
1855def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDQirm")>;
1856def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDSBirm")>;
1857def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDSWirm")>;
1858def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDUSBirm")>;
1859def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDUSWirm")>;
1860def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDWirm")>;
1861def: InstRW<[HWWriteResGroup16], (instregex "MMX_PAVGBirm")>;
1862def: InstRW<[HWWriteResGroup16], (instregex "MMX_PAVGWirm")>;
1863def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPEQBirm")>;
1864def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPEQDirm")>;
1865def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPEQWirm")>;
1866def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPGTBirm")>;
1867def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPGTDirm")>;
1868def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPGTWirm")>;
1869def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMAXSWirm")>;
1870def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMAXUBirm")>;
1871def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMINSWirm")>;
1872def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMINUBirm")>;
1873def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSIGNBrm64")>;
1874def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSIGNDrm64")>;
1875def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSIGNWrm64")>;
1876def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBBirm")>;
1877def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBDirm")>;
1878def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBQirm")>;
1879def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBSBirm")>;
1880def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBSWirm")>;
1881def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBUSBirm")>;
1882def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBUSWirm")>;
1883def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBWirm")>;
1884def: InstRW<[HWWriteResGroup16], (instregex "MOVBE(16|32|64)rm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001885
1886def HWWriteResGroup16_1 : SchedWriteRes<[HWPort23,HWPort15]> {
1887 let Latency = 7;
1888 let NumMicroOps = 2;
1889 let ResourceCycles = [1,1];
1890}
1891def: InstRW<[HWWriteResGroup16_1], (instregex "PABSBrm")>;
1892def: InstRW<[HWWriteResGroup16_1], (instregex "PABSDrm")>;
1893def: InstRW<[HWWriteResGroup16_1], (instregex "PABSWrm")>;
1894def: InstRW<[HWWriteResGroup16_1], (instregex "PADDBrm")>;
1895def: InstRW<[HWWriteResGroup16_1], (instregex "PADDDrm")>;
1896def: InstRW<[HWWriteResGroup16_1], (instregex "PADDQrm")>;
1897def: InstRW<[HWWriteResGroup16_1], (instregex "PADDSBrm")>;
1898def: InstRW<[HWWriteResGroup16_1], (instregex "PADDSWrm")>;
1899def: InstRW<[HWWriteResGroup16_1], (instregex "PADDUSBrm")>;
1900def: InstRW<[HWWriteResGroup16_1], (instregex "PADDUSWrm")>;
1901def: InstRW<[HWWriteResGroup16_1], (instregex "PADDWrm")>;
1902def: InstRW<[HWWriteResGroup16_1], (instregex "PAVGBrm")>;
1903def: InstRW<[HWWriteResGroup16_1], (instregex "PAVGWrm")>;
1904def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQBrm")>;
1905def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQDrm")>;
1906def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQQrm")>;
1907def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQWrm")>;
1908def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPGTBrm")>;
1909def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPGTDrm")>;
1910def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPGTWrm")>;
1911def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXSBrm")>;
1912def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXSDrm")>;
1913def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXSWrm")>;
1914def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXUBrm")>;
1915def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXUDrm")>;
1916def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXUWrm")>;
1917def: InstRW<[HWWriteResGroup16_1], (instregex "PMINSBrm")>;
1918def: InstRW<[HWWriteResGroup16_1], (instregex "PMINSDrm")>;
1919def: InstRW<[HWWriteResGroup16_1], (instregex "PMINSWrm")>;
1920def: InstRW<[HWWriteResGroup16_1], (instregex "PMINUBrm")>;
1921def: InstRW<[HWWriteResGroup16_1], (instregex "PMINUDrm")>;
1922def: InstRW<[HWWriteResGroup16_1], (instregex "PMINUWrm")>;
1923def: InstRW<[HWWriteResGroup16_1], (instregex "PSIGNBrm128")>;
1924def: InstRW<[HWWriteResGroup16_1], (instregex "PSIGNDrm128")>;
1925def: InstRW<[HWWriteResGroup16_1], (instregex "PSIGNWrm128")>;
1926def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBBrm")>;
1927def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBDrm")>;
1928def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBQrm")>;
1929def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBSBrm")>;
1930def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBSWrm")>;
1931def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBUSBrm")>;
1932def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBUSWrm")>;
1933def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBWrm")>;
1934def: InstRW<[HWWriteResGroup16_1], (instregex "VPABSBrm")>;
1935def: InstRW<[HWWriteResGroup16_1], (instregex "VPABSDrm")>;
1936def: InstRW<[HWWriteResGroup16_1], (instregex "VPABSWrm")>;
1937def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDBrm")>;
1938def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDDrm")>;
1939def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDQrm")>;
1940def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDSBrm")>;
1941def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDSWrm")>;
1942def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDUSBrm")>;
1943def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDUSWrm")>;
1944def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDWrm")>;
1945def: InstRW<[HWWriteResGroup16_1], (instregex "VPAVGBrm")>;
1946def: InstRW<[HWWriteResGroup16_1], (instregex "VPAVGWrm")>;
1947def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQBrm")>;
1948def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQDrm")>;
1949def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQQrm")>;
1950def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQWrm")>;
1951def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPGTBrm")>;
1952def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPGTDrm")>;
1953def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPGTWrm")>;
1954def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXSBrm")>;
1955def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXSDrm")>;
1956def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXSWrm")>;
1957def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXUBrm")>;
1958def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXUDrm")>;
1959def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXUWrm")>;
1960def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINSBrm")>;
1961def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINSDrm")>;
1962def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINSWrm")>;
1963def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINUBrm")>;
1964def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINUDrm")>;
1965def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINUWrm")>;
1966def: InstRW<[HWWriteResGroup16_1], (instregex "VPSIGNBrm128")>;
1967def: InstRW<[HWWriteResGroup16_1], (instregex "VPSIGNDrm128")>;
1968def: InstRW<[HWWriteResGroup16_1], (instregex "VPSIGNWrm128")>;
1969def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBBrm")>;
1970def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBDrm")>;
1971def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBQrm")>;
1972def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBSBrm")>;
1973def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBSWrm")>;
1974def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBUSBrm")>;
1975def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBUSWrm")>;
1976def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBWrm")>;
1977
1978def HWWriteResGroup16_2 : SchedWriteRes<[HWPort23,HWPort15]> {
1979 let Latency = 8;
1980 let NumMicroOps = 2;
1981 let ResourceCycles = [1,1];
1982}
1983def: InstRW<[HWWriteResGroup16_2], (instregex "VPABSBYrm")>;
1984def: InstRW<[HWWriteResGroup16_2], (instregex "VPABSDYrm")>;
1985def: InstRW<[HWWriteResGroup16_2], (instregex "VPABSWYrm")>;
1986def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDBYrm")>;
1987def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDDYrm")>;
1988def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDQYrm")>;
1989def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDSBYrm")>;
1990def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDSWYrm")>;
1991def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDUSBYrm")>;
1992def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDUSWYrm")>;
1993def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDWYrm")>;
1994def: InstRW<[HWWriteResGroup16_2], (instregex "VPAVGBYrm")>;
1995def: InstRW<[HWWriteResGroup16_2], (instregex "VPAVGWYrm")>;
1996def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQBYrm")>;
1997def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQDYrm")>;
1998def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQQYrm")>;
1999def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQWYrm")>;
2000def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPGTBYrm")>;
2001def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPGTDYrm")>;
2002def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPGTWYrm")>;
2003def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXSBYrm")>;
2004def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXSDYrm")>;
2005def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXSWYrm")>;
2006def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXUBYrm")>;
2007def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXUDYrm")>;
2008def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXUWYrm")>;
2009def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINSBYrm")>;
2010def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINSDYrm")>;
2011def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINSWYrm")>;
2012def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINUBYrm")>;
2013def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINUDYrm")>;
2014def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINUWYrm")>;
2015def: InstRW<[HWWriteResGroup16_2], (instregex "VPSIGNBYrm256")>;
2016def: InstRW<[HWWriteResGroup16_2], (instregex "VPSIGNDYrm256")>;
2017def: InstRW<[HWWriteResGroup16_2], (instregex "VPSIGNWYrm256")>;
2018def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBBYrm")>;
2019def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBDYrm")>;
2020def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBQYrm")>;
2021def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBSBYrm")>;
2022def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBSWYrm")>;
2023def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBUSBYrm")>;
2024def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBUSWYrm")>;
2025def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBWYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002026
2027def HWWriteResGroup17 : SchedWriteRes<[HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002028 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002029 let NumMicroOps = 2;
2030 let ResourceCycles = [1,1];
2031}
2032def: InstRW<[HWWriteResGroup17], (instregex "BLENDPDrmi")>;
2033def: InstRW<[HWWriteResGroup17], (instregex "BLENDPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002034def: InstRW<[HWWriteResGroup17], (instregex "PANDNrm")>;
2035def: InstRW<[HWWriteResGroup17], (instregex "PANDrm")>;
2036def: InstRW<[HWWriteResGroup17], (instregex "PORrm")>;
2037def: InstRW<[HWWriteResGroup17], (instregex "PXORrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002038def: InstRW<[HWWriteResGroup17], (instregex "VBLENDPDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002039def: InstRW<[HWWriteResGroup17], (instregex "VBLENDPSrmi")>;
2040def: InstRW<[HWWriteResGroup17], (instregex "VINSERTF128rm")>;
2041def: InstRW<[HWWriteResGroup17], (instregex "VINSERTI128rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002042def: InstRW<[HWWriteResGroup17], (instregex "VPANDNrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002043def: InstRW<[HWWriteResGroup17], (instregex "VPANDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002044def: InstRW<[HWWriteResGroup17], (instregex "VPBLENDDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002045def: InstRW<[HWWriteResGroup17], (instregex "VPORrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002046def: InstRW<[HWWriteResGroup17], (instregex "VPXORrm")>;
2047
Gadi Haber2cf601f2017-12-08 09:48:44 +00002048def HWWriteResGroup17_1 : SchedWriteRes<[HWPort23,HWPort015]> {
2049 let Latency = 6;
2050 let NumMicroOps = 2;
2051 let ResourceCycles = [1,1];
2052}
2053def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PANDNirm")>;
2054def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PANDirm")>;
2055def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PORirm")>;
2056def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PXORirm")>;
2057
2058def HWWriteResGroup17_2 : SchedWriteRes<[HWPort23,HWPort015]> {
2059 let Latency = 8;
2060 let NumMicroOps = 2;
2061 let ResourceCycles = [1,1];
2062}
2063def: InstRW<[HWWriteResGroup17_2], (instregex "VBLENDPDYrmi")>;
2064def: InstRW<[HWWriteResGroup17_2], (instregex "VBLENDPSYrmi")>;
2065def: InstRW<[HWWriteResGroup17_2], (instregex "VPANDNYrm")>;
2066def: InstRW<[HWWriteResGroup17_2], (instregex "VPANDYrm")>;
2067def: InstRW<[HWWriteResGroup17_2], (instregex "VPBLENDDYrmi")>;
2068def: InstRW<[HWWriteResGroup17_2], (instregex "VPORYrm")>;
2069def: InstRW<[HWWriteResGroup17_2], (instregex "VPXORYrm")>;
2070
Gadi Haberd76f7b82017-08-28 10:04:16 +00002071def HWWriteResGroup18 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002072 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002073 let NumMicroOps = 2;
2074 let ResourceCycles = [1,1];
2075}
2076def: InstRW<[HWWriteResGroup18], (instregex "ADD(16|32|64)rm")>;
2077def: InstRW<[HWWriteResGroup18], (instregex "ADD8rm")>;
2078def: InstRW<[HWWriteResGroup18], (instregex "AND(16|32|64)rm")>;
2079def: InstRW<[HWWriteResGroup18], (instregex "AND8rm")>;
2080def: InstRW<[HWWriteResGroup18], (instregex "CMP(16|32|64)mi8")>;
2081def: InstRW<[HWWriteResGroup18], (instregex "CMP(16|32|64)mr")>;
2082def: InstRW<[HWWriteResGroup18], (instregex "CMP(16|32|64)rm")>;
2083def: InstRW<[HWWriteResGroup18], (instregex "CMP8mi")>;
2084def: InstRW<[HWWriteResGroup18], (instregex "CMP8mr")>;
2085def: InstRW<[HWWriteResGroup18], (instregex "CMP8rm")>;
2086def: InstRW<[HWWriteResGroup18], (instregex "OR(16|32|64)rm")>;
2087def: InstRW<[HWWriteResGroup18], (instregex "OR8rm")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002088def: InstRW<[HWWriteResGroup18], (instregex "POP(16|32|64)r(mr)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002089def: InstRW<[HWWriteResGroup18], (instregex "SUB(16|32|64)rm")>;
2090def: InstRW<[HWWriteResGroup18], (instregex "SUB8rm")>;
Craig Topperc20b46d2017-10-01 23:53:53 +00002091def: InstRW<[HWWriteResGroup18], (instregex "TEST(16|32|64)mr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002092def: InstRW<[HWWriteResGroup18], (instregex "TEST8mi")>;
Craig Topperc20b46d2017-10-01 23:53:53 +00002093def: InstRW<[HWWriteResGroup18], (instregex "TEST8mr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002094def: InstRW<[HWWriteResGroup18], (instregex "XOR(16|32|64)rm")>;
2095def: InstRW<[HWWriteResGroup18], (instregex "XOR8rm")>;
2096
2097def HWWriteResGroup19 : SchedWriteRes<[HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002098 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002099 let NumMicroOps = 2;
2100 let ResourceCycles = [1,1];
2101}
2102def: InstRW<[HWWriteResGroup19], (instregex "SFENCE")>;
2103
2104def HWWriteResGroup20 : SchedWriteRes<[HWPort4,HWPort5,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002105 let Latency = 2;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002106 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002107 let ResourceCycles = [1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00002108}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002109def: InstRW<[HWWriteResGroup20], (instregex "EXTRACTPSmr")>;
2110def: InstRW<[HWWriteResGroup20], (instregex "PEXTRBmr")>;
2111def: InstRW<[HWWriteResGroup20], (instregex "PEXTRDmr")>;
2112def: InstRW<[HWWriteResGroup20], (instregex "PEXTRQmr")>;
2113def: InstRW<[HWWriteResGroup20], (instregex "PEXTRWmr")>;
2114def: InstRW<[HWWriteResGroup20], (instregex "STMXCSR")>;
2115def: InstRW<[HWWriteResGroup20], (instregex "VEXTRACTPSmr")>;
2116def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRBmr")>;
2117def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRDmr")>;
2118def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRQmr")>;
2119def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRWmr")>;
2120def: InstRW<[HWWriteResGroup20], (instregex "VSTMXCSR")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002121
Gadi Haberd76f7b82017-08-28 10:04:16 +00002122def HWWriteResGroup21 : SchedWriteRes<[HWPort4,HWPort6,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002123 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002124 let NumMicroOps = 3;
2125 let ResourceCycles = [1,1,1];
2126}
2127def: InstRW<[HWWriteResGroup21], (instregex "FNSTCW16m")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002128
Gadi Haberd76f7b82017-08-28 10:04:16 +00002129def HWWriteResGroup22 : SchedWriteRes<[HWPort4,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002130 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002131 let NumMicroOps = 3;
2132 let ResourceCycles = [1,1,1];
2133}
2134def: InstRW<[HWWriteResGroup22], (instregex "SETAEm")>;
2135def: InstRW<[HWWriteResGroup22], (instregex "SETBm")>;
2136def: InstRW<[HWWriteResGroup22], (instregex "SETEm")>;
2137def: InstRW<[HWWriteResGroup22], (instregex "SETGEm")>;
2138def: InstRW<[HWWriteResGroup22], (instregex "SETGm")>;
2139def: InstRW<[HWWriteResGroup22], (instregex "SETLEm")>;
2140def: InstRW<[HWWriteResGroup22], (instregex "SETLm")>;
2141def: InstRW<[HWWriteResGroup22], (instregex "SETNEm")>;
2142def: InstRW<[HWWriteResGroup22], (instregex "SETNOm")>;
2143def: InstRW<[HWWriteResGroup22], (instregex "SETNPm")>;
2144def: InstRW<[HWWriteResGroup22], (instregex "SETNSm")>;
2145def: InstRW<[HWWriteResGroup22], (instregex "SETOm")>;
2146def: InstRW<[HWWriteResGroup22], (instregex "SETPm")>;
2147def: InstRW<[HWWriteResGroup22], (instregex "SETSm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002148
Gadi Haberd76f7b82017-08-28 10:04:16 +00002149def HWWriteResGroup23 : SchedWriteRes<[HWPort4,HWPort237,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002150 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002151 let NumMicroOps = 3;
2152 let ResourceCycles = [1,1,1];
2153}
2154def: InstRW<[HWWriteResGroup23], (instregex "MOVBE(32|64)mr")>;
2155
2156def HWWriteResGroup23_16 : SchedWriteRes<[HWPort06, HWPort237, HWPort4]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002157 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002158 let NumMicroOps = 3;
2159 let ResourceCycles = [1,1,1];
2160}
2161def: InstRW<[HWWriteResGroup23_16], (instregex "MOVBE16mr")>;
2162
2163def HWWriteResGroup24 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002164 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002165 let NumMicroOps = 3;
2166 let ResourceCycles = [1,1,1];
2167}
Craig Topper391c6f92017-12-10 01:24:08 +00002168def: InstRW<[HWWriteResGroup24], (instregex "PUSH(16|32|64)r(mr)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002169def: InstRW<[HWWriteResGroup24], (instregex "PUSH64i8")>;
2170def: InstRW<[HWWriteResGroup24], (instregex "STOSB")>;
2171def: InstRW<[HWWriteResGroup24], (instregex "STOSL")>;
2172def: InstRW<[HWWriteResGroup24], (instregex "STOSQ")>;
2173def: InstRW<[HWWriteResGroup24], (instregex "STOSW")>;
2174
2175def HWWriteResGroup25 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002176 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002177 let NumMicroOps = 4;
2178 let ResourceCycles = [1,1,1,1];
2179}
2180def: InstRW<[HWWriteResGroup25], (instregex "BTC(16|32|64)mi8")>;
2181def: InstRW<[HWWriteResGroup25], (instregex "BTR(16|32|64)mi8")>;
2182def: InstRW<[HWWriteResGroup25], (instregex "BTS(16|32|64)mi8")>;
2183def: InstRW<[HWWriteResGroup25], (instregex "SAR(16|32|64)m1")>;
2184def: InstRW<[HWWriteResGroup25], (instregex "SAR(16|32|64)mi")>;
2185def: InstRW<[HWWriteResGroup25], (instregex "SAR8m1")>;
2186def: InstRW<[HWWriteResGroup25], (instregex "SAR8mi")>;
2187def: InstRW<[HWWriteResGroup25], (instregex "SHL(16|32|64)m1")>;
2188def: InstRW<[HWWriteResGroup25], (instregex "SHL(16|32|64)mi")>;
2189def: InstRW<[HWWriteResGroup25], (instregex "SHL8m1")>;
2190def: InstRW<[HWWriteResGroup25], (instregex "SHL8mi")>;
2191def: InstRW<[HWWriteResGroup25], (instregex "SHR(16|32|64)m1")>;
2192def: InstRW<[HWWriteResGroup25], (instregex "SHR(16|32|64)mi")>;
2193def: InstRW<[HWWriteResGroup25], (instregex "SHR8m1")>;
2194def: InstRW<[HWWriteResGroup25], (instregex "SHR8mi")>;
2195
2196def HWWriteResGroup26 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002197 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002198 let NumMicroOps = 4;
2199 let ResourceCycles = [1,1,1,1];
2200}
2201def: InstRW<[HWWriteResGroup26], (instregex "ADD(16|32|64)mi8")>;
2202def: InstRW<[HWWriteResGroup26], (instregex "ADD(16|32|64)mr")>;
2203def: InstRW<[HWWriteResGroup26], (instregex "ADD8mi")>;
2204def: InstRW<[HWWriteResGroup26], (instregex "ADD8mr")>;
2205def: InstRW<[HWWriteResGroup26], (instregex "AND(16|32|64)mi8")>;
2206def: InstRW<[HWWriteResGroup26], (instregex "AND(16|32|64)mr")>;
2207def: InstRW<[HWWriteResGroup26], (instregex "AND8mi")>;
2208def: InstRW<[HWWriteResGroup26], (instregex "AND8mr")>;
2209def: InstRW<[HWWriteResGroup26], (instregex "DEC(16|32|64)m")>;
2210def: InstRW<[HWWriteResGroup26], (instregex "DEC8m")>;
2211def: InstRW<[HWWriteResGroup26], (instregex "INC(16|32|64)m")>;
2212def: InstRW<[HWWriteResGroup26], (instregex "INC8m")>;
2213def: InstRW<[HWWriteResGroup26], (instregex "NEG(16|32|64)m")>;
2214def: InstRW<[HWWriteResGroup26], (instregex "NEG8m")>;
2215def: InstRW<[HWWriteResGroup26], (instregex "NOT(16|32|64)m")>;
2216def: InstRW<[HWWriteResGroup26], (instregex "NOT8m")>;
2217def: InstRW<[HWWriteResGroup26], (instregex "OR(16|32|64)mi8")>;
2218def: InstRW<[HWWriteResGroup26], (instregex "OR(16|32|64)mr")>;
2219def: InstRW<[HWWriteResGroup26], (instregex "OR8mi")>;
2220def: InstRW<[HWWriteResGroup26], (instregex "OR8mr")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002221def: InstRW<[HWWriteResGroup26], (instregex "POP(16|32|64)rmm")>;
2222def: InstRW<[HWWriteResGroup26], (instregex "PUSH(16|32|64)rmm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002223def: InstRW<[HWWriteResGroup26], (instregex "SUB(16|32|64)mi8")>;
2224def: InstRW<[HWWriteResGroup26], (instregex "SUB(16|32|64)mr")>;
2225def: InstRW<[HWWriteResGroup26], (instregex "SUB8mi")>;
2226def: InstRW<[HWWriteResGroup26], (instregex "SUB8mr")>;
2227def: InstRW<[HWWriteResGroup26], (instregex "XOR(16|32|64)mi8")>;
2228def: InstRW<[HWWriteResGroup26], (instregex "XOR(16|32|64)mr")>;
2229def: InstRW<[HWWriteResGroup26], (instregex "XOR8mi")>;
2230def: InstRW<[HWWriteResGroup26], (instregex "XOR8mr")>;
2231
2232def HWWriteResGroup27 : SchedWriteRes<[HWPort5]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00002233 let Latency = 2;
2234 let NumMicroOps = 2;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002235 let ResourceCycles = [2];
2236}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002237def: InstRW<[HWWriteResGroup27], (instregex "BLENDVPDrr0")>;
2238def: InstRW<[HWWriteResGroup27], (instregex "BLENDVPSrr0")>;
2239def: InstRW<[HWWriteResGroup27], (instregex "MMX_PINSRWirri")>;
2240def: InstRW<[HWWriteResGroup27], (instregex "PBLENDVBrr0")>;
2241def: InstRW<[HWWriteResGroup27], (instregex "PINSRBrr")>;
2242def: InstRW<[HWWriteResGroup27], (instregex "PINSRDrr")>;
2243def: InstRW<[HWWriteResGroup27], (instregex "PINSRQrr")>;
2244def: InstRW<[HWWriteResGroup27], (instregex "PINSRWrri")>;
2245def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPDYrr")>;
2246def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPDrr")>;
2247def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPSYrr")>;
2248def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPSrr")>;
2249def: InstRW<[HWWriteResGroup27], (instregex "VPBLENDVBYrr")>;
2250def: InstRW<[HWWriteResGroup27], (instregex "VPBLENDVBrr")>;
2251def: InstRW<[HWWriteResGroup27], (instregex "VPINSRBrr")>;
2252def: InstRW<[HWWriteResGroup27], (instregex "VPINSRDrr")>;
2253def: InstRW<[HWWriteResGroup27], (instregex "VPINSRQrr")>;
2254def: InstRW<[HWWriteResGroup27], (instregex "VPINSRWrri")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002255
Gadi Haberd76f7b82017-08-28 10:04:16 +00002256def HWWriteResGroup28 : SchedWriteRes<[HWPort01]> {
2257 let Latency = 2;
2258 let NumMicroOps = 2;
2259 let ResourceCycles = [2];
2260}
2261def: InstRW<[HWWriteResGroup28], (instregex "FDECSTP")>;
2262
2263def HWWriteResGroup29 : SchedWriteRes<[HWPort06]> {
2264 let Latency = 2;
2265 let NumMicroOps = 2;
2266 let ResourceCycles = [2];
2267}
2268def: InstRW<[HWWriteResGroup29], (instregex "ROL(16|32|64)r1")>;
2269def: InstRW<[HWWriteResGroup29], (instregex "ROL(16|32|64)ri")>;
2270def: InstRW<[HWWriteResGroup29], (instregex "ROL8r1")>;
2271def: InstRW<[HWWriteResGroup29], (instregex "ROL8ri")>;
2272def: InstRW<[HWWriteResGroup29], (instregex "ROR(16|32|64)r1")>;
2273def: InstRW<[HWWriteResGroup29], (instregex "ROR(16|32|64)ri")>;
2274def: InstRW<[HWWriteResGroup29], (instregex "ROR8r1")>;
2275def: InstRW<[HWWriteResGroup29], (instregex "ROR8ri")>;
2276
2277def HWWriteResGroup30 : SchedWriteRes<[HWPort0156]> {
2278 let Latency = 2;
2279 let NumMicroOps = 2;
2280 let ResourceCycles = [2];
2281}
2282def: InstRW<[HWWriteResGroup30], (instregex "LFENCE")>;
2283def: InstRW<[HWWriteResGroup30], (instregex "MFENCE")>;
2284def: InstRW<[HWWriteResGroup30], (instregex "WAIT")>;
2285def: InstRW<[HWWriteResGroup30], (instregex "XGETBV")>;
2286
2287def HWWriteResGroup31 : SchedWriteRes<[HWPort0,HWPort5]> {
2288 let Latency = 2;
2289 let NumMicroOps = 2;
2290 let ResourceCycles = [1,1];
2291}
2292def: InstRW<[HWWriteResGroup31], (instregex "CVTPS2PDrr")>;
2293def: InstRW<[HWWriteResGroup31], (instregex "CVTSS2SDrr")>;
2294def: InstRW<[HWWriteResGroup31], (instregex "EXTRACTPSrr")>;
2295def: InstRW<[HWWriteResGroup31], (instregex "MMX_PEXTRWirri")>;
2296def: InstRW<[HWWriteResGroup31], (instregex "PEXTRBrr")>;
2297def: InstRW<[HWWriteResGroup31], (instregex "PEXTRDrr")>;
2298def: InstRW<[HWWriteResGroup31], (instregex "PEXTRQrr")>;
2299def: InstRW<[HWWriteResGroup31], (instregex "PEXTRWri")>;
2300def: InstRW<[HWWriteResGroup31], (instregex "PEXTRWrr_REV")>;
2301def: InstRW<[HWWriteResGroup31], (instregex "PSLLDrr")>;
2302def: InstRW<[HWWriteResGroup31], (instregex "PSLLQrr")>;
2303def: InstRW<[HWWriteResGroup31], (instregex "PSLLWrr")>;
2304def: InstRW<[HWWriteResGroup31], (instregex "PSRADrr")>;
2305def: InstRW<[HWWriteResGroup31], (instregex "PSRAWrr")>;
2306def: InstRW<[HWWriteResGroup31], (instregex "PSRLDrr")>;
2307def: InstRW<[HWWriteResGroup31], (instregex "PSRLQrr")>;
2308def: InstRW<[HWWriteResGroup31], (instregex "PSRLWrr")>;
2309def: InstRW<[HWWriteResGroup31], (instregex "PTESTrr")>;
2310def: InstRW<[HWWriteResGroup31], (instregex "VCVTPH2PSYrr")>;
2311def: InstRW<[HWWriteResGroup31], (instregex "VCVTPH2PSrr")>;
2312def: InstRW<[HWWriteResGroup31], (instregex "VCVTPS2PDrr")>;
2313def: InstRW<[HWWriteResGroup31], (instregex "VCVTSS2SDrr")>;
2314def: InstRW<[HWWriteResGroup31], (instregex "VEXTRACTPSrr")>;
2315def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRBrr")>;
2316def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRDrr")>;
2317def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRQrr")>;
2318def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRWri")>;
2319def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRWrr_REV")>;
2320def: InstRW<[HWWriteResGroup31], (instregex "VPSLLDrr")>;
2321def: InstRW<[HWWriteResGroup31], (instregex "VPSLLQrr")>;
2322def: InstRW<[HWWriteResGroup31], (instregex "VPSLLWrr")>;
2323def: InstRW<[HWWriteResGroup31], (instregex "VPSRADrr")>;
2324def: InstRW<[HWWriteResGroup31], (instregex "VPSRAWrr")>;
2325def: InstRW<[HWWriteResGroup31], (instregex "VPSRLDrr")>;
2326def: InstRW<[HWWriteResGroup31], (instregex "VPSRLQrr")>;
2327def: InstRW<[HWWriteResGroup31], (instregex "VPSRLWrr")>;
2328def: InstRW<[HWWriteResGroup31], (instregex "VPTESTrr")>;
2329
2330def HWWriteResGroup32 : SchedWriteRes<[HWPort6,HWPort0156]> {
2331 let Latency = 2;
2332 let NumMicroOps = 2;
2333 let ResourceCycles = [1,1];
2334}
2335def: InstRW<[HWWriteResGroup32], (instregex "CLFLUSH")>;
2336
2337def HWWriteResGroup33 : SchedWriteRes<[HWPort01,HWPort015]> {
2338 let Latency = 2;
2339 let NumMicroOps = 2;
2340 let ResourceCycles = [1,1];
2341}
2342def: InstRW<[HWWriteResGroup33], (instregex "MMX_MOVDQ2Qrr")>;
2343
2344def HWWriteResGroup34 : SchedWriteRes<[HWPort06,HWPort15]> {
2345 let Latency = 2;
2346 let NumMicroOps = 2;
2347 let ResourceCycles = [1,1];
2348}
2349def: InstRW<[HWWriteResGroup34], (instregex "BEXTR32rr")>;
2350def: InstRW<[HWWriteResGroup34], (instregex "BEXTR64rr")>;
2351def: InstRW<[HWWriteResGroup34], (instregex "BSWAP(16|32|64)r")>;
2352
2353def HWWriteResGroup35 : SchedWriteRes<[HWPort06,HWPort0156]> {
2354 let Latency = 2;
2355 let NumMicroOps = 2;
2356 let ResourceCycles = [1,1];
2357}
2358def: InstRW<[HWWriteResGroup35], (instregex "ADC(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002359def: InstRW<[HWWriteResGroup35], (instregex "ADC(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002360def: InstRW<[HWWriteResGroup35], (instregex "ADC8i8")>;
2361def: InstRW<[HWWriteResGroup35], (instregex "ADC8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002362def: InstRW<[HWWriteResGroup35], (instregex "ADC8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002363def: InstRW<[HWWriteResGroup35], (instregex "CMOVAE(16|32|64)rr")>;
2364def: InstRW<[HWWriteResGroup35], (instregex "CMOVB(16|32|64)rr")>;
2365def: InstRW<[HWWriteResGroup35], (instregex "CMOVE(16|32|64)rr")>;
2366def: InstRW<[HWWriteResGroup35], (instregex "CMOVG(16|32|64)rr")>;
2367def: InstRW<[HWWriteResGroup35], (instregex "CMOVGE(16|32|64)rr")>;
2368def: InstRW<[HWWriteResGroup35], (instregex "CMOVL(16|32|64)rr")>;
2369def: InstRW<[HWWriteResGroup35], (instregex "CMOVLE(16|32|64)rr")>;
2370def: InstRW<[HWWriteResGroup35], (instregex "CMOVNE(16|32|64)rr")>;
2371def: InstRW<[HWWriteResGroup35], (instregex "CMOVNO(16|32|64)rr")>;
2372def: InstRW<[HWWriteResGroup35], (instregex "CMOVNP(16|32|64)rr")>;
2373def: InstRW<[HWWriteResGroup35], (instregex "CMOVNS(16|32|64)rr")>;
2374def: InstRW<[HWWriteResGroup35], (instregex "CMOVO(16|32|64)rr")>;
2375def: InstRW<[HWWriteResGroup35], (instregex "CMOVP(16|32|64)rr")>;
2376def: InstRW<[HWWriteResGroup35], (instregex "CMOVS(16|32|64)rr")>;
2377def: InstRW<[HWWriteResGroup35], (instregex "CWD")>;
2378def: InstRW<[HWWriteResGroup35], (instregex "JRCXZ")>;
2379def: InstRW<[HWWriteResGroup35], (instregex "SBB(16|32|64)ri8")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002380def: InstRW<[HWWriteResGroup35], (instregex "SBB(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002381def: InstRW<[HWWriteResGroup35], (instregex "SBB8i8")>;
2382def: InstRW<[HWWriteResGroup35], (instregex "SBB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002383def: InstRW<[HWWriteResGroup35], (instregex "SBB8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002384def: InstRW<[HWWriteResGroup35], (instregex "SETAr")>;
2385def: InstRW<[HWWriteResGroup35], (instregex "SETBEr")>;
2386
2387def HWWriteResGroup36 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002388 let Latency = 8;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002389 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002390 let ResourceCycles = [2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00002391}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002392def: InstRW<[HWWriteResGroup36], (instregex "BLENDVPDrm0")>;
2393def: InstRW<[HWWriteResGroup36], (instregex "BLENDVPSrm0")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002394def: InstRW<[HWWriteResGroup36], (instregex "PBLENDVBrm0")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002395def: InstRW<[HWWriteResGroup36], (instregex "VBLENDVPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002396def: InstRW<[HWWriteResGroup36], (instregex "VBLENDVPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002397def: InstRW<[HWWriteResGroup36], (instregex "VMASKMOVPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002398def: InstRW<[HWWriteResGroup36], (instregex "VMASKMOVPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002399def: InstRW<[HWWriteResGroup36], (instregex "VPBLENDVBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002400def: InstRW<[HWWriteResGroup36], (instregex "VPMASKMOVDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002401def: InstRW<[HWWriteResGroup36], (instregex "VPMASKMOVQrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002402
Gadi Haber2cf601f2017-12-08 09:48:44 +00002403def HWWriteResGroup36_1 : SchedWriteRes<[HWPort5,HWPort23]> {
2404 let Latency = 9;
2405 let NumMicroOps = 3;
2406 let ResourceCycles = [2,1];
2407}
2408def: InstRW<[HWWriteResGroup36_1], (instregex "VBLENDVPDYrm")>;
2409def: InstRW<[HWWriteResGroup36_1], (instregex "VBLENDVPSYrm")>;
2410def: InstRW<[HWWriteResGroup36_1], (instregex "VMASKMOVPDYrm")>;
2411def: InstRW<[HWWriteResGroup36_1], (instregex "VMASKMOVPSYrm")>;
2412def: InstRW<[HWWriteResGroup36_1], (instregex "VPBLENDVBYrm")>;
2413def: InstRW<[HWWriteResGroup36_1], (instregex "VPMASKMOVDYrm")>;
2414def: InstRW<[HWWriteResGroup36_1], (instregex "VPMASKMOVQYrm")>;
2415
2416def HWWriteResGroup36_2 : SchedWriteRes<[HWPort5,HWPort23]> {
2417 let Latency = 7;
2418 let NumMicroOps = 3;
2419 let ResourceCycles = [2,1];
2420}
2421def: InstRW<[HWWriteResGroup36_2], (instregex "MMX_PACKSSDWirm")>;
2422def: InstRW<[HWWriteResGroup36_2], (instregex "MMX_PACKSSWBirm")>;
2423def: InstRW<[HWWriteResGroup36_2], (instregex "MMX_PACKUSWBirm")>;
2424
Gadi Haberd76f7b82017-08-28 10:04:16 +00002425def HWWriteResGroup37 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002426 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002427 let NumMicroOps = 3;
2428 let ResourceCycles = [1,2];
2429}
2430def: InstRW<[HWWriteResGroup37], (instregex "LEAVE64")>;
2431def: InstRW<[HWWriteResGroup37], (instregex "SCASB")>;
2432def: InstRW<[HWWriteResGroup37], (instregex "SCASL")>;
2433def: InstRW<[HWWriteResGroup37], (instregex "SCASQ")>;
2434def: InstRW<[HWWriteResGroup37], (instregex "SCASW")>;
2435
2436def HWWriteResGroup38 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002437 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002438 let NumMicroOps = 3;
2439 let ResourceCycles = [1,1,1];
2440}
2441def: InstRW<[HWWriteResGroup38], (instregex "PSLLDrm")>;
2442def: InstRW<[HWWriteResGroup38], (instregex "PSLLQrm")>;
2443def: InstRW<[HWWriteResGroup38], (instregex "PSLLWrm")>;
2444def: InstRW<[HWWriteResGroup38], (instregex "PSRADrm")>;
2445def: InstRW<[HWWriteResGroup38], (instregex "PSRAWrm")>;
2446def: InstRW<[HWWriteResGroup38], (instregex "PSRLDrm")>;
2447def: InstRW<[HWWriteResGroup38], (instregex "PSRLQrm")>;
2448def: InstRW<[HWWriteResGroup38], (instregex "PSRLWrm")>;
2449def: InstRW<[HWWriteResGroup38], (instregex "PTESTrm")>;
2450def: InstRW<[HWWriteResGroup38], (instregex "VPSLLDrm")>;
2451def: InstRW<[HWWriteResGroup38], (instregex "VPSLLQrm")>;
2452def: InstRW<[HWWriteResGroup38], (instregex "VPSLLWrm")>;
2453def: InstRW<[HWWriteResGroup38], (instregex "VPSRADrm")>;
2454def: InstRW<[HWWriteResGroup38], (instregex "VPSRAWrm")>;
2455def: InstRW<[HWWriteResGroup38], (instregex "VPSRLDrm")>;
2456def: InstRW<[HWWriteResGroup38], (instregex "VPSRLQrm")>;
2457def: InstRW<[HWWriteResGroup38], (instregex "VPSRLWrm")>;
2458def: InstRW<[HWWriteResGroup38], (instregex "VPTESTrm")>;
2459
2460def HWWriteResGroup39 : SchedWriteRes<[HWPort0,HWPort01,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002461 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002462 let NumMicroOps = 3;
2463 let ResourceCycles = [1,1,1];
2464}
2465def: InstRW<[HWWriteResGroup39], (instregex "FLDCW16m")>;
2466
2467def HWWriteResGroup40 : SchedWriteRes<[HWPort0,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002468 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002469 let NumMicroOps = 3;
2470 let ResourceCycles = [1,1,1];
2471}
2472def: InstRW<[HWWriteResGroup40], (instregex "LDMXCSR")>;
2473def: InstRW<[HWWriteResGroup40], (instregex "VLDMXCSR")>;
2474
2475def HWWriteResGroup41 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002476 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002477 let NumMicroOps = 3;
2478 let ResourceCycles = [1,1,1];
2479}
2480def: InstRW<[HWWriteResGroup41], (instregex "LRETQ")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002481def: InstRW<[HWWriteResGroup41], (instregex "RETL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002482def: InstRW<[HWWriteResGroup41], (instregex "RETQ")>;
2483
2484def HWWriteResGroup42 : SchedWriteRes<[HWPort23,HWPort06,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002485 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002486 let NumMicroOps = 3;
2487 let ResourceCycles = [1,1,1];
2488}
2489def: InstRW<[HWWriteResGroup42], (instregex "BEXTR32rm")>;
2490def: InstRW<[HWWriteResGroup42], (instregex "BEXTR64rm")>;
2491
2492def HWWriteResGroup43 : SchedWriteRes<[HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002493 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002494 let NumMicroOps = 3;
2495 let ResourceCycles = [1,1,1];
2496}
2497def: InstRW<[HWWriteResGroup43], (instregex "ADC(16|32|64)rm")>;
2498def: InstRW<[HWWriteResGroup43], (instregex "ADC8rm")>;
2499def: InstRW<[HWWriteResGroup43], (instregex "CMOVAE(16|32|64)rm")>;
2500def: InstRW<[HWWriteResGroup43], (instregex "CMOVB(16|32|64)rm")>;
2501def: InstRW<[HWWriteResGroup43], (instregex "CMOVE(16|32|64)rm")>;
2502def: InstRW<[HWWriteResGroup43], (instregex "CMOVG(16|32|64)rm")>;
2503def: InstRW<[HWWriteResGroup43], (instregex "CMOVGE(16|32|64)rm")>;
2504def: InstRW<[HWWriteResGroup43], (instregex "CMOVL(16|32|64)rm")>;
2505def: InstRW<[HWWriteResGroup43], (instregex "CMOVLE(16|32|64)rm")>;
2506def: InstRW<[HWWriteResGroup43], (instregex "CMOVNE(16|32|64)rm")>;
2507def: InstRW<[HWWriteResGroup43], (instregex "CMOVNO(16|32|64)rm")>;
2508def: InstRW<[HWWriteResGroup43], (instregex "CMOVNP(16|32|64)rm")>;
2509def: InstRW<[HWWriteResGroup43], (instregex "CMOVNS(16|32|64)rm")>;
2510def: InstRW<[HWWriteResGroup43], (instregex "CMOVO(16|32|64)rm")>;
2511def: InstRW<[HWWriteResGroup43], (instregex "CMOVP(16|32|64)rm")>;
2512def: InstRW<[HWWriteResGroup43], (instregex "CMOVS(16|32|64)rm")>;
2513def: InstRW<[HWWriteResGroup43], (instregex "SBB(16|32|64)rm")>;
2514def: InstRW<[HWWriteResGroup43], (instregex "SBB8rm")>;
2515
2516def HWWriteResGroup44 : SchedWriteRes<[HWPort4,HWPort6,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002517 let Latency = 3;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002518 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002519 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00002520}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002521def: InstRW<[HWWriteResGroup44], (instregex "CALL(16|32|64)r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002522
Gadi Haberd76f7b82017-08-28 10:04:16 +00002523def HWWriteResGroup45 : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002524 let Latency = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002525 let NumMicroOps = 4;
2526 let ResourceCycles = [1,1,1,1];
2527}
2528def: InstRW<[HWWriteResGroup45], (instregex "CALL64pcrel32")>;
2529def: InstRW<[HWWriteResGroup45], (instregex "SETAm")>;
2530def: InstRW<[HWWriteResGroup45], (instregex "SETBEm")>;
2531
2532def HWWriteResGroup46 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002533 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002534 let NumMicroOps = 5;
2535 let ResourceCycles = [1,1,1,2];
2536}
2537def: InstRW<[HWWriteResGroup46], (instregex "ROL(16|32|64)m1")>;
2538def: InstRW<[HWWriteResGroup46], (instregex "ROL(16|32|64)mi")>;
2539def: InstRW<[HWWriteResGroup46], (instregex "ROL8m1")>;
2540def: InstRW<[HWWriteResGroup46], (instregex "ROL8mi")>;
2541def: InstRW<[HWWriteResGroup46], (instregex "ROR(16|32|64)m1")>;
2542def: InstRW<[HWWriteResGroup46], (instregex "ROR(16|32|64)mi")>;
2543def: InstRW<[HWWriteResGroup46], (instregex "ROR8m1")>;
2544def: InstRW<[HWWriteResGroup46], (instregex "ROR8mi")>;
2545
2546def HWWriteResGroup47 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002547 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002548 let NumMicroOps = 5;
2549 let ResourceCycles = [1,1,1,2];
2550}
2551def: InstRW<[HWWriteResGroup47], (instregex "XADD(16|32|64)rm")>;
2552def: InstRW<[HWWriteResGroup47], (instregex "XADD8rm")>;
2553
2554def HWWriteResGroup48 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002555 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002556 let NumMicroOps = 5;
2557 let ResourceCycles = [1,1,1,1,1];
2558}
2559def: InstRW<[HWWriteResGroup48], (instregex "CALL(16|32|64)m")>;
2560def: InstRW<[HWWriteResGroup48], (instregex "FARCALL64")>;
2561
2562def HWWriteResGroup49 : SchedWriteRes<[HWPort0]> {
2563 let Latency = 3;
2564 let NumMicroOps = 1;
2565 let ResourceCycles = [1];
2566}
2567def: InstRW<[HWWriteResGroup49], (instregex "MOVMSKPDrr")>;
2568def: InstRW<[HWWriteResGroup49], (instregex "MOVMSKPSrr")>;
2569def: InstRW<[HWWriteResGroup49], (instregex "PMOVMSKBrr")>;
2570def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPDYrr")>;
2571def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPDrr")>;
2572def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPSYrr")>;
2573def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPSrr")>;
2574def: InstRW<[HWWriteResGroup49], (instregex "VPMOVMSKBYrr")>;
2575def: InstRW<[HWWriteResGroup49], (instregex "VPMOVMSKBrr")>;
2576
2577def HWWriteResGroup50 : SchedWriteRes<[HWPort1]> {
2578 let Latency = 3;
2579 let NumMicroOps = 1;
2580 let ResourceCycles = [1];
2581}
2582def: InstRW<[HWWriteResGroup50], (instregex "ADDPDrr")>;
2583def: InstRW<[HWWriteResGroup50], (instregex "ADDPSrr")>;
2584def: InstRW<[HWWriteResGroup50], (instregex "ADDSDrr")>;
2585def: InstRW<[HWWriteResGroup50], (instregex "ADDSSrr")>;
2586def: InstRW<[HWWriteResGroup50], (instregex "ADDSUBPDrr")>;
2587def: InstRW<[HWWriteResGroup50], (instregex "ADDSUBPSrr")>;
2588def: InstRW<[HWWriteResGroup50], (instregex "ADD_FPrST0")>;
2589def: InstRW<[HWWriteResGroup50], (instregex "ADD_FST0r")>;
2590def: InstRW<[HWWriteResGroup50], (instregex "ADD_FrST0")>;
2591def: InstRW<[HWWriteResGroup50], (instregex "BSF(16|32|64)rr")>;
2592def: InstRW<[HWWriteResGroup50], (instregex "BSR(16|32|64)rr")>;
2593def: InstRW<[HWWriteResGroup50], (instregex "CMPPDrri")>;
2594def: InstRW<[HWWriteResGroup50], (instregex "CMPPSrri")>;
Craig Topper6c659102017-12-10 09:14:37 +00002595def: InstRW<[HWWriteResGroup50], (instregex "CMPSDrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002596def: InstRW<[HWWriteResGroup50], (instregex "CMPSSrr")>;
2597def: InstRW<[HWWriteResGroup50], (instregex "COMISDrr")>;
2598def: InstRW<[HWWriteResGroup50], (instregex "COMISSrr")>;
2599def: InstRW<[HWWriteResGroup50], (instregex "CVTDQ2PSrr")>;
2600def: InstRW<[HWWriteResGroup50], (instregex "CVTPS2DQrr")>;
2601def: InstRW<[HWWriteResGroup50], (instregex "CVTTPS2DQrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002602def: InstRW<[HWWriteResGroup50], (instregex "IMUL64rr(i8)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002603def: InstRW<[HWWriteResGroup50], (instregex "IMUL8r")>;
2604def: InstRW<[HWWriteResGroup50], (instregex "LZCNT(16|32|64)rr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002605def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)PDrr")>;
2606def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)PSrr")>;
2607def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)SDrr")>;
2608def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)SSrr")>;
2609def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)PDrr")>;
2610def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)PSrr")>;
2611def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)SDrr")>;
2612def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)SSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002613def: InstRW<[HWWriteResGroup50], (instregex "MMX_CVTPI2PSirr")>;
2614def: InstRW<[HWWriteResGroup50], (instregex "MUL8r")>;
2615def: InstRW<[HWWriteResGroup50], (instregex "PDEP32rr")>;
2616def: InstRW<[HWWriteResGroup50], (instregex "PDEP64rr")>;
2617def: InstRW<[HWWriteResGroup50], (instregex "PEXT32rr")>;
2618def: InstRW<[HWWriteResGroup50], (instregex "PEXT64rr")>;
2619def: InstRW<[HWWriteResGroup50], (instregex "POPCNT(16|32|64)rr")>;
2620def: InstRW<[HWWriteResGroup50], (instregex "SHLD(16|32|64)rri8")>;
2621def: InstRW<[HWWriteResGroup50], (instregex "SHRD(16|32|64)rri8")>;
2622def: InstRW<[HWWriteResGroup50], (instregex "SUBPDrr")>;
2623def: InstRW<[HWWriteResGroup50], (instregex "SUBPSrr")>;
2624def: InstRW<[HWWriteResGroup50], (instregex "SUBR_FPrST0")>;
2625def: InstRW<[HWWriteResGroup50], (instregex "SUBR_FST0r")>;
2626def: InstRW<[HWWriteResGroup50], (instregex "SUBR_FrST0")>;
2627def: InstRW<[HWWriteResGroup50], (instregex "SUBSDrr")>;
2628def: InstRW<[HWWriteResGroup50], (instregex "SUBSSrr")>;
2629def: InstRW<[HWWriteResGroup50], (instregex "SUB_FPrST0")>;
2630def: InstRW<[HWWriteResGroup50], (instregex "SUB_FST0r")>;
2631def: InstRW<[HWWriteResGroup50], (instregex "SUB_FrST0")>;
2632def: InstRW<[HWWriteResGroup50], (instregex "TZCNT(16|32|64)rr")>;
2633def: InstRW<[HWWriteResGroup50], (instregex "UCOMISDrr")>;
2634def: InstRW<[HWWriteResGroup50], (instregex "UCOMISSrr")>;
2635def: InstRW<[HWWriteResGroup50], (instregex "VADDPDYrr")>;
2636def: InstRW<[HWWriteResGroup50], (instregex "VADDPDrr")>;
2637def: InstRW<[HWWriteResGroup50], (instregex "VADDPSYrr")>;
2638def: InstRW<[HWWriteResGroup50], (instregex "VADDPSrr")>;
2639def: InstRW<[HWWriteResGroup50], (instregex "VADDSDrr")>;
2640def: InstRW<[HWWriteResGroup50], (instregex "VADDSSrr")>;
2641def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPDYrr")>;
2642def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPDrr")>;
2643def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPSYrr")>;
2644def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPSrr")>;
2645def: InstRW<[HWWriteResGroup50], (instregex "VCMPPDYrri")>;
2646def: InstRW<[HWWriteResGroup50], (instregex "VCMPPDrri")>;
2647def: InstRW<[HWWriteResGroup50], (instregex "VCMPPSYrri")>;
2648def: InstRW<[HWWriteResGroup50], (instregex "VCMPPSrri")>;
2649def: InstRW<[HWWriteResGroup50], (instregex "VCMPSDrr")>;
2650def: InstRW<[HWWriteResGroup50], (instregex "VCMPSSrr")>;
2651def: InstRW<[HWWriteResGroup50], (instregex "VCOMISDrr")>;
2652def: InstRW<[HWWriteResGroup50], (instregex "VCOMISSrr")>;
2653def: InstRW<[HWWriteResGroup50], (instregex "VCVTDQ2PSYrr")>;
2654def: InstRW<[HWWriteResGroup50], (instregex "VCVTDQ2PSrr")>;
2655def: InstRW<[HWWriteResGroup50], (instregex "VCVTPS2DQYrr")>;
2656def: InstRW<[HWWriteResGroup50], (instregex "VCVTPS2DQrr")>;
2657def: InstRW<[HWWriteResGroup50], (instregex "VCVTTPS2DQYrr")>;
2658def: InstRW<[HWWriteResGroup50], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002659def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PDYrr")>;
2660def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PDrr")>;
2661def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PSYrr")>;
2662def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PSrr")>;
2663def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)SDrr")>;
2664def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)SSrr")>;
2665def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PDYrr")>;
2666def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PDrr")>;
2667def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PSYrr")>;
2668def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PSrr")>;
2669def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)SDrr")>;
2670def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)SSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002671def: InstRW<[HWWriteResGroup50], (instregex "VSUBPDYrr")>;
2672def: InstRW<[HWWriteResGroup50], (instregex "VSUBPDrr")>;
2673def: InstRW<[HWWriteResGroup50], (instregex "VSUBPSYrr")>;
2674def: InstRW<[HWWriteResGroup50], (instregex "VSUBPSrr")>;
2675def: InstRW<[HWWriteResGroup50], (instregex "VSUBSDrr")>;
2676def: InstRW<[HWWriteResGroup50], (instregex "VSUBSSrr")>;
2677def: InstRW<[HWWriteResGroup50], (instregex "VUCOMISDrr")>;
2678def: InstRW<[HWWriteResGroup50], (instregex "VUCOMISSrr")>;
2679
2680def HWWriteResGroup50_16 : SchedWriteRes<[HWPort1, HWPort0156]> {
2681 let Latency = 3;
2682 let NumMicroOps = 4;
2683}
Craig Topper391c6f92017-12-10 01:24:08 +00002684def: InstRW<[HWWriteResGroup50_16], (instregex "IMUL16rr(i8)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002685
2686def HWWriteResGroup50_32 : SchedWriteRes<[HWPort1, HWPort0156]> {
2687 let Latency = 3;
2688 let NumMicroOps = 3;
2689}
Craig Topper391c6f92017-12-10 01:24:08 +00002690def: InstRW<[HWWriteResGroup50_32], (instregex "IMUL32rr(i8)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002691
2692def HWWriteResGroup51 : SchedWriteRes<[HWPort5]> {
2693 let Latency = 3;
2694 let NumMicroOps = 1;
2695 let ResourceCycles = [1];
2696}
2697def: InstRW<[HWWriteResGroup51], (instregex "VBROADCASTSDYrr")>;
2698def: InstRW<[HWWriteResGroup51], (instregex "VBROADCASTSSYrr")>;
2699def: InstRW<[HWWriteResGroup51], (instregex "VEXTRACTF128rr")>;
2700def: InstRW<[HWWriteResGroup51], (instregex "VEXTRACTI128rr")>;
2701def: InstRW<[HWWriteResGroup51], (instregex "VINSERTF128rr")>;
2702def: InstRW<[HWWriteResGroup51], (instregex "VINSERTI128rr")>;
2703def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTBYrr")>;
2704def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTBrr")>;
2705def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTDYrr")>;
2706def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTQYrr")>;
2707def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTWYrr")>;
2708def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTWrr")>;
2709def: InstRW<[HWWriteResGroup51], (instregex "VPERM2F128rr")>;
2710def: InstRW<[HWWriteResGroup51], (instregex "VPERM2I128rr")>;
2711def: InstRW<[HWWriteResGroup51], (instregex "VPERMDYrr")>;
2712def: InstRW<[HWWriteResGroup51], (instregex "VPERMPDYri")>;
2713def: InstRW<[HWWriteResGroup51], (instregex "VPERMPSYrr")>;
2714def: InstRW<[HWWriteResGroup51], (instregex "VPERMQYri")>;
2715def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXBDYrr")>;
2716def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXBQYrr")>;
2717def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXBWYrr")>;
2718def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXDQYrr")>;
2719def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXWDYrr")>;
2720def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXWQYrr")>;
2721def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXBDYrr")>;
2722def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXBQYrr")>;
2723def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXBWYrr")>;
2724def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXDQYrr")>;
2725def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXWDYrr")>;
2726def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXWQYrr")>;
2727
2728def HWWriteResGroup52 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002729 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002730 let NumMicroOps = 2;
2731 let ResourceCycles = [1,1];
2732}
2733def: InstRW<[HWWriteResGroup52], (instregex "ADDPDrm")>;
2734def: InstRW<[HWWriteResGroup52], (instregex "ADDPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002735def: InstRW<[HWWriteResGroup52], (instregex "ADDSUBPDrm")>;
2736def: InstRW<[HWWriteResGroup52], (instregex "ADDSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002737def: InstRW<[HWWriteResGroup52], (instregex "CMPPDrmi")>;
2738def: InstRW<[HWWriteResGroup52], (instregex "CMPPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002739def: InstRW<[HWWriteResGroup52], (instregex "CVTDQ2PSrm")>;
2740def: InstRW<[HWWriteResGroup52], (instregex "CVTPS2DQrm")>;
2741def: InstRW<[HWWriteResGroup52], (instregex "CVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002742def: InstRW<[HWWriteResGroup52], (instregex "MAX(C?)PDrm")>;
2743def: InstRW<[HWWriteResGroup52], (instregex "MAX(C?)PSrm")>;
2744def: InstRW<[HWWriteResGroup52], (instregex "MIN(C?)PDrm")>;
2745def: InstRW<[HWWriteResGroup52], (instregex "MIN(C?)PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002746def: InstRW<[HWWriteResGroup52], (instregex "SUBPDrm")>;
2747def: InstRW<[HWWriteResGroup52], (instregex "SUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002748def: InstRW<[HWWriteResGroup52], (instregex "VADDPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002749def: InstRW<[HWWriteResGroup52], (instregex "VADDPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002750def: InstRW<[HWWriteResGroup52], (instregex "VADDSUBPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002751def: InstRW<[HWWriteResGroup52], (instregex "VADDSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002752def: InstRW<[HWWriteResGroup52], (instregex "VCMPPDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002753def: InstRW<[HWWriteResGroup52], (instregex "VCMPPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002754def: InstRW<[HWWriteResGroup52], (instregex "VCVTDQ2PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002755def: InstRW<[HWWriteResGroup52], (instregex "VCVTPS2DQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002756def: InstRW<[HWWriteResGroup52], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002757def: InstRW<[HWWriteResGroup52], (instregex "VMAX(C?)PDrm")>;
2758def: InstRW<[HWWriteResGroup52], (instregex "VMAX(C?)PSrm")>;
2759def: InstRW<[HWWriteResGroup52], (instregex "VMIN(C?)PDrm")>;
2760def: InstRW<[HWWriteResGroup52], (instregex "VMIN(C?)PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002761def: InstRW<[HWWriteResGroup52], (instregex "VSUBPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002762def: InstRW<[HWWriteResGroup52], (instregex "VSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002763
Gadi Haber2cf601f2017-12-08 09:48:44 +00002764def HWWriteResGroup52_1 : SchedWriteRes<[HWPort1,HWPort23]> {
2765 let Latency = 10;
2766 let NumMicroOps = 2;
2767 let ResourceCycles = [1,1];
Gadi Haberd76f7b82017-08-28 10:04:16 +00002768}
Gadi Haber2cf601f2017-12-08 09:48:44 +00002769def: InstRW<[HWWriteResGroup52_1], (instregex "ADD_F32m")>;
2770def: InstRW<[HWWriteResGroup52_1], (instregex "ADD_F64m")>;
2771def: InstRW<[HWWriteResGroup52_1], (instregex "ILD_F16m")>;
2772def: InstRW<[HWWriteResGroup52_1], (instregex "ILD_F32m")>;
2773def: InstRW<[HWWriteResGroup52_1], (instregex "ILD_F64m")>;
2774def: InstRW<[HWWriteResGroup52_1], (instregex "SUBR_F32m")>;
2775def: InstRW<[HWWriteResGroup52_1], (instregex "SUBR_F64m")>;
2776def: InstRW<[HWWriteResGroup52_1], (instregex "SUB_F32m")>;
2777def: InstRW<[HWWriteResGroup52_1], (instregex "SUB_F64m")>;
2778def: InstRW<[HWWriteResGroup52_1], (instregex "VADDPDYrm")>;
2779def: InstRW<[HWWriteResGroup52_1], (instregex "VADDPSYrm")>;
2780def: InstRW<[HWWriteResGroup52_1], (instregex "VADDSUBPDYrm")>;
2781def: InstRW<[HWWriteResGroup52_1], (instregex "VADDSUBPSYrm")>;
2782def: InstRW<[HWWriteResGroup52_1], (instregex "VCMPPDYrmi")>;
2783def: InstRW<[HWWriteResGroup52_1], (instregex "VCMPPSYrmi")>;
2784def: InstRW<[HWWriteResGroup52_1], (instregex "VCVTDQ2PSYrm")>;
2785def: InstRW<[HWWriteResGroup52_1], (instregex "VCVTPS2DQYrm")>;
2786def: InstRW<[HWWriteResGroup52_1], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002787def: InstRW<[HWWriteResGroup52_1], (instregex "VMAX(C?)PDYrm")>;
2788def: InstRW<[HWWriteResGroup52_1], (instregex "VMAX(C?)PSYrm")>;
2789def: InstRW<[HWWriteResGroup52_1], (instregex "VMIN(C?)PDYrm")>;
2790def: InstRW<[HWWriteResGroup52_1], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002791def: InstRW<[HWWriteResGroup52_1], (instregex "VSUBPDYrm")>;
2792def: InstRW<[HWWriteResGroup52_1], (instregex "VSUBPSYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002793
2794def HWWriteResGroup53 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002795 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002796 let NumMicroOps = 2;
2797 let ResourceCycles = [1,1];
2798}
2799def: InstRW<[HWWriteResGroup53], (instregex "VPERM2F128rm")>;
2800def: InstRW<[HWWriteResGroup53], (instregex "VPERM2I128rm")>;
2801def: InstRW<[HWWriteResGroup53], (instregex "VPERMDYrm")>;
2802def: InstRW<[HWWriteResGroup53], (instregex "VPERMPDYmi")>;
2803def: InstRW<[HWWriteResGroup53], (instregex "VPERMPSYrm")>;
2804def: InstRW<[HWWriteResGroup53], (instregex "VPERMQYmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002805def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXBDYrm")>;
2806def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXBQYrm")>;
2807def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXBWYrm")>;
2808def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXDQYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002809def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXWQYrm")>;
2810
Gadi Haber2cf601f2017-12-08 09:48:44 +00002811def HWWriteResGroup53_1 : SchedWriteRes<[HWPort5,HWPort23]> {
2812 let Latency = 9;
2813 let NumMicroOps = 2;
2814 let ResourceCycles = [1,1];
2815}
2816def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVSXBWYrm")>;
2817def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVSXDQYrm")>;
2818def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVSXWDYrm")>;
2819def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVZXWDYrm")>;
2820
Gadi Haberd76f7b82017-08-28 10:04:16 +00002821def HWWriteResGroup54 : SchedWriteRes<[HWPort0156]> {
2822 let Latency = 3;
2823 let NumMicroOps = 3;
2824 let ResourceCycles = [3];
2825}
2826def: InstRW<[HWWriteResGroup54], (instregex "XADD(16|32|64)rr")>;
2827def: InstRW<[HWWriteResGroup54], (instregex "XADD8rr")>;
2828def: InstRW<[HWWriteResGroup54], (instregex "XCHG8rr")>;
2829
2830def HWWriteResGroup55 : SchedWriteRes<[HWPort0,HWPort5]> {
2831 let Latency = 3;
2832 let NumMicroOps = 3;
2833 let ResourceCycles = [2,1];
2834}
2835def: InstRW<[HWWriteResGroup55], (instregex "VPSLLVDYrr")>;
2836def: InstRW<[HWWriteResGroup55], (instregex "VPSLLVDrr")>;
2837def: InstRW<[HWWriteResGroup55], (instregex "VPSRAVDYrr")>;
2838def: InstRW<[HWWriteResGroup55], (instregex "VPSRAVDrr")>;
2839def: InstRW<[HWWriteResGroup55], (instregex "VPSRLVDYrr")>;
2840def: InstRW<[HWWriteResGroup55], (instregex "VPSRLVDrr")>;
2841
2842def HWWriteResGroup56 : SchedWriteRes<[HWPort5,HWPort15]> {
2843 let Latency = 3;
2844 let NumMicroOps = 3;
2845 let ResourceCycles = [2,1];
2846}
2847def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHADDSWrr64")>;
2848def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHADDWrr64")>;
2849def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHADDrr64")>;
2850def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHSUBDrr64")>;
2851def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHSUBSWrr64")>;
2852def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHSUBWrr64")>;
2853def: InstRW<[HWWriteResGroup56], (instregex "PHADDDrr")>;
2854def: InstRW<[HWWriteResGroup56], (instregex "PHADDSWrr128")>;
2855def: InstRW<[HWWriteResGroup56], (instregex "PHADDWrr")>;
2856def: InstRW<[HWWriteResGroup56], (instregex "PHSUBDrr")>;
2857def: InstRW<[HWWriteResGroup56], (instregex "PHSUBSWrr128")>;
2858def: InstRW<[HWWriteResGroup56], (instregex "PHSUBWrr")>;
2859def: InstRW<[HWWriteResGroup56], (instregex "VPHADDDYrr")>;
2860def: InstRW<[HWWriteResGroup56], (instregex "VPHADDDrr")>;
2861def: InstRW<[HWWriteResGroup56], (instregex "VPHADDSWrr128")>;
2862def: InstRW<[HWWriteResGroup56], (instregex "VPHADDSWrr256")>;
2863def: InstRW<[HWWriteResGroup56], (instregex "VPHADDWYrr")>;
2864def: InstRW<[HWWriteResGroup56], (instregex "VPHADDWrr")>;
2865def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBDYrr")>;
2866def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBDrr")>;
2867def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBSWrr128")>;
2868def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBSWrr256")>;
2869def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBWYrr")>;
2870def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBWrr")>;
2871
2872def HWWriteResGroup57 : SchedWriteRes<[HWPort5,HWPort0156]> {
2873 let Latency = 3;
2874 let NumMicroOps = 3;
2875 let ResourceCycles = [2,1];
2876}
2877def: InstRW<[HWWriteResGroup57], (instregex "MMX_PACKSSDWirr")>;
2878def: InstRW<[HWWriteResGroup57], (instregex "MMX_PACKSSWBirr")>;
2879def: InstRW<[HWWriteResGroup57], (instregex "MMX_PACKUSWBirr")>;
2880
2881def HWWriteResGroup58 : SchedWriteRes<[HWPort6,HWPort0156]> {
2882 let Latency = 3;
2883 let NumMicroOps = 3;
2884 let ResourceCycles = [1,2];
2885}
2886def: InstRW<[HWWriteResGroup58], (instregex "CLD")>;
2887
2888def HWWriteResGroup59 : SchedWriteRes<[HWPort06,HWPort0156]> {
2889 let Latency = 3;
2890 let NumMicroOps = 3;
2891 let ResourceCycles = [1,2];
2892}
2893def: InstRW<[HWWriteResGroup59], (instregex "CMOVA(16|32|64)rr")>;
2894def: InstRW<[HWWriteResGroup59], (instregex "CMOVBE(16|32|64)rr")>;
2895def: InstRW<[HWWriteResGroup59], (instregex "RCL(16|32|64)r1")>;
2896def: InstRW<[HWWriteResGroup59], (instregex "RCL(16|32|64)ri")>;
2897def: InstRW<[HWWriteResGroup59], (instregex "RCL8r1")>;
2898def: InstRW<[HWWriteResGroup59], (instregex "RCL8ri")>;
2899def: InstRW<[HWWriteResGroup59], (instregex "RCR(16|32|64)r1")>;
2900def: InstRW<[HWWriteResGroup59], (instregex "RCR(16|32|64)ri")>;
2901def: InstRW<[HWWriteResGroup59], (instregex "RCR8r1")>;
2902def: InstRW<[HWWriteResGroup59], (instregex "RCR8ri")>;
2903
2904def HWWriteResGroup60 : SchedWriteRes<[HWPort06,HWPort0156]> {
2905 let Latency = 3;
2906 let NumMicroOps = 3;
2907 let ResourceCycles = [2,1];
2908}
2909def: InstRW<[HWWriteResGroup60], (instregex "ROL(16|32|64)rCL")>;
2910def: InstRW<[HWWriteResGroup60], (instregex "ROL8rCL")>;
2911def: InstRW<[HWWriteResGroup60], (instregex "ROR(16|32|64)rCL")>;
2912def: InstRW<[HWWriteResGroup60], (instregex "ROR8rCL")>;
2913def: InstRW<[HWWriteResGroup60], (instregex "SAR(16|32|64)rCL")>;
2914def: InstRW<[HWWriteResGroup60], (instregex "SAR8rCL")>;
2915def: InstRW<[HWWriteResGroup60], (instregex "SHL(16|32|64)rCL")>;
2916def: InstRW<[HWWriteResGroup60], (instregex "SHL8rCL")>;
2917def: InstRW<[HWWriteResGroup60], (instregex "SHR(16|32|64)rCL")>;
2918def: InstRW<[HWWriteResGroup60], (instregex "SHR8rCL")>;
2919
2920def HWWriteResGroup61 : SchedWriteRes<[HWPort0,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002921 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002922 let NumMicroOps = 3;
2923 let ResourceCycles = [1,1,1];
2924}
2925def: InstRW<[HWWriteResGroup61], (instregex "FNSTSWm")>;
2926
2927def HWWriteResGroup62 : SchedWriteRes<[HWPort1,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002928 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002929 let NumMicroOps = 3;
2930 let ResourceCycles = [1,1,1];
2931}
2932def: InstRW<[HWWriteResGroup62], (instregex "ISTT_FP16m")>;
2933def: InstRW<[HWWriteResGroup62], (instregex "ISTT_FP32m")>;
2934def: InstRW<[HWWriteResGroup62], (instregex "ISTT_FP64m")>;
2935def: InstRW<[HWWriteResGroup62], (instregex "IST_F16m")>;
2936def: InstRW<[HWWriteResGroup62], (instregex "IST_F32m")>;
2937def: InstRW<[HWWriteResGroup62], (instregex "IST_FP16m")>;
2938def: InstRW<[HWWriteResGroup62], (instregex "IST_FP32m")>;
2939def: InstRW<[HWWriteResGroup62], (instregex "IST_FP64m")>;
2940
2941def HWWriteResGroup63 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002942 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002943 let NumMicroOps = 4;
2944 let ResourceCycles = [2,1,1];
2945}
2946def: InstRW<[HWWriteResGroup63], (instregex "VPSLLVDYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002947def: InstRW<[HWWriteResGroup63], (instregex "VPSRAVDYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002948def: InstRW<[HWWriteResGroup63], (instregex "VPSRLVDYrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002949
2950def HWWriteResGroup63_1 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
2951 let Latency = 9;
2952 let NumMicroOps = 4;
2953 let ResourceCycles = [2,1,1];
2954}
2955def: InstRW<[HWWriteResGroup63_1], (instregex "VPSLLVDrm")>;
2956def: InstRW<[HWWriteResGroup63_1], (instregex "VPSRAVDrm")>;
2957def: InstRW<[HWWriteResGroup63_1], (instregex "VPSRLVDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002958
2959def HWWriteResGroup64 : SchedWriteRes<[HWPort5,HWPort23,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002960 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002961 let NumMicroOps = 4;
2962 let ResourceCycles = [2,1,1];
2963}
2964def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHADDSWrm64")>;
2965def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHADDWrm64")>;
2966def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHADDrm64")>;
2967def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHSUBDrm64")>;
2968def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHSUBSWrm64")>;
2969def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHSUBWrm64")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002970
2971def HWWriteResGroup64_1 : SchedWriteRes<[HWPort5,HWPort23,HWPort15]> {
2972 let Latency = 10;
2973 let NumMicroOps = 4;
2974 let ResourceCycles = [2,1,1];
2975}
2976def: InstRW<[HWWriteResGroup64_1], (instregex "VPHADDDYrm")>;
2977def: InstRW<[HWWriteResGroup64_1], (instregex "VPHADDSWrm256")>;
2978def: InstRW<[HWWriteResGroup64_1], (instregex "VPHADDWYrm")>;
2979def: InstRW<[HWWriteResGroup64_1], (instregex "VPHSUBDYrm")>;
2980def: InstRW<[HWWriteResGroup64_1], (instregex "VPHSUBSWrm256")>;
2981def: InstRW<[HWWriteResGroup64_1], (instregex "VPHSUBWYrm")>;
2982
2983def HWWriteResGroup64_2 : SchedWriteRes<[HWPort5,HWPort23,HWPort15]> {
2984 let Latency = 9;
2985 let NumMicroOps = 4;
2986 let ResourceCycles = [2,1,1];
2987}
2988def: InstRW<[HWWriteResGroup64_2], (instregex "PHADDDrm")>;
2989def: InstRW<[HWWriteResGroup64_2], (instregex "PHADDSWrm128")>;
2990def: InstRW<[HWWriteResGroup64_2], (instregex "PHADDWrm")>;
2991def: InstRW<[HWWriteResGroup64_2], (instregex "PHSUBDrm")>;
2992def: InstRW<[HWWriteResGroup64_2], (instregex "PHSUBSWrm128")>;
2993def: InstRW<[HWWriteResGroup64_2], (instregex "PHSUBWrm")>;
2994def: InstRW<[HWWriteResGroup64_2], (instregex "VPHADDDrm")>;
2995def: InstRW<[HWWriteResGroup64_2], (instregex "VPHADDSWrm128")>;
2996def: InstRW<[HWWriteResGroup64_2], (instregex "VPHADDWrm")>;
2997def: InstRW<[HWWriteResGroup64_2], (instregex "VPHSUBDrm")>;
2998def: InstRW<[HWWriteResGroup64_2], (instregex "VPHSUBSWrm128")>;
2999def: InstRW<[HWWriteResGroup64_2], (instregex "VPHSUBWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003000
3001def HWWriteResGroup65 : SchedWriteRes<[HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003002 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003003 let NumMicroOps = 4;
3004 let ResourceCycles = [1,1,2];
3005}
3006def: InstRW<[HWWriteResGroup65], (instregex "CMOVA(16|32|64)rm")>;
3007def: InstRW<[HWWriteResGroup65], (instregex "CMOVBE(16|32|64)rm")>;
3008
3009def HWWriteResGroup66 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003010 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003011 let NumMicroOps = 5;
3012 let ResourceCycles = [1,1,1,2];
3013}
3014def: InstRW<[HWWriteResGroup66], (instregex "RCL(16|32|64)m1")>;
3015def: InstRW<[HWWriteResGroup66], (instregex "RCL(16|32|64)mi")>;
3016def: InstRW<[HWWriteResGroup66], (instregex "RCL8m1")>;
3017def: InstRW<[HWWriteResGroup66], (instregex "RCL8mi")>;
3018def: InstRW<[HWWriteResGroup66], (instregex "RCR(16|32|64)m1")>;
3019def: InstRW<[HWWriteResGroup66], (instregex "RCR(16|32|64)mi")>;
3020def: InstRW<[HWWriteResGroup66], (instregex "RCR8m1")>;
3021def: InstRW<[HWWriteResGroup66], (instregex "RCR8mi")>;
3022
3023def HWWriteResGroup67 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003024 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003025 let NumMicroOps = 5;
3026 let ResourceCycles = [1,1,2,1];
3027}
3028def: InstRW<[HWWriteResGroup67], (instregex "ROR(16|32|64)mCL")>;
3029def: InstRW<[HWWriteResGroup67], (instregex "ROR8mCL")>;
3030
3031def HWWriteResGroup68 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003032 let Latency = 9;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003033 let NumMicroOps = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003034 let ResourceCycles = [1,1,1,3];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003035}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003036def: InstRW<[HWWriteResGroup68], (instregex "ADC(16|32|64)mi8")>;
3037def: InstRW<[HWWriteResGroup68], (instregex "ADC8mi")>;
3038def: InstRW<[HWWriteResGroup68], (instregex "ADD8mi")>;
3039def: InstRW<[HWWriteResGroup68], (instregex "AND8mi")>;
3040def: InstRW<[HWWriteResGroup68], (instregex "OR8mi")>;
3041def: InstRW<[HWWriteResGroup68], (instregex "SUB8mi")>;
3042def: InstRW<[HWWriteResGroup68], (instregex "XCHG(16|32|64)rm")>;
3043def: InstRW<[HWWriteResGroup68], (instregex "XCHG8rm")>;
3044def: InstRW<[HWWriteResGroup68], (instregex "XOR8mi")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003045
Gadi Haberd76f7b82017-08-28 10:04:16 +00003046def HWWriteResGroup69 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003047 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003048 let NumMicroOps = 6;
3049 let ResourceCycles = [1,1,1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003050}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003051def: InstRW<[HWWriteResGroup69], (instregex "ADC(16|32|64)mr")>;
3052def: InstRW<[HWWriteResGroup69], (instregex "ADC8mr")>;
3053def: InstRW<[HWWriteResGroup69], (instregex "CMPXCHG(16|32|64)rm")>;
3054def: InstRW<[HWWriteResGroup69], (instregex "CMPXCHG8rm")>;
3055def: InstRW<[HWWriteResGroup69], (instregex "ROL(16|32|64)mCL")>;
3056def: InstRW<[HWWriteResGroup69], (instregex "ROL8mCL")>;
3057def: InstRW<[HWWriteResGroup69], (instregex "SAR(16|32|64)mCL")>;
3058def: InstRW<[HWWriteResGroup69], (instregex "SAR8mCL")>;
3059def: InstRW<[HWWriteResGroup69], (instregex "SBB(16|32|64)mi8")>;
3060def: InstRW<[HWWriteResGroup69], (instregex "SBB(16|32|64)mr")>;
3061def: InstRW<[HWWriteResGroup69], (instregex "SBB8mi")>;
3062def: InstRW<[HWWriteResGroup69], (instregex "SBB8mr")>;
3063def: InstRW<[HWWriteResGroup69], (instregex "SHL(16|32|64)mCL")>;
3064def: InstRW<[HWWriteResGroup69], (instregex "SHL8mCL")>;
3065def: InstRW<[HWWriteResGroup69], (instregex "SHR(16|32|64)mCL")>;
3066def: InstRW<[HWWriteResGroup69], (instregex "SHR8mCL")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003067
Gadi Haberd76f7b82017-08-28 10:04:16 +00003068def HWWriteResGroup70 : SchedWriteRes<[HWPort0,HWPort1]> {
3069 let Latency = 4;
3070 let NumMicroOps = 2;
3071 let ResourceCycles = [1,1];
3072}
3073def: InstRW<[HWWriteResGroup70], (instregex "CVTSD2SI64rr")>;
3074def: InstRW<[HWWriteResGroup70], (instregex "CVTSD2SIrr")>;
3075def: InstRW<[HWWriteResGroup70], (instregex "CVTSS2SI64rr")>;
3076def: InstRW<[HWWriteResGroup70], (instregex "CVTSS2SIrr")>;
3077def: InstRW<[HWWriteResGroup70], (instregex "CVTTSD2SI64rr")>;
3078def: InstRW<[HWWriteResGroup70], (instregex "CVTTSD2SIrr")>;
3079def: InstRW<[HWWriteResGroup70], (instregex "CVTTSS2SI64rr")>;
3080def: InstRW<[HWWriteResGroup70], (instregex "CVTTSS2SIrr")>;
3081def: InstRW<[HWWriteResGroup70], (instregex "VCVTSD2SI64rr")>;
3082def: InstRW<[HWWriteResGroup70], (instregex "VCVTSD2SIrr")>;
3083def: InstRW<[HWWriteResGroup70], (instregex "VCVTSS2SI64rr")>;
3084def: InstRW<[HWWriteResGroup70], (instregex "VCVTSS2SIrr")>;
3085def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSD2SI64rr")>;
3086def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSD2SIrr")>;
3087def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSS2SI64rr")>;
3088def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSS2SIrr")>;
3089
3090def HWWriteResGroup71 : SchedWriteRes<[HWPort0,HWPort5]> {
3091 let Latency = 4;
3092 let NumMicroOps = 2;
3093 let ResourceCycles = [1,1];
3094}
3095def: InstRW<[HWWriteResGroup71], (instregex "VCVTPS2PDYrr")>;
3096def: InstRW<[HWWriteResGroup71], (instregex "VPSLLDYrr")>;
3097def: InstRW<[HWWriteResGroup71], (instregex "VPSLLQYrr")>;
3098def: InstRW<[HWWriteResGroup71], (instregex "VPSLLWYrr")>;
3099def: InstRW<[HWWriteResGroup71], (instregex "VPSRADYrr")>;
3100def: InstRW<[HWWriteResGroup71], (instregex "VPSRAWYrr")>;
3101def: InstRW<[HWWriteResGroup71], (instregex "VPSRLDYrr")>;
3102def: InstRW<[HWWriteResGroup71], (instregex "VPSRLQYrr")>;
3103def: InstRW<[HWWriteResGroup71], (instregex "VPSRLWYrr")>;
3104def: InstRW<[HWWriteResGroup71], (instregex "VPTESTYrr")>;
3105
3106def HWWriteResGroup72 : SchedWriteRes<[HWPort0,HWPort0156]> {
3107 let Latency = 4;
3108 let NumMicroOps = 2;
3109 let ResourceCycles = [1,1];
3110}
3111def: InstRW<[HWWriteResGroup72], (instregex "FNSTSW16r")>;
3112
3113def HWWriteResGroup73 : SchedWriteRes<[HWPort1,HWPort5]> {
3114 let Latency = 4;
3115 let NumMicroOps = 2;
3116 let ResourceCycles = [1,1];
3117}
3118def: InstRW<[HWWriteResGroup73], (instregex "CVTDQ2PDrr")>;
3119def: InstRW<[HWWriteResGroup73], (instregex "CVTPD2DQrr")>;
3120def: InstRW<[HWWriteResGroup73], (instregex "CVTPD2PSrr")>;
3121def: InstRW<[HWWriteResGroup73], (instregex "CVTSD2SSrr")>;
3122def: InstRW<[HWWriteResGroup73], (instregex "CVTSI2SD64rr")>;
3123def: InstRW<[HWWriteResGroup73], (instregex "CVTSI2SDrr")>;
3124def: InstRW<[HWWriteResGroup73], (instregex "CVTSI2SSrr")>;
3125def: InstRW<[HWWriteResGroup73], (instregex "CVTTPD2DQrr")>;
3126def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTPD2PIirr")>;
3127def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTPI2PDirr")>;
3128def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTPS2PIirr")>;
3129def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTTPD2PIirr")>;
3130def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTTPS2PIirr")>;
3131def: InstRW<[HWWriteResGroup73], (instregex "VCVTDQ2PDrr")>;
3132def: InstRW<[HWWriteResGroup73], (instregex "VCVTPD2DQrr")>;
3133def: InstRW<[HWWriteResGroup73], (instregex "VCVTPD2PSrr")>;
3134def: InstRW<[HWWriteResGroup73], (instregex "VCVTPS2PHrr")>;
3135def: InstRW<[HWWriteResGroup73], (instregex "VCVTSD2SSrr")>;
3136def: InstRW<[HWWriteResGroup73], (instregex "VCVTSI2SD64rr")>;
3137def: InstRW<[HWWriteResGroup73], (instregex "VCVTSI2SDrr")>;
3138def: InstRW<[HWWriteResGroup73], (instregex "VCVTSI2SSrr")>;
3139def: InstRW<[HWWriteResGroup73], (instregex "VCVTTPD2DQrr")>;
3140
3141def HWWriteResGroup74 : SchedWriteRes<[HWPort1,HWPort6]> {
3142 let Latency = 4;
3143 let NumMicroOps = 2;
3144 let ResourceCycles = [1,1];
3145}
3146def: InstRW<[HWWriteResGroup74], (instregex "IMUL64r")>;
3147def: InstRW<[HWWriteResGroup74], (instregex "MUL64r")>;
3148def: InstRW<[HWWriteResGroup74], (instregex "MULX64rr")>;
3149
3150def HWWriteResGroup74_16 : SchedWriteRes<[HWPort1, HWPort0156]> {
3151 let Latency = 4;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003152 let NumMicroOps = 4;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003153}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003154def: InstRW<[HWWriteResGroup74_16], (instregex "IMUL16r")>;
3155def: InstRW<[HWWriteResGroup74_16], (instregex "MUL16r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003156
Gadi Haberd76f7b82017-08-28 10:04:16 +00003157def HWWriteResGroup74_32 : SchedWriteRes<[HWPort1,HWPort0156]> {
3158 let Latency = 4;
3159 let NumMicroOps = 3;
3160}
3161def: InstRW<[HWWriteResGroup74_32], (instregex "IMUL32r")>;
3162def: InstRW<[HWWriteResGroup74_32], (instregex "MUL32r")>;
3163
3164def HWWriteResGroup75 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003165 let Latency = 11;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003166 let NumMicroOps = 3;
3167 let ResourceCycles = [2,1];
3168}
3169def: InstRW<[HWWriteResGroup75], (instregex "FICOM16m")>;
3170def: InstRW<[HWWriteResGroup75], (instregex "FICOM32m")>;
3171def: InstRW<[HWWriteResGroup75], (instregex "FICOMP16m")>;
3172def: InstRW<[HWWriteResGroup75], (instregex "FICOMP32m")>;
3173
3174def HWWriteResGroup76 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003175 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003176 let NumMicroOps = 3;
3177 let ResourceCycles = [1,1,1];
3178}
3179def: InstRW<[HWWriteResGroup76], (instregex "CVTSD2SI64rm")>;
3180def: InstRW<[HWWriteResGroup76], (instregex "CVTSD2SIrm")>;
3181def: InstRW<[HWWriteResGroup76], (instregex "CVTSS2SI64rm")>;
3182def: InstRW<[HWWriteResGroup76], (instregex "CVTSS2SIrm")>;
3183def: InstRW<[HWWriteResGroup76], (instregex "CVTTSD2SI64rm")>;
3184def: InstRW<[HWWriteResGroup76], (instregex "CVTTSD2SIrm")>;
3185def: InstRW<[HWWriteResGroup76], (instregex "CVTTSS2SIrm")>;
3186def: InstRW<[HWWriteResGroup76], (instregex "VCVTSD2SI64rm")>;
3187def: InstRW<[HWWriteResGroup76], (instregex "VCVTSD2SIrm")>;
3188def: InstRW<[HWWriteResGroup76], (instregex "VCVTSS2SI64rm")>;
3189def: InstRW<[HWWriteResGroup76], (instregex "VCVTSS2SIrm")>;
3190def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSD2SI64rm")>;
3191def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSD2SIrm")>;
3192def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSS2SI64rm")>;
3193def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSS2SIrm")>;
3194
3195def HWWriteResGroup77 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003196 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003197 let NumMicroOps = 3;
3198 let ResourceCycles = [1,1,1];
3199}
3200def: InstRW<[HWWriteResGroup77], (instregex "VCVTPS2PDYrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003201
3202def HWWriteResGroup77_1 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
3203 let Latency = 11;
3204 let NumMicroOps = 3;
3205 let ResourceCycles = [1,1,1];
3206}
3207def: InstRW<[HWWriteResGroup77_1], (instregex "VPTESTYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003208
3209def HWWriteResGroup78 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003210 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003211 let NumMicroOps = 3;
3212 let ResourceCycles = [1,1,1];
3213}
3214def: InstRW<[HWWriteResGroup78], (instregex "CVTDQ2PDrm")>;
3215def: InstRW<[HWWriteResGroup78], (instregex "CVTPD2DQrm")>;
3216def: InstRW<[HWWriteResGroup78], (instregex "CVTPD2PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003217def: InstRW<[HWWriteResGroup78], (instregex "CVTTPD2DQrm")>;
3218def: InstRW<[HWWriteResGroup78], (instregex "MMX_CVTPD2PIirm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003219def: InstRW<[HWWriteResGroup78], (instregex "MMX_CVTTPD2PIirm")>;
3220def: InstRW<[HWWriteResGroup78], (instregex "VCVTDQ2PDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003221
3222def HWWriteResGroup78_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
3223 let Latency = 9;
3224 let NumMicroOps = 3;
3225 let ResourceCycles = [1,1,1];
3226}
3227def: InstRW<[HWWriteResGroup78_1], (instregex "CVTSD2SSrm")>;
3228def: InstRW<[HWWriteResGroup78_1], (instregex "MMX_CVTPI2PDirm")>;
3229def: InstRW<[HWWriteResGroup78_1], (instregex "VCVTSD2SSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003230
3231def HWWriteResGroup79 : SchedWriteRes<[HWPort1,HWPort6,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003232 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003233 let NumMicroOps = 3;
3234 let ResourceCycles = [1,1,1];
3235}
3236def: InstRW<[HWWriteResGroup79], (instregex "MULX64rm")>;
3237
3238def HWWriteResGroup80 : SchedWriteRes<[HWPort5,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003239 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003240 let NumMicroOps = 3;
3241 let ResourceCycles = [1,1,1];
3242}
3243def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTBYrm")>;
3244def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTBrm")>;
3245def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTWYrm")>;
3246def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTWrm")>;
3247
3248def HWWriteResGroup81 : SchedWriteRes<[HWPort0156]> {
3249 let Latency = 4;
3250 let NumMicroOps = 4;
3251 let ResourceCycles = [4];
3252}
3253def: InstRW<[HWWriteResGroup81], (instregex "FNCLEX")>;
3254
3255def HWWriteResGroup82 : SchedWriteRes<[HWPort015,HWPort0156]> {
3256 let Latency = 4;
3257 let NumMicroOps = 4;
3258 let ResourceCycles = [1,3];
3259}
3260def: InstRW<[HWWriteResGroup82], (instregex "VZEROUPPER")>;
3261
3262def HWWriteResGroup83 : SchedWriteRes<[HWPort1,HWPort6,HWPort0156]> {
3263 let Latency = 4;
3264 let NumMicroOps = 4;
3265 let ResourceCycles = [1,1,2];
3266}
3267def: InstRW<[HWWriteResGroup83], (instregex "LAR(16|32|64)rr")>;
3268
3269def HWWriteResGroup84 : SchedWriteRes<[HWPort0,HWPort4,HWPort237,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003270 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003271 let NumMicroOps = 4;
3272 let ResourceCycles = [1,1,1,1];
3273}
3274def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPDYmr")>;
3275def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPDmr")>;
3276def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPSYmr")>;
3277def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPSmr")>;
3278def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVDYmr")>;
3279def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVDmr")>;
3280def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVQYmr")>;
3281def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVQmr")>;
3282
3283def HWWriteResGroup85 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003284 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003285 let NumMicroOps = 4;
3286 let ResourceCycles = [1,1,1,1];
3287}
3288def: InstRW<[HWWriteResGroup85], (instregex "VCVTPS2PHmr")>;
3289
3290def HWWriteResGroup86 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003291 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003292 let NumMicroOps = 4;
3293 let ResourceCycles = [1,1,1,1];
3294}
3295def: InstRW<[HWWriteResGroup86], (instregex "SHLD(16|32|64)mri8")>;
3296def: InstRW<[HWWriteResGroup86], (instregex "SHRD(16|32|64)mri8")>;
3297
3298def HWWriteResGroup87 : SchedWriteRes<[HWPort1,HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003299 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003300 let NumMicroOps = 5;
3301 let ResourceCycles = [1,2,1,1];
3302}
3303def: InstRW<[HWWriteResGroup87], (instregex "LAR(16|32|64)rm")>;
3304def: InstRW<[HWWriteResGroup87], (instregex "LSL(16|32|64)rm")>;
3305
3306def HWWriteResGroup88 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003307 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003308 let NumMicroOps = 6;
3309 let ResourceCycles = [1,1,4];
3310}
3311def: InstRW<[HWWriteResGroup88], (instregex "PUSHF16")>;
3312def: InstRW<[HWWriteResGroup88], (instregex "PUSHF64")>;
3313
3314def HWWriteResGroup89 : SchedWriteRes<[HWPort0]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00003315 let Latency = 5;
3316 let NumMicroOps = 1;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003317 let ResourceCycles = [1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003318}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003319def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMADDUBSWrr64")>;
3320def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMADDWDirr")>;
3321def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULHRSWrr64")>;
3322def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULHUWirr")>;
3323def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULHWirr")>;
3324def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULLWirr")>;
3325def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULUDQirr")>;
3326def: InstRW<[HWWriteResGroup89], (instregex "MMX_PSADBWirr")>;
3327def: InstRW<[HWWriteResGroup89], (instregex "MUL_FPrST0")>;
3328def: InstRW<[HWWriteResGroup89], (instregex "MUL_FST0r")>;
3329def: InstRW<[HWWriteResGroup89], (instregex "MUL_FrST0")>;
3330def: InstRW<[HWWriteResGroup89], (instregex "PCMPGTQrr")>;
3331def: InstRW<[HWWriteResGroup89], (instregex "PHMINPOSUWrr128")>;
3332def: InstRW<[HWWriteResGroup89], (instregex "PMADDUBSWrr")>;
3333def: InstRW<[HWWriteResGroup89], (instregex "PMADDWDrr")>;
3334def: InstRW<[HWWriteResGroup89], (instregex "PMULDQrr")>;
3335def: InstRW<[HWWriteResGroup89], (instregex "PMULHRSWrr")>;
3336def: InstRW<[HWWriteResGroup89], (instregex "PMULHUWrr")>;
3337def: InstRW<[HWWriteResGroup89], (instregex "PMULHWrr")>;
3338def: InstRW<[HWWriteResGroup89], (instregex "PMULLWrr")>;
3339def: InstRW<[HWWriteResGroup89], (instregex "PMULUDQrr")>;
3340def: InstRW<[HWWriteResGroup89], (instregex "PSADBWrr")>;
3341def: InstRW<[HWWriteResGroup89], (instregex "RCPPSr")>;
3342def: InstRW<[HWWriteResGroup89], (instregex "RCPSSr")>;
3343def: InstRW<[HWWriteResGroup89], (instregex "RSQRTPSr")>;
3344def: InstRW<[HWWriteResGroup89], (instregex "RSQRTSSr")>;
3345def: InstRW<[HWWriteResGroup89], (instregex "VPCMPGTQYrr")>;
3346def: InstRW<[HWWriteResGroup89], (instregex "VPCMPGTQrr")>;
3347def: InstRW<[HWWriteResGroup89], (instregex "VPHMINPOSUWrr128")>;
3348def: InstRW<[HWWriteResGroup89], (instregex "VPMADDUBSWYrr")>;
3349def: InstRW<[HWWriteResGroup89], (instregex "VPMADDUBSWrr")>;
3350def: InstRW<[HWWriteResGroup89], (instregex "VPMADDWDYrr")>;
3351def: InstRW<[HWWriteResGroup89], (instregex "VPMADDWDrr")>;
3352def: InstRW<[HWWriteResGroup89], (instregex "VPMULDQYrr")>;
3353def: InstRW<[HWWriteResGroup89], (instregex "VPMULDQrr")>;
3354def: InstRW<[HWWriteResGroup89], (instregex "VPMULHRSWYrr")>;
3355def: InstRW<[HWWriteResGroup89], (instregex "VPMULHRSWrr")>;
3356def: InstRW<[HWWriteResGroup89], (instregex "VPMULHUWYrr")>;
3357def: InstRW<[HWWriteResGroup89], (instregex "VPMULHUWrr")>;
3358def: InstRW<[HWWriteResGroup89], (instregex "VPMULHWYrr")>;
3359def: InstRW<[HWWriteResGroup89], (instregex "VPMULHWrr")>;
3360def: InstRW<[HWWriteResGroup89], (instregex "VPMULLWYrr")>;
3361def: InstRW<[HWWriteResGroup89], (instregex "VPMULLWrr")>;
3362def: InstRW<[HWWriteResGroup89], (instregex "VPMULUDQYrr")>;
3363def: InstRW<[HWWriteResGroup89], (instregex "VPMULUDQrr")>;
3364def: InstRW<[HWWriteResGroup89], (instregex "VPSADBWYrr")>;
3365def: InstRW<[HWWriteResGroup89], (instregex "VPSADBWrr")>;
3366def: InstRW<[HWWriteResGroup89], (instregex "VRCPPSr")>;
3367def: InstRW<[HWWriteResGroup89], (instregex "VRCPSSr")>;
3368def: InstRW<[HWWriteResGroup89], (instregex "VRSQRTPSr")>;
3369def: InstRW<[HWWriteResGroup89], (instregex "VRSQRTSSr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003370
Gadi Haberd76f7b82017-08-28 10:04:16 +00003371def HWWriteResGroup90 : SchedWriteRes<[HWPort01]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00003372 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003373 let NumMicroOps = 1;
3374 let ResourceCycles = [1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003375}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003376def: InstRW<[HWWriteResGroup90], (instregex "MULPDrr")>;
3377def: InstRW<[HWWriteResGroup90], (instregex "MULPSrr")>;
3378def: InstRW<[HWWriteResGroup90], (instregex "MULSDrr")>;
3379def: InstRW<[HWWriteResGroup90], (instregex "MULSSrr")>;
3380def: InstRW<[HWWriteResGroup90], (instregex "VFMADD132PDYr")>;
3381def: InstRW<[HWWriteResGroup90], (instregex "VFMADD132PDr")>;
3382def: InstRW<[HWWriteResGroup90], (instregex "VFMADD132PSYr")>;
3383def: InstRW<[HWWriteResGroup90], (instregex "VFMADD132PSr")>;
3384def: InstRW<[HWWriteResGroup90], (instregex "VFMADD132SDr")>;
3385def: InstRW<[HWWriteResGroup90], (instregex "VFMADD132SSr")>;
3386def: InstRW<[HWWriteResGroup90], (instregex "VFMADD213PDYr")>;
3387def: InstRW<[HWWriteResGroup90], (instregex "VFMADD213PDr")>;
3388def: InstRW<[HWWriteResGroup90], (instregex "VFMADD213PSYr")>;
3389def: InstRW<[HWWriteResGroup90], (instregex "VFMADD213PSr")>;
3390def: InstRW<[HWWriteResGroup90], (instregex "VFMADD213SDr")>;
3391def: InstRW<[HWWriteResGroup90], (instregex "VFMADD213SSr")>;
3392def: InstRW<[HWWriteResGroup90], (instregex "VFMADD231PDYr")>;
3393def: InstRW<[HWWriteResGroup90], (instregex "VFMADD231PDr")>;
3394def: InstRW<[HWWriteResGroup90], (instregex "VFMADD231PSYr")>;
3395def: InstRW<[HWWriteResGroup90], (instregex "VFMADD231PSr")>;
3396def: InstRW<[HWWriteResGroup90], (instregex "VFMADD231SDr")>;
3397def: InstRW<[HWWriteResGroup90], (instregex "VFMADD231SSr")>;
3398def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB132PDYr")>;
3399def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB132PDr")>;
3400def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB132PSYr")>;
3401def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB132PSr")>;
3402def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB213PDYr")>;
3403def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB213PDr")>;
3404def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB213PSYr")>;
3405def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB213PSr")>;
3406def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB231PDYr")>;
3407def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB231PDr")>;
3408def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB231PSYr")>;
3409def: InstRW<[HWWriteResGroup90], (instregex "VFMADDSUB231PSr")>;
3410def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB132PDYr")>;
3411def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB132PDr")>;
3412def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB132PSYr")>;
3413def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB132PSr")>;
3414def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB132SDr")>;
3415def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB132SSr")>;
3416def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB213PDYr")>;
3417def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB213PDr")>;
3418def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB213PSYr")>;
3419def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB213PSr")>;
3420def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB213SDr")>;
3421def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB213SSr")>;
3422def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB231PDYr")>;
3423def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB231PDr")>;
3424def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB231PSYr")>;
3425def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB231PSr")>;
3426def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB231SDr")>;
3427def: InstRW<[HWWriteResGroup90], (instregex "VFMSUB231SSr")>;
3428def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD132PDYr")>;
3429def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD132PDr")>;
3430def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD132PSYr")>;
3431def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD132PSr")>;
3432def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD213PDYr")>;
3433def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD213PDr")>;
3434def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD213PSYr")>;
3435def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD213PSr")>;
3436def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD231PDYr")>;
3437def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD231PDr")>;
3438def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD231PSYr")>;
3439def: InstRW<[HWWriteResGroup90], (instregex "VFMSUBADD231PSr")>;
3440def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD132PDYr")>;
3441def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD132PDr")>;
3442def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD132PSYr")>;
3443def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD132PSr")>;
3444def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD132SDr")>;
3445def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD132SSr")>;
3446def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD213PDYr")>;
3447def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD213PDr")>;
3448def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD213PSYr")>;
3449def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD213PSr")>;
3450def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD213SDr")>;
3451def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD213SSr")>;
3452def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD231PDYr")>;
3453def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD231PDr")>;
3454def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD231PSYr")>;
3455def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD231PSr")>;
3456def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD231SDr")>;
3457def: InstRW<[HWWriteResGroup90], (instregex "VFNMADD231SSr")>;
3458def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB132PDYr")>;
3459def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB132PDr")>;
3460def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB132PSYr")>;
3461def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB132PSr")>;
3462def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB132SDr")>;
3463def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB132SSr")>;
3464def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB213PDYr")>;
3465def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB213PDr")>;
3466def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB213PSYr")>;
3467def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB213PSr")>;
3468def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB213SDr")>;
3469def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB213SSr")>;
3470def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB231PDYr")>;
3471def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB231PDr")>;
3472def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB231PSYr")>;
3473def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB231PSr")>;
3474def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB231SDr")>;
3475def: InstRW<[HWWriteResGroup90], (instregex "VFNMSUB231SSr")>;
3476def: InstRW<[HWWriteResGroup90], (instregex "VMULPDYrr")>;
3477def: InstRW<[HWWriteResGroup90], (instregex "VMULPDrr")>;
3478def: InstRW<[HWWriteResGroup90], (instregex "VMULPSYrr")>;
3479def: InstRW<[HWWriteResGroup90], (instregex "VMULPSrr")>;
3480def: InstRW<[HWWriteResGroup90], (instregex "VMULSDrr")>;
3481def: InstRW<[HWWriteResGroup90], (instregex "VMULSSrr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003482
Gadi Haberd76f7b82017-08-28 10:04:16 +00003483def HWWriteResGroup91 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003484 let Latency = 10;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003485 let NumMicroOps = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003486 let ResourceCycles = [1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003487}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003488def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMADDUBSWrm64")>;
3489def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMADDWDirm")>;
3490def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULHRSWrm64")>;
3491def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULHUWirm")>;
3492def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULHWirm")>;
3493def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULLWirm")>;
3494def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULUDQirm")>;
3495def: InstRW<[HWWriteResGroup91], (instregex "MMX_PSADBWirm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003496def: InstRW<[HWWriteResGroup91], (instregex "RCPSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003497def: InstRW<[HWWriteResGroup91], (instregex "RSQRTSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003498def: InstRW<[HWWriteResGroup91], (instregex "VRCPSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003499def: InstRW<[HWWriteResGroup91], (instregex "VRSQRTSSm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003500
Gadi Haber2cf601f2017-12-08 09:48:44 +00003501def HWWriteResGroup91_1 : SchedWriteRes<[HWPort0,HWPort23]> {
3502 let Latency = 18;
3503 let NumMicroOps = 2;
3504 let ResourceCycles = [1,1];
3505}
3506def: InstRW<[HWWriteResGroup91_1], (instregex "SQRTSSm")>;
3507def: InstRW<[HWWriteResGroup91_1], (instregex "VDIVSSrm")>;
3508
3509def HWWriteResGroup91_2 : SchedWriteRes<[HWPort0,HWPort23]> {
3510 let Latency = 11;
3511 let NumMicroOps = 2;
3512 let ResourceCycles = [1,1];
3513}
3514def: InstRW<[HWWriteResGroup91_2], (instregex "PCMPGTQrm")>;
3515def: InstRW<[HWWriteResGroup91_2], (instregex "PHMINPOSUWrm128")>;
3516def: InstRW<[HWWriteResGroup91_2], (instregex "PMADDUBSWrm")>;
3517def: InstRW<[HWWriteResGroup91_2], (instregex "PMADDWDrm")>;
3518def: InstRW<[HWWriteResGroup91_2], (instregex "PMULDQrm")>;
3519def: InstRW<[HWWriteResGroup91_2], (instregex "PMULHRSWrm")>;
3520def: InstRW<[HWWriteResGroup91_2], (instregex "PMULHUWrm")>;
3521def: InstRW<[HWWriteResGroup91_2], (instregex "PMULHWrm")>;
3522def: InstRW<[HWWriteResGroup91_2], (instregex "PMULLWrm")>;
3523def: InstRW<[HWWriteResGroup91_2], (instregex "PMULUDQrm")>;
3524def: InstRW<[HWWriteResGroup91_2], (instregex "PSADBWrm")>;
3525def: InstRW<[HWWriteResGroup91_2], (instregex "RCPPSm")>;
3526def: InstRW<[HWWriteResGroup91_2], (instregex "RSQRTPSm")>;
3527def: InstRW<[HWWriteResGroup91_2], (instregex "VPCMPGTQrm")>;
3528def: InstRW<[HWWriteResGroup91_2], (instregex "VPHMINPOSUWrm128")>;
3529def: InstRW<[HWWriteResGroup91_2], (instregex "VPMADDUBSWrm")>;
3530def: InstRW<[HWWriteResGroup91_2], (instregex "VPMADDWDrm")>;
3531def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULDQrm")>;
3532def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULHRSWrm")>;
3533def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULHUWrm")>;
3534def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULHWrm")>;
3535def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULLWrm")>;
3536def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULUDQrm")>;
3537def: InstRW<[HWWriteResGroup91_2], (instregex "VPSADBWrm")>;
3538def: InstRW<[HWWriteResGroup91_2], (instregex "VRCPPSm")>;
3539def: InstRW<[HWWriteResGroup91_2], (instregex "VRSQRTPSm")>;
3540
3541def HWWriteResGroup91_3 : SchedWriteRes<[HWPort0,HWPort23]> {
3542 let Latency = 12;
3543 let NumMicroOps = 2;
3544 let ResourceCycles = [1,1];
3545}
3546def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F32m")>;
3547def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F64m")>;
3548def: InstRW<[HWWriteResGroup91_3], (instregex "VPCMPGTQYrm")>;
3549def: InstRW<[HWWriteResGroup91_3], (instregex "VPMADDUBSWYrm")>;
3550def: InstRW<[HWWriteResGroup91_3], (instregex "VPMADDWDYrm")>;
3551def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULDQYrm")>;
3552def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULHRSWYrm")>;
3553def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULHUWYrm")>;
3554def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULHWYrm")>;
3555def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULLWYrm")>;
3556def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULUDQYrm")>;
3557def: InstRW<[HWWriteResGroup91_3], (instregex "VPSADBWYrm")>;
3558
Gadi Haberd76f7b82017-08-28 10:04:16 +00003559def HWWriteResGroup92 : SchedWriteRes<[HWPort01,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003560 let Latency = 11;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003561 let NumMicroOps = 2;
3562 let ResourceCycles = [1,1];
3563}
3564def: InstRW<[HWWriteResGroup92], (instregex "MULPDrm")>;
3565def: InstRW<[HWWriteResGroup92], (instregex "MULPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003566def: InstRW<[HWWriteResGroup92], (instregex "VFMADD132PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003567def: InstRW<[HWWriteResGroup92], (instregex "VFMADD132PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003568def: InstRW<[HWWriteResGroup92], (instregex "VFMADD213PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003569def: InstRW<[HWWriteResGroup92], (instregex "VFMADD213PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003570def: InstRW<[HWWriteResGroup92], (instregex "VFMADD231PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003571def: InstRW<[HWWriteResGroup92], (instregex "VFMADD231PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003572def: InstRW<[HWWriteResGroup92], (instregex "VFMADDSUB132PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003573def: InstRW<[HWWriteResGroup92], (instregex "VFMADDSUB132PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003574def: InstRW<[HWWriteResGroup92], (instregex "VFMADDSUB213PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003575def: InstRW<[HWWriteResGroup92], (instregex "VFMADDSUB213PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003576def: InstRW<[HWWriteResGroup92], (instregex "VFMADDSUB231PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003577def: InstRW<[HWWriteResGroup92], (instregex "VFMADDSUB231PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003578def: InstRW<[HWWriteResGroup92], (instregex "VFMSUB132PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003579def: InstRW<[HWWriteResGroup92], (instregex "VFMSUB132PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003580def: InstRW<[HWWriteResGroup92], (instregex "VFMSUB213PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003581def: InstRW<[HWWriteResGroup92], (instregex "VFMSUB213PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003582def: InstRW<[HWWriteResGroup92], (instregex "VFMSUB231PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003583def: InstRW<[HWWriteResGroup92], (instregex "VFMSUB231PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003584def: InstRW<[HWWriteResGroup92], (instregex "VFMSUBADD132PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003585def: InstRW<[HWWriteResGroup92], (instregex "VFMSUBADD132PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003586def: InstRW<[HWWriteResGroup92], (instregex "VFMSUBADD213PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003587def: InstRW<[HWWriteResGroup92], (instregex "VFMSUBADD213PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003588def: InstRW<[HWWriteResGroup92], (instregex "VFMSUBADD231PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003589def: InstRW<[HWWriteResGroup92], (instregex "VFMSUBADD231PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003590def: InstRW<[HWWriteResGroup92], (instregex "VFNMADD132PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003591def: InstRW<[HWWriteResGroup92], (instregex "VFNMADD132PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003592def: InstRW<[HWWriteResGroup92], (instregex "VFNMADD213PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003593def: InstRW<[HWWriteResGroup92], (instregex "VFNMADD213PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003594def: InstRW<[HWWriteResGroup92], (instregex "VFNMADD231PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003595def: InstRW<[HWWriteResGroup92], (instregex "VFNMADD231PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003596def: InstRW<[HWWriteResGroup92], (instregex "VFNMSUB132PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003597def: InstRW<[HWWriteResGroup92], (instregex "VFNMSUB132PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003598def: InstRW<[HWWriteResGroup92], (instregex "VFNMSUB213PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003599def: InstRW<[HWWriteResGroup92], (instregex "VFNMSUB213PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003600def: InstRW<[HWWriteResGroup92], (instregex "VFNMSUB231PDm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003601def: InstRW<[HWWriteResGroup92], (instregex "VFNMSUB231PSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003602def: InstRW<[HWWriteResGroup92], (instregex "VMULPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003603def: InstRW<[HWWriteResGroup92], (instregex "VMULPSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003604
3605def HWWriteResGroup92_1 : SchedWriteRes<[HWPort01,HWPort23]> {
3606 let Latency = 12;
3607 let NumMicroOps = 2;
3608 let ResourceCycles = [1,1];
3609}
3610def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADD132PDYm")>;
3611def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADD132PSYm")>;
3612def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADD213PDYm")>;
3613def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADD213PSYm")>;
3614def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADD231PDYm")>;
3615def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADD231PSYm")>;
3616def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADDSUB132PDYm")>;
3617def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADDSUB132PSYm")>;
3618def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADDSUB213PDYm")>;
3619def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADDSUB213PSYm")>;
3620def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADDSUB231PDYm")>;
3621def: InstRW<[HWWriteResGroup92_1], (instregex "VFMADDSUB231PSYm")>;
3622def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUB132PDYm")>;
3623def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUB132PSYm")>;
3624def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUB213PDYm")>;
3625def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUB213PSYm")>;
3626def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUB231PDYm")>;
3627def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUB231PSYm")>;
3628def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUBADD132PDYm")>;
3629def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUBADD132PSYm")>;
3630def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUBADD213PDYm")>;
3631def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUBADD213PSYm")>;
3632def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUBADD231PDYm")>;
3633def: InstRW<[HWWriteResGroup92_1], (instregex "VFMSUBADD231PSYm")>;
3634def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMADD132PDYm")>;
3635def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMADD132PSYm")>;
3636def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMADD213PDYm")>;
3637def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMADD213PSYm")>;
3638def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMADD231PDYm")>;
3639def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMADD231PSYm")>;
3640def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMSUB132PDYm")>;
3641def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMSUB132PSYm")>;
3642def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMSUB213PDYm")>;
3643def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMSUB213PSYm")>;
3644def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMSUB231PDYm")>;
3645def: InstRW<[HWWriteResGroup92_1], (instregex "VFNMSUB231PSYm")>;
3646def: InstRW<[HWWriteResGroup92_1], (instregex "VMULPDYrm")>;
3647def: InstRW<[HWWriteResGroup92_1], (instregex "VMULPSYrm")>;
3648
3649def HWWriteResGroup92_2 : SchedWriteRes<[HWPort01,HWPort23]> {
3650 let Latency = 10;
3651 let NumMicroOps = 2;
3652 let ResourceCycles = [1,1];
3653}
3654def: InstRW<[HWWriteResGroup92_2], (instregex "MULSDrm")>;
3655def: InstRW<[HWWriteResGroup92_2], (instregex "MULSSrm")>;
3656def: InstRW<[HWWriteResGroup92_2], (instregex "VFMADD132SDm")>;
3657def: InstRW<[HWWriteResGroup92_2], (instregex "VFMADD132SSm")>;
3658def: InstRW<[HWWriteResGroup92_2], (instregex "VFMADD213SDm")>;
3659def: InstRW<[HWWriteResGroup92_2], (instregex "VFMADD213SSm")>;
3660def: InstRW<[HWWriteResGroup92_2], (instregex "VFMADD231SDm")>;
3661def: InstRW<[HWWriteResGroup92_2], (instregex "VFMADD231SSm")>;
3662def: InstRW<[HWWriteResGroup92_2], (instregex "VFMSUB132SDm")>;
3663def: InstRW<[HWWriteResGroup92_2], (instregex "VFMSUB132SSm")>;
3664def: InstRW<[HWWriteResGroup92_2], (instregex "VFMSUB213SDm")>;
3665def: InstRW<[HWWriteResGroup92_2], (instregex "VFMSUB213SSm")>;
3666def: InstRW<[HWWriteResGroup92_2], (instregex "VFMSUB231SDm")>;
3667def: InstRW<[HWWriteResGroup92_2], (instregex "VFMSUB231SSm")>;
3668def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMADD132SDm")>;
3669def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMADD132SSm")>;
3670def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMADD213SDm")>;
3671def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMADD213SSm")>;
3672def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMADD231SDm")>;
3673def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMADD231SSm")>;
3674def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMSUB132SDm")>;
3675def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMSUB132SSm")>;
3676def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMSUB213SDm")>;
3677def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMSUB213SSm")>;
3678def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMSUB231SDm")>;
3679def: InstRW<[HWWriteResGroup92_2], (instregex "VFNMSUB231SSm")>;
3680def: InstRW<[HWWriteResGroup92_2], (instregex "VMULSDrm")>;
3681def: InstRW<[HWWriteResGroup92_2], (instregex "VMULSSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003682
3683def HWWriteResGroup93 : SchedWriteRes<[HWPort1,HWPort5]> {
3684 let Latency = 5;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003685 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003686 let ResourceCycles = [1,2];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003687}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003688def: InstRW<[HWWriteResGroup93], (instregex "CVTSI2SS64rr")>;
3689def: InstRW<[HWWriteResGroup93], (instregex "HADDPDrr")>;
3690def: InstRW<[HWWriteResGroup93], (instregex "HADDPSrr")>;
3691def: InstRW<[HWWriteResGroup93], (instregex "HSUBPDrr")>;
3692def: InstRW<[HWWriteResGroup93], (instregex "HSUBPSrr")>;
3693def: InstRW<[HWWriteResGroup93], (instregex "VCVTSI2SS64rr")>;
3694def: InstRW<[HWWriteResGroup93], (instregex "VHADDPDYrr")>;
3695def: InstRW<[HWWriteResGroup93], (instregex "VHADDPDrr")>;
3696def: InstRW<[HWWriteResGroup93], (instregex "VHADDPSYrr")>;
3697def: InstRW<[HWWriteResGroup93], (instregex "VHADDPSrr")>;
3698def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPDYrr")>;
3699def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPDrr")>;
3700def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPSYrr")>;
3701def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPSrr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003702
Gadi Haberd76f7b82017-08-28 10:04:16 +00003703def HWWriteResGroup94 : SchedWriteRes<[HWPort1,HWPort6,HWPort06]> {
3704 let Latency = 5;
3705 let NumMicroOps = 3;
3706 let ResourceCycles = [1,1,1];
3707}
3708def: InstRW<[HWWriteResGroup94], (instregex "STR(16|32|64)r")>;
3709
3710def HWWriteResGroup95 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
3711 let Latency = 5;
3712 let NumMicroOps = 3;
3713 let ResourceCycles = [1,1,1];
3714}
3715def: InstRW<[HWWriteResGroup95], (instregex "MULX32rr")>;
3716
3717def HWWriteResGroup96 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003718 let Latency = 11;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003719 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003720 let ResourceCycles = [1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003721}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003722def: InstRW<[HWWriteResGroup96], (instregex "HADDPDrm")>;
3723def: InstRW<[HWWriteResGroup96], (instregex "HADDPSrm")>;
3724def: InstRW<[HWWriteResGroup96], (instregex "HSUBPDrm")>;
3725def: InstRW<[HWWriteResGroup96], (instregex "HSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003726def: InstRW<[HWWriteResGroup96], (instregex "VHADDPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003727def: InstRW<[HWWriteResGroup96], (instregex "VHADDPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003728def: InstRW<[HWWriteResGroup96], (instregex "VHSUBPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003729def: InstRW<[HWWriteResGroup96], (instregex "VHSUBPSrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003730
Gadi Haber2cf601f2017-12-08 09:48:44 +00003731def HWWriteResGroup96_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
3732 let Latency = 12;
3733 let NumMicroOps = 4;
3734 let ResourceCycles = [1,2,1];
3735}
3736def: InstRW<[HWWriteResGroup96_1], (instregex "VHADDPDYrm")>;
3737def: InstRW<[HWWriteResGroup96_1], (instregex "VHADDPSYrm")>;
3738def: InstRW<[HWWriteResGroup96_1], (instregex "VHSUBPDYrm")>;
3739def: InstRW<[HWWriteResGroup96_1], (instregex "VHSUBPSYrm")>;
3740
Gadi Haberd76f7b82017-08-28 10:04:16 +00003741def HWWriteResGroup97 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003742 let Latency = 10;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003743 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003744 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003745}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003746def: InstRW<[HWWriteResGroup97], (instregex "CVTTSS2SI64rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003747
Gadi Haberd76f7b82017-08-28 10:04:16 +00003748def HWWriteResGroup98 : SchedWriteRes<[HWPort1,HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003749 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003750 let NumMicroOps = 4;
3751 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003752}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003753def: InstRW<[HWWriteResGroup98], (instregex "MULX32rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003754
Gadi Haberd76f7b82017-08-28 10:04:16 +00003755def HWWriteResGroup99 : SchedWriteRes<[HWPort6,HWPort0156]> {
3756 let Latency = 5;
3757 let NumMicroOps = 5;
3758 let ResourceCycles = [1,4];
3759}
3760def: InstRW<[HWWriteResGroup99], (instregex "PAUSE")>;
3761
3762def HWWriteResGroup100 : SchedWriteRes<[HWPort06,HWPort0156]> {
3763 let Latency = 5;
3764 let NumMicroOps = 5;
3765 let ResourceCycles = [1,4];
3766}
3767def: InstRW<[HWWriteResGroup100], (instregex "XSETBV")>;
3768
3769def HWWriteResGroup101 : SchedWriteRes<[HWPort06,HWPort0156]> {
3770 let Latency = 5;
3771 let NumMicroOps = 5;
3772 let ResourceCycles = [2,3];
3773}
3774def: InstRW<[HWWriteResGroup101], (instregex "CMPXCHG(16|32|64)rr")>;
3775def: InstRW<[HWWriteResGroup101], (instregex "CMPXCHG8rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003776
3777def HWWriteResGroup102 : SchedWriteRes<[HWPort1,HWPort5]> {
3778 let Latency = 6;
3779 let NumMicroOps = 2;
3780 let ResourceCycles = [1,1];
3781}
3782def: InstRW<[HWWriteResGroup102], (instregex "VCVTDQ2PDYrr")>;
3783def: InstRW<[HWWriteResGroup102], (instregex "VCVTPD2DQYrr")>;
3784def: InstRW<[HWWriteResGroup102], (instregex "VCVTPD2PSYrr")>;
3785def: InstRW<[HWWriteResGroup102], (instregex "VCVTPS2PHYrr")>;
3786def: InstRW<[HWWriteResGroup102], (instregex "VCVTTPD2DQYrr")>;
3787
3788def HWWriteResGroup103 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003789 let Latency = 13;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003790 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003791 let ResourceCycles = [2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003792}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003793def: InstRW<[HWWriteResGroup103], (instregex "ADD_FI16m")>;
3794def: InstRW<[HWWriteResGroup103], (instregex "ADD_FI32m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003795def: InstRW<[HWWriteResGroup103], (instregex "SUBR_FI16m")>;
3796def: InstRW<[HWWriteResGroup103], (instregex "SUBR_FI32m")>;
3797def: InstRW<[HWWriteResGroup103], (instregex "SUB_FI16m")>;
3798def: InstRW<[HWWriteResGroup103], (instregex "SUB_FI32m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003799def: InstRW<[HWWriteResGroup103], (instregex "VROUNDYPDm")>;
3800def: InstRW<[HWWriteResGroup103], (instregex "VROUNDYPSm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003801
Gadi Haber2cf601f2017-12-08 09:48:44 +00003802def HWWriteResGroup103_1 : SchedWriteRes<[HWPort1,HWPort23]> {
3803 let Latency = 12;
3804 let NumMicroOps = 3;
3805 let ResourceCycles = [2,1];
3806}
3807def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDPDm")>;
3808def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDPSm")>;
3809def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDSDm")>;
3810def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDSSm")>;
3811def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDPDm")>;
3812def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDPSm")>;
3813def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDSDm")>;
3814def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDSSm")>;
3815
Gadi Haberd76f7b82017-08-28 10:04:16 +00003816def HWWriteResGroup104 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003817 let Latency = 12;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003818 let NumMicroOps = 3;
3819 let ResourceCycles = [1,1,1];
3820}
3821def: InstRW<[HWWriteResGroup104], (instregex "VCVTDQ2PDYrm")>;
3822
3823def HWWriteResGroup105 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
3824 let Latency = 6;
3825 let NumMicroOps = 4;
3826 let ResourceCycles = [1,1,2];
3827}
3828def: InstRW<[HWWriteResGroup105], (instregex "SHLD(16|32|64)rrCL")>;
3829def: InstRW<[HWWriteResGroup105], (instregex "SHRD(16|32|64)rrCL")>;
3830
3831def HWWriteResGroup106 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003832 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003833 let NumMicroOps = 4;
3834 let ResourceCycles = [1,1,1,1];
3835}
3836def: InstRW<[HWWriteResGroup106], (instregex "VCVTPS2PHYmr")>;
3837
3838def HWWriteResGroup107 : SchedWriteRes<[HWPort1,HWPort6,HWPort06,HWPort0156]> {
3839 let Latency = 6;
3840 let NumMicroOps = 4;
3841 let ResourceCycles = [1,1,1,1];
3842}
3843def: InstRW<[HWWriteResGroup107], (instregex "SLDT(16|32|64)r")>;
3844
3845def HWWriteResGroup108 : SchedWriteRes<[HWPort6,HWPort0156]> {
3846 let Latency = 6;
3847 let NumMicroOps = 6;
3848 let ResourceCycles = [1,5];
3849}
3850def: InstRW<[HWWriteResGroup108], (instregex "STD")>;
3851
3852def HWWriteResGroup109 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003853 let Latency = 12;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003854 let NumMicroOps = 6;
3855 let ResourceCycles = [1,1,1,1,2];
3856}
3857def: InstRW<[HWWriteResGroup109], (instregex "SHLD(16|32|64)mrCL")>;
3858def: InstRW<[HWWriteResGroup109], (instregex "SHRD(16|32|64)mrCL")>;
3859
3860def HWWriteResGroup110 : SchedWriteRes<[HWPort5]> {
3861 let Latency = 7;
3862 let NumMicroOps = 1;
3863 let ResourceCycles = [1];
3864}
3865def: InstRW<[HWWriteResGroup110], (instregex "AESDECLASTrr")>;
3866def: InstRW<[HWWriteResGroup110], (instregex "AESDECrr")>;
3867def: InstRW<[HWWriteResGroup110], (instregex "AESENCLASTrr")>;
3868def: InstRW<[HWWriteResGroup110], (instregex "AESENCrr")>;
3869def: InstRW<[HWWriteResGroup110], (instregex "VAESDECLASTrr")>;
3870def: InstRW<[HWWriteResGroup110], (instregex "VAESDECrr")>;
3871def: InstRW<[HWWriteResGroup110], (instregex "VAESENCLASTrr")>;
3872def: InstRW<[HWWriteResGroup110], (instregex "VAESENCrr")>;
3873
3874def HWWriteResGroup111 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003875 let Latency = 13;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003876 let NumMicroOps = 2;
3877 let ResourceCycles = [1,1];
3878}
3879def: InstRW<[HWWriteResGroup111], (instregex "AESDECLASTrm")>;
3880def: InstRW<[HWWriteResGroup111], (instregex "AESDECrm")>;
3881def: InstRW<[HWWriteResGroup111], (instregex "AESENCLASTrm")>;
3882def: InstRW<[HWWriteResGroup111], (instregex "AESENCrm")>;
3883def: InstRW<[HWWriteResGroup111], (instregex "VAESDECLASTrm")>;
3884def: InstRW<[HWWriteResGroup111], (instregex "VAESDECrm")>;
3885def: InstRW<[HWWriteResGroup111], (instregex "VAESENCLASTrm")>;
3886def: InstRW<[HWWriteResGroup111], (instregex "VAESENCrm")>;
3887
3888def HWWriteResGroup112 : SchedWriteRes<[HWPort0,HWPort5]> {
3889 let Latency = 7;
3890 let NumMicroOps = 3;
3891 let ResourceCycles = [1,2];
3892}
3893def: InstRW<[HWWriteResGroup112], (instregex "MPSADBWrri")>;
3894def: InstRW<[HWWriteResGroup112], (instregex "VMPSADBWYrri")>;
3895def: InstRW<[HWWriteResGroup112], (instregex "VMPSADBWrri")>;
3896
3897def HWWriteResGroup113 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003898 let Latency = 13;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003899 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003900 let ResourceCycles = [1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003901}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003902def: InstRW<[HWWriteResGroup113], (instregex "MPSADBWrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003903def: InstRW<[HWWriteResGroup113], (instregex "VMPSADBWrmi")>;
3904
Gadi Haber2cf601f2017-12-08 09:48:44 +00003905def HWWriteResGroup113_1 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
3906 let Latency = 14;
3907 let NumMicroOps = 4;
3908 let ResourceCycles = [1,2,1];
3909}
3910def: InstRW<[HWWriteResGroup113_1], (instregex "VMPSADBWYrmi")>;
3911
Gadi Haberd76f7b82017-08-28 10:04:16 +00003912def HWWriteResGroup114 : SchedWriteRes<[HWPort6,HWPort06,HWPort15,HWPort0156]> {
3913 let Latency = 7;
3914 let NumMicroOps = 7;
3915 let ResourceCycles = [2,2,1,2];
3916}
3917def: InstRW<[HWWriteResGroup114], (instregex "LOOP")>;
3918
3919def HWWriteResGroup115 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003920 let Latency = 15;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003921 let NumMicroOps = 3;
3922 let ResourceCycles = [1,1,1];
3923}
3924def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI16m")>;
3925def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI32m")>;
3926
3927def HWWriteResGroup116 : SchedWriteRes<[HWPort0,HWPort1,HWPort5]> {
3928 let Latency = 9;
3929 let NumMicroOps = 3;
3930 let ResourceCycles = [1,1,1];
3931}
3932def: InstRW<[HWWriteResGroup116], (instregex "DPPDrri")>;
3933def: InstRW<[HWWriteResGroup116], (instregex "VDPPDrri")>;
3934
3935def HWWriteResGroup117 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003936 let Latency = 15;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003937 let NumMicroOps = 4;
3938 let ResourceCycles = [1,1,1,1];
3939}
3940def: InstRW<[HWWriteResGroup117], (instregex "DPPDrmi")>;
3941def: InstRW<[HWWriteResGroup117], (instregex "VDPPDrmi")>;
3942
3943def HWWriteResGroup118 : SchedWriteRes<[HWPort0]> {
3944 let Latency = 10;
3945 let NumMicroOps = 2;
3946 let ResourceCycles = [2];
3947}
3948def: InstRW<[HWWriteResGroup118], (instregex "PMULLDrr")>;
3949def: InstRW<[HWWriteResGroup118], (instregex "VPMULLDYrr")>;
3950def: InstRW<[HWWriteResGroup118], (instregex "VPMULLDrr")>;
3951
3952def HWWriteResGroup119 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003953 let Latency = 16;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003954 let NumMicroOps = 3;
3955 let ResourceCycles = [2,1];
3956}
3957def: InstRW<[HWWriteResGroup119], (instregex "PMULLDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003958def: InstRW<[HWWriteResGroup119], (instregex "VPMULLDrm")>;
3959
Gadi Haber2cf601f2017-12-08 09:48:44 +00003960def HWWriteResGroup119_1 : SchedWriteRes<[HWPort0,HWPort23]> {
3961 let Latency = 17;
3962 let NumMicroOps = 3;
3963 let ResourceCycles = [2,1];
3964}
3965def: InstRW<[HWWriteResGroup119_1], (instregex "VPMULLDYrm")>;
3966
Gadi Haberd76f7b82017-08-28 10:04:16 +00003967def HWWriteResGroup120 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003968 let Latency = 16;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003969 let NumMicroOps = 10;
3970 let ResourceCycles = [1,1,1,4,1,2];
3971}
3972def: InstRW<[HWWriteResGroup120], (instregex "RCL(16|32|64)mCL")>;
3973def: InstRW<[HWWriteResGroup120], (instregex "RCL8mCL")>;
3974
3975def HWWriteResGroup121 : SchedWriteRes<[HWPort0]> {
3976 let Latency = 11;
3977 let NumMicroOps = 1;
3978 let ResourceCycles = [1];
3979}
3980def: InstRW<[HWWriteResGroup121], (instregex "DIVPSrr")>;
3981def: InstRW<[HWWriteResGroup121], (instregex "DIVSSrr")>;
3982
3983def HWWriteResGroup122 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003984 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003985 let NumMicroOps = 2;
3986 let ResourceCycles = [1,1];
3987}
3988def: InstRW<[HWWriteResGroup122], (instregex "DIVPSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003989
3990def HWWriteResGroup122_1 : SchedWriteRes<[HWPort0,HWPort23]> {
3991 let Latency = 16;
3992 let NumMicroOps = 2;
3993 let ResourceCycles = [1,1];
3994}
3995def: InstRW<[HWWriteResGroup122_1], (instregex "DIVSSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003996
3997def HWWriteResGroup123 : SchedWriteRes<[HWPort0]> {
3998 let Latency = 11;
3999 let NumMicroOps = 3;
4000 let ResourceCycles = [3];
4001}
4002def: InstRW<[HWWriteResGroup123], (instregex "PCMPISTRIrr")>;
4003def: InstRW<[HWWriteResGroup123], (instregex "PCMPISTRM128rr")>;
4004def: InstRW<[HWWriteResGroup123], (instregex "VPCMPISTRIrr")>;
4005def: InstRW<[HWWriteResGroup123], (instregex "VPCMPISTRM128rr")>;
4006
4007def HWWriteResGroup124 : SchedWriteRes<[HWPort0,HWPort5]> {
4008 let Latency = 11;
4009 let NumMicroOps = 3;
4010 let ResourceCycles = [2,1];
4011}
4012def: InstRW<[HWWriteResGroup124], (instregex "PCLMULQDQrr")>;
4013def: InstRW<[HWWriteResGroup124], (instregex "VPCLMULQDQrr")>;
4014
4015def HWWriteResGroup125 : SchedWriteRes<[HWPort0,HWPort015]> {
4016 let Latency = 11;
4017 let NumMicroOps = 3;
4018 let ResourceCycles = [2,1];
4019}
4020def: InstRW<[HWWriteResGroup125], (instregex "VRCPPSYr")>;
4021def: InstRW<[HWWriteResGroup125], (instregex "VRSQRTPSYr")>;
4022
4023def HWWriteResGroup126 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004024 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004025 let NumMicroOps = 4;
4026 let ResourceCycles = [3,1];
4027}
4028def: InstRW<[HWWriteResGroup126], (instregex "PCMPISTRIrm")>;
4029def: InstRW<[HWWriteResGroup126], (instregex "PCMPISTRM128rm")>;
4030def: InstRW<[HWWriteResGroup126], (instregex "VPCMPISTRIrm")>;
4031def: InstRW<[HWWriteResGroup126], (instregex "VPCMPISTRM128rm")>;
4032
4033def HWWriteResGroup127 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004034 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004035 let NumMicroOps = 4;
4036 let ResourceCycles = [2,1,1];
4037}
4038def: InstRW<[HWWriteResGroup127], (instregex "PCLMULQDQrm")>;
4039def: InstRW<[HWWriteResGroup127], (instregex "VPCLMULQDQrm")>;
4040
4041def HWWriteResGroup128 : SchedWriteRes<[HWPort0,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004042 let Latency = 18;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004043 let NumMicroOps = 4;
4044 let ResourceCycles = [2,1,1];
4045}
4046def: InstRW<[HWWriteResGroup128], (instregex "VRCPPSYm")>;
4047def: InstRW<[HWWriteResGroup128], (instregex "VRSQRTPSYm")>;
4048
4049def HWWriteResGroup129 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
4050 let Latency = 11;
4051 let NumMicroOps = 7;
4052 let ResourceCycles = [2,2,3];
4053}
4054def: InstRW<[HWWriteResGroup129], (instregex "RCL(16|32|64)rCL")>;
4055def: InstRW<[HWWriteResGroup129], (instregex "RCR(16|32|64)rCL")>;
4056
4057def HWWriteResGroup130 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
4058 let Latency = 11;
4059 let NumMicroOps = 9;
4060 let ResourceCycles = [1,4,1,3];
4061}
4062def: InstRW<[HWWriteResGroup130], (instregex "RCL8rCL")>;
4063
4064def HWWriteResGroup131 : SchedWriteRes<[HWPort06,HWPort0156]> {
4065 let Latency = 11;
4066 let NumMicroOps = 11;
4067 let ResourceCycles = [2,9];
4068}
4069def: InstRW<[HWWriteResGroup131], (instregex "LOOPE")>;
4070def: InstRW<[HWWriteResGroup131], (instregex "LOOPNE")>;
4071
4072def HWWriteResGroup132 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004073 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004074 let NumMicroOps = 14;
4075 let ResourceCycles = [1,1,1,4,2,5];
4076}
4077def: InstRW<[HWWriteResGroup132], (instregex "CMPXCHG8B")>;
4078
4079def HWWriteResGroup133 : SchedWriteRes<[HWPort0]> {
4080 let Latency = 13;
4081 let NumMicroOps = 1;
4082 let ResourceCycles = [1];
4083}
4084def: InstRW<[HWWriteResGroup133], (instregex "SQRTPSr")>;
4085def: InstRW<[HWWriteResGroup133], (instregex "SQRTSSr")>;
4086def: InstRW<[HWWriteResGroup133], (instregex "VDIVPSrr")>;
4087def: InstRW<[HWWriteResGroup133], (instregex "VDIVSSrr")>;
4088
4089def HWWriteResGroup134 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004090 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004091 let NumMicroOps = 2;
4092 let ResourceCycles = [1,1];
4093}
Gadi Haber2cf601f2017-12-08 09:48:44 +00004094def: InstRW<[HWWriteResGroup134], (instregex "DIVSDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004095def: InstRW<[HWWriteResGroup134], (instregex "SQRTPSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004096def: InstRW<[HWWriteResGroup134], (instregex "VDIVPSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00004097def: InstRW<[HWWriteResGroup134], (instregex "VSQRTSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004098
4099def HWWriteResGroup135 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004100 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004101 let NumMicroOps = 11;
4102 let ResourceCycles = [2,1,1,3,1,3];
4103}
4104def: InstRW<[HWWriteResGroup135], (instregex "RCR(16|32|64)mCL")>;
4105def: InstRW<[HWWriteResGroup135], (instregex "RCR8mCL")>;
4106
4107def HWWriteResGroup136 : SchedWriteRes<[HWPort0]> {
4108 let Latency = 14;
4109 let NumMicroOps = 1;
4110 let ResourceCycles = [1];
4111}
4112def: InstRW<[HWWriteResGroup136], (instregex "DIVPDrr")>;
4113def: InstRW<[HWWriteResGroup136], (instregex "DIVSDrr")>;
4114def: InstRW<[HWWriteResGroup136], (instregex "VSQRTPSr")>;
4115def: InstRW<[HWWriteResGroup136], (instregex "VSQRTSSr")>;
4116
4117def HWWriteResGroup137 : SchedWriteRes<[HWPort5]> {
4118 let Latency = 14;
4119 let NumMicroOps = 2;
4120 let ResourceCycles = [2];
4121}
4122def: InstRW<[HWWriteResGroup137], (instregex "AESIMCrr")>;
4123def: InstRW<[HWWriteResGroup137], (instregex "VAESIMCrr")>;
4124
4125def HWWriteResGroup138 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004126 let Latency = 20;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004127 let NumMicroOps = 2;
4128 let ResourceCycles = [1,1];
4129}
4130def: InstRW<[HWWriteResGroup138], (instregex "DIVPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004131def: InstRW<[HWWriteResGroup138], (instregex "VSQRTPSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004132
4133def HWWriteResGroup139 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004134 let Latency = 20;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004135 let NumMicroOps = 3;
4136 let ResourceCycles = [2,1];
4137}
4138def: InstRW<[HWWriteResGroup139], (instregex "AESIMCrm")>;
4139def: InstRW<[HWWriteResGroup139], (instregex "VAESIMCrm")>;
4140
4141def HWWriteResGroup140 : SchedWriteRes<[HWPort0,HWPort1,HWPort5]> {
4142 let Latency = 14;
4143 let NumMicroOps = 4;
4144 let ResourceCycles = [2,1,1];
4145}
4146def: InstRW<[HWWriteResGroup140], (instregex "DPPSrri")>;
4147def: InstRW<[HWWriteResGroup140], (instregex "VDPPSYrri")>;
4148def: InstRW<[HWWriteResGroup140], (instregex "VDPPSrri")>;
4149
4150def HWWriteResGroup141 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004151 let Latency = 20;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004152 let NumMicroOps = 5;
4153 let ResourceCycles = [2,1,1,1];
4154}
4155def: InstRW<[HWWriteResGroup141], (instregex "DPPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004156def: InstRW<[HWWriteResGroup141], (instregex "VDPPSrmi")>;
4157
Gadi Haber2cf601f2017-12-08 09:48:44 +00004158def HWWriteResGroup141_1 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
4159 let Latency = 21;
4160 let NumMicroOps = 5;
4161 let ResourceCycles = [2,1,1,1];
4162}
4163def: InstRW<[HWWriteResGroup141_1], (instregex "VDPPSYrmi")>;
4164
Gadi Haberd76f7b82017-08-28 10:04:16 +00004165def HWWriteResGroup142 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
4166 let Latency = 14;
4167 let NumMicroOps = 10;
4168 let ResourceCycles = [2,3,1,4];
4169}
4170def: InstRW<[HWWriteResGroup142], (instregex "RCR8rCL")>;
4171
4172def HWWriteResGroup143 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004173 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004174 let NumMicroOps = 15;
4175 let ResourceCycles = [1,14];
4176}
4177def: InstRW<[HWWriteResGroup143], (instregex "POPF16")>;
4178
4179def HWWriteResGroup144 : SchedWriteRes<[HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004180 let Latency = 21;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004181 let NumMicroOps = 8;
4182 let ResourceCycles = [1,1,1,1,1,1,2];
4183}
4184def: InstRW<[HWWriteResGroup144], (instregex "INSB")>;
4185def: InstRW<[HWWriteResGroup144], (instregex "INSL")>;
4186def: InstRW<[HWWriteResGroup144], (instregex "INSW")>;
4187
4188def HWWriteResGroup145 : SchedWriteRes<[HWPort5]> {
4189 let Latency = 16;
4190 let NumMicroOps = 16;
4191 let ResourceCycles = [16];
4192}
4193def: InstRW<[HWWriteResGroup145], (instregex "VZEROALL")>;
4194
4195def HWWriteResGroup146 : SchedWriteRes<[HWPort0,HWPort4,HWPort5,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004196 let Latency = 22;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004197 let NumMicroOps = 19;
4198 let ResourceCycles = [2,1,4,1,1,4,6];
4199}
4200def: InstRW<[HWWriteResGroup146], (instregex "CMPXCHG16B")>;
4201
4202def HWWriteResGroup147 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> {
4203 let Latency = 17;
4204 let NumMicroOps = 15;
4205 let ResourceCycles = [2,1,2,4,2,4];
4206}
4207def: InstRW<[HWWriteResGroup147], (instregex "XCH_F")>;
4208
4209def HWWriteResGroup148 : SchedWriteRes<[HWPort0,HWPort5,HWPort0156]> {
4210 let Latency = 18;
4211 let NumMicroOps = 8;
4212 let ResourceCycles = [4,3,1];
4213}
4214def: InstRW<[HWWriteResGroup148], (instregex "PCMPESTRIrr")>;
4215def: InstRW<[HWWriteResGroup148], (instregex "VPCMPESTRIrr")>;
4216
4217def HWWriteResGroup149 : SchedWriteRes<[HWPort5,HWPort6,HWPort06,HWPort0156]> {
4218 let Latency = 18;
4219 let NumMicroOps = 8;
4220 let ResourceCycles = [1,1,1,5];
4221}
4222def: InstRW<[HWWriteResGroup149], (instregex "CPUID")>;
4223def: InstRW<[HWWriteResGroup149], (instregex "RDTSC")>;
4224
4225def HWWriteResGroup150 : SchedWriteRes<[HWPort0,HWPort5,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004226 let Latency = 24;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004227 let NumMicroOps = 9;
4228 let ResourceCycles = [4,3,1,1];
4229}
4230def: InstRW<[HWWriteResGroup150], (instregex "PCMPESTRIrm")>;
4231def: InstRW<[HWWriteResGroup150], (instregex "VPCMPESTRIrm")>;
4232
4233def HWWriteResGroup151 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004234 let Latency = 23;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004235 let NumMicroOps = 19;
4236 let ResourceCycles = [3,1,15];
4237}
Craig Topper391c6f92017-12-10 01:24:08 +00004238def: InstRW<[HWWriteResGroup151], (instregex "XRSTOR(64)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004239
4240def HWWriteResGroup152 : SchedWriteRes<[HWPort0,HWPort5,HWPort015,HWPort0156]> {
4241 let Latency = 19;
4242 let NumMicroOps = 9;
4243 let ResourceCycles = [4,3,1,1];
4244}
4245def: InstRW<[HWWriteResGroup152], (instregex "PCMPESTRM128rr")>;
4246def: InstRW<[HWWriteResGroup152], (instregex "VPCMPESTRM128rr")>;
4247
4248def HWWriteResGroup153 : SchedWriteRes<[HWPort0,HWPort5,HWPort23,HWPort015,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004249 let Latency = 25;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004250 let NumMicroOps = 10;
4251 let ResourceCycles = [4,3,1,1,1];
4252}
4253def: InstRW<[HWWriteResGroup153], (instregex "PCMPESTRM128rm")>;
4254def: InstRW<[HWWriteResGroup153], (instregex "VPCMPESTRM128rm")>;
4255
4256def HWWriteResGroup154 : SchedWriteRes<[HWPort0]> {
4257 let Latency = 20;
4258 let NumMicroOps = 1;
4259 let ResourceCycles = [1];
4260}
4261def: InstRW<[HWWriteResGroup154], (instregex "DIV_FPrST0")>;
4262def: InstRW<[HWWriteResGroup154], (instregex "DIV_FST0r")>;
4263def: InstRW<[HWWriteResGroup154], (instregex "DIV_FrST0")>;
4264def: InstRW<[HWWriteResGroup154], (instregex "SQRTPDr")>;
4265def: InstRW<[HWWriteResGroup154], (instregex "SQRTSDr")>;
4266def: InstRW<[HWWriteResGroup154], (instregex "VDIVPDrr")>;
4267def: InstRW<[HWWriteResGroup154], (instregex "VDIVSDrr")>;
4268
4269def HWWriteResGroup155 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004270 let Latency = 27;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004271 let NumMicroOps = 2;
4272 let ResourceCycles = [1,1];
4273}
4274def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F32m")>;
4275def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F64m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00004276def: InstRW<[HWWriteResGroup155], (instregex "VSQRTPDm")>;
4277
4278def HWWriteResGroup155_1 : SchedWriteRes<[HWPort0,HWPort23]> {
4279 let Latency = 26;
4280 let NumMicroOps = 2;
4281 let ResourceCycles = [1,1];
4282}
4283def: InstRW<[HWWriteResGroup155_1], (instregex "SQRTPDm")>;
4284def: InstRW<[HWWriteResGroup155_1], (instregex "VDIVPDrm")>;
4285def: InstRW<[HWWriteResGroup155_1], (instregex "VSQRTSDm")>;
4286
4287def HWWriteResGroup155_2 : SchedWriteRes<[HWPort0,HWPort23]> {
4288 let Latency = 25;
4289 let NumMicroOps = 2;
4290 let ResourceCycles = [1,1];
4291}
4292def: InstRW<[HWWriteResGroup155_2], (instregex "SQRTSDm")>;
4293def: InstRW<[HWWriteResGroup155_2], (instregex "VDIVSDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004294
4295def HWWriteResGroup156 : SchedWriteRes<[HWPort5,HWPort6,HWPort0156]> {
4296 let Latency = 20;
4297 let NumMicroOps = 10;
4298 let ResourceCycles = [1,2,7];
4299}
4300def: InstRW<[HWWriteResGroup156], (instregex "MWAITrr")>;
4301
4302def HWWriteResGroup157 : SchedWriteRes<[HWPort0]> {
4303 let Latency = 21;
4304 let NumMicroOps = 1;
4305 let ResourceCycles = [1];
4306}
4307def: InstRW<[HWWriteResGroup157], (instregex "VSQRTPDr")>;
4308def: InstRW<[HWWriteResGroup157], (instregex "VSQRTSDr")>;
4309
Gadi Haberd76f7b82017-08-28 10:04:16 +00004310def HWWriteResGroup159 : SchedWriteRes<[HWPort0,HWPort015]> {
4311 let Latency = 21;
4312 let NumMicroOps = 3;
4313 let ResourceCycles = [2,1];
4314}
4315def: InstRW<[HWWriteResGroup159], (instregex "VDIVPSYrr")>;
4316def: InstRW<[HWWriteResGroup159], (instregex "VSQRTPSYr")>;
4317
4318def HWWriteResGroup160 : SchedWriteRes<[HWPort0,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004319 let Latency = 28;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004320 let NumMicroOps = 4;
4321 let ResourceCycles = [2,1,1];
4322}
4323def: InstRW<[HWWriteResGroup160], (instregex "VDIVPSYrm")>;
4324def: InstRW<[HWWriteResGroup160], (instregex "VSQRTPSYm")>;
4325
4326def HWWriteResGroup161 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004327 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004328 let NumMicroOps = 3;
4329 let ResourceCycles = [1,1,1];
4330}
4331def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI16m")>;
4332def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI32m")>;
4333
4334def HWWriteResGroup162 : SchedWriteRes<[HWPort0]> {
4335 let Latency = 24;
4336 let NumMicroOps = 1;
4337 let ResourceCycles = [1];
4338}
4339def: InstRW<[HWWriteResGroup162], (instregex "DIVR_FPrST0")>;
4340def: InstRW<[HWWriteResGroup162], (instregex "DIVR_FST0r")>;
4341def: InstRW<[HWWriteResGroup162], (instregex "DIVR_FrST0")>;
4342
4343def HWWriteResGroup163 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004344 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004345 let NumMicroOps = 2;
4346 let ResourceCycles = [1,1];
4347}
4348def: InstRW<[HWWriteResGroup163], (instregex "DIV_F32m")>;
4349def: InstRW<[HWWriteResGroup163], (instregex "DIV_F64m")>;
4350
4351def HWWriteResGroup164 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004352 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004353 let NumMicroOps = 27;
4354 let ResourceCycles = [1,5,1,1,19];
4355}
4356def: InstRW<[HWWriteResGroup164], (instregex "XSAVE64")>;
4357
4358def HWWriteResGroup165 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004359 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004360 let NumMicroOps = 28;
4361 let ResourceCycles = [1,6,1,1,19];
4362}
Craig Topper391c6f92017-12-10 01:24:08 +00004363def: InstRW<[HWWriteResGroup165], (instregex "XSAVE(OPT)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004364
4365def HWWriteResGroup166 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004366 let Latency = 34;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004367 let NumMicroOps = 3;
4368 let ResourceCycles = [1,1,1];
4369}
4370def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI16m")>;
4371def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI32m")>;
4372
4373def HWWriteResGroup167 : SchedWriteRes<[HWPort0,HWPort5,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004374 let Latency = 34;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004375 let NumMicroOps = 11;
4376 let ResourceCycles = [2,7,1,1];
4377}
4378def: InstRW<[HWWriteResGroup167], (instregex "AESKEYGENASSIST128rm")>;
4379def: InstRW<[HWWriteResGroup167], (instregex "VAESKEYGENASSIST128rm")>;
4380
4381def HWWriteResGroup168 : SchedWriteRes<[HWPort0,HWPort5,HWPort015]> {
4382 let Latency = 29;
4383 let NumMicroOps = 11;
4384 let ResourceCycles = [2,7,2];
4385}
4386def: InstRW<[HWWriteResGroup168], (instregex "AESKEYGENASSIST128rr")>;
4387def: InstRW<[HWWriteResGroup168], (instregex "VAESKEYGENASSIST128rr")>;
4388
4389def HWWriteResGroup170 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004390 let Latency = 35;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004391 let NumMicroOps = 23;
4392 let ResourceCycles = [1,5,3,4,10];
4393}
4394def: InstRW<[HWWriteResGroup170], (instregex "IN32ri")>;
4395def: InstRW<[HWWriteResGroup170], (instregex "IN32rr")>;
4396def: InstRW<[HWWriteResGroup170], (instregex "IN8ri")>;
4397def: InstRW<[HWWriteResGroup170], (instregex "IN8rr")>;
4398
4399def HWWriteResGroup171 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004400 let Latency = 36;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004401 let NumMicroOps = 23;
4402 let ResourceCycles = [1,5,2,1,4,10];
4403}
4404def: InstRW<[HWWriteResGroup171], (instregex "OUT32ir")>;
4405def: InstRW<[HWWriteResGroup171], (instregex "OUT32rr")>;
4406def: InstRW<[HWWriteResGroup171], (instregex "OUT8ir")>;
4407def: InstRW<[HWWriteResGroup171], (instregex "OUT8rr")>;
4408
4409def HWWriteResGroup172 : SchedWriteRes<[HWPort01,HWPort15,HWPort015,HWPort0156]> {
4410 let Latency = 31;
4411 let NumMicroOps = 31;
4412 let ResourceCycles = [8,1,21,1];
4413}
4414def: InstRW<[HWWriteResGroup172], (instregex "MMX_EMMS")>;
4415
4416def HWWriteResGroup173 : SchedWriteRes<[HWPort0,HWPort015]> {
4417 let Latency = 35;
4418 let NumMicroOps = 3;
4419 let ResourceCycles = [2,1];
4420}
4421def: InstRW<[HWWriteResGroup173], (instregex "VDIVPDYrr")>;
4422def: InstRW<[HWWriteResGroup173], (instregex "VSQRTPDYr")>;
4423
4424def HWWriteResGroup174 : SchedWriteRes<[HWPort0,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004425 let Latency = 42;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004426 let NumMicroOps = 4;
4427 let ResourceCycles = [2,1,1];
4428}
4429def: InstRW<[HWWriteResGroup174], (instregex "VDIVPDYrm")>;
4430def: InstRW<[HWWriteResGroup174], (instregex "VSQRTPDYm")>;
4431
4432def HWWriteResGroup175 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004433 let Latency = 41;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004434 let NumMicroOps = 18;
4435 let ResourceCycles = [1,1,2,3,1,1,1,8];
4436}
4437def: InstRW<[HWWriteResGroup175], (instregex "VMCLEARm")>;
4438
4439def HWWriteResGroup176 : SchedWriteRes<[HWPort5,HWPort0156]> {
4440 let Latency = 42;
4441 let NumMicroOps = 22;
4442 let ResourceCycles = [2,20];
4443}
4444def: InstRW<[HWWriteResGroup176], (instregex "RDTSCP")>;
4445
4446def HWWriteResGroup177 : SchedWriteRes<[HWPort0,HWPort01,HWPort23,HWPort05,HWPort06,HWPort015,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004447 let Latency = 61;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004448 let NumMicroOps = 64;
4449 let ResourceCycles = [2,2,8,1,10,2,39];
4450}
4451def: InstRW<[HWWriteResGroup177], (instregex "FLDENVm")>;
4452def: InstRW<[HWWriteResGroup177], (instregex "FLDENVm")>;
4453
4454def HWWriteResGroup178 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004455 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004456 let NumMicroOps = 88;
4457 let ResourceCycles = [4,4,31,1,2,1,45];
4458}
4459def: InstRW<[HWWriteResGroup178], (instregex "FXRSTOR64")>;
4460
4461def HWWriteResGroup179 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004462 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004463 let NumMicroOps = 90;
4464 let ResourceCycles = [4,2,33,1,2,1,47];
4465}
4466def: InstRW<[HWWriteResGroup179], (instregex "FXRSTOR")>;
4467
4468def HWWriteResGroup180 : SchedWriteRes<[HWPort5,HWPort01,HWPort0156]> {
4469 let Latency = 75;
4470 let NumMicroOps = 15;
4471 let ResourceCycles = [6,3,6];
4472}
4473def: InstRW<[HWWriteResGroup180], (instregex "FNINIT")>;
4474
4475def HWWriteResGroup181 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> {
4476 let Latency = 98;
4477 let NumMicroOps = 32;
4478 let ResourceCycles = [7,7,3,3,1,11];
4479}
4480def: InstRW<[HWWriteResGroup181], (instregex "DIV(16|32|64)r")>;
4481
4482def HWWriteResGroup182 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156]> {
4483 let Latency = 112;
4484 let NumMicroOps = 66;
4485 let ResourceCycles = [4,2,4,8,14,34];
4486}
4487def: InstRW<[HWWriteResGroup182], (instregex "IDIV(16|32|64)r")>;
4488
4489def HWWriteResGroup183 : SchedWriteRes<[HWPort0,HWPort1,HWPort4,HWPort5,HWPort6,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004490 let Latency = 115;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004491 let NumMicroOps = 100;
4492 let ResourceCycles = [9,9,11,8,1,11,21,30];
4493}
4494def: InstRW<[HWWriteResGroup183], (instregex "FSTENVm")>;
4495def: InstRW<[HWWriteResGroup183], (instregex "FSTENVm")>;
Quentin Colombet95e05312014-08-18 17:55:59 +00004496
Gadi Haber2cf601f2017-12-08 09:48:44 +00004497def HWWriteResGroup184 : SchedWriteRes<[HWPort0, HWPort5, HWPort15, HWPort015, HWPort06, HWPort23]> {
4498 let Latency = 26;
4499 let NumMicroOps = 12;
4500 let ResourceCycles = [2,2,1,3,2,2];
4501}
4502def: InstRW<[HWWriteResGroup184], (instregex "VGATHERDPDrm")>;
4503def: InstRW<[HWWriteResGroup184], (instregex "VPGATHERDQrm")>;
4504def: InstRW<[HWWriteResGroup184], (instregex "VPGATHERDDrm")>;
4505
4506def HWWriteResGroup185 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4507 let Latency = 24;
4508 let NumMicroOps = 22;
4509 let ResourceCycles = [5,3,4,1,5,4];
4510}
4511def: InstRW<[HWWriteResGroup185], (instregex "VGATHERQPDYrm")>;
4512def: InstRW<[HWWriteResGroup185], (instregex "VPGATHERQQYrm")>;
4513
4514def HWWriteResGroup186 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4515 let Latency = 28;
4516 let NumMicroOps = 22;
4517 let ResourceCycles = [5,3,4,1,5,4];
4518}
4519def: InstRW<[HWWriteResGroup186], (instregex "VPGATHERQDYrm")>;
4520
4521def HWWriteResGroup187 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4522 let Latency = 25;
4523 let NumMicroOps = 22;
4524 let ResourceCycles = [5,3,4,1,5,4];
4525}
4526def: InstRW<[HWWriteResGroup187], (instregex "VPGATHERQDrm")>;
4527
4528def HWWriteResGroup188 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4529 let Latency = 27;
4530 let NumMicroOps = 20;
4531 let ResourceCycles = [3,3,4,1,5,4];
4532}
4533def: InstRW<[HWWriteResGroup188], (instregex "VGATHERDPDYrm")>;
4534def: InstRW<[HWWriteResGroup188], (instregex "VPGATHERDQYrm")>;
4535
4536def HWWriteResGroup189 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4537 let Latency = 27;
4538 let NumMicroOps = 34;
4539 let ResourceCycles = [5,3,8,1,9,8];
4540}
4541def: InstRW<[HWWriteResGroup189], (instregex "VGATHERDPSYrm")>;
4542def: InstRW<[HWWriteResGroup189], (instregex "VPGATHERDDYrm")>;
4543
4544def HWWriteResGroup190 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4545 let Latency = 23;
4546 let NumMicroOps = 14;
4547 let ResourceCycles = [3,3,2,1,3,2];
4548}
4549def: InstRW<[HWWriteResGroup190], (instregex "VGATHERQPDrm")>;
4550def: InstRW<[HWWriteResGroup190], (instregex "VPGATHERQQrm")>;
4551
4552def HWWriteResGroup191 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4553 let Latency = 28;
4554 let NumMicroOps = 15;
4555 let ResourceCycles = [3,3,2,1,4,2];
4556}
4557def: InstRW<[HWWriteResGroup191], (instregex "VGATHERQPSYrm")>;
4558
4559def HWWriteResGroup192 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4560 let Latency = 25;
4561 let NumMicroOps = 15;
4562 let ResourceCycles = [3,3,2,1,4,2];
4563}
4564def: InstRW<[HWWriteResGroup192], (instregex "VGATHERQPSrm")>;
4565def: InstRW<[HWWriteResGroup192], (instregex "VGATHERDPSrm")>;
4566
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00004567} // SchedModel