blob: 992558f0cb0c70a9acabdad3d71719ff37ca706a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000026#include "llvm/CodeGen/MachineInstrBundle.h"
Tim Northover72360d22013-12-02 10:35:41 +000027#include "llvm/IR/GlobalValue.h"
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000028#include "llvm/Support/CommandLine.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/Target/TargetFrameLowering.h"
31#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000032using namespace llvm;
33
Chandler Carruth84e68b22014-04-22 02:41:26 +000034#define DEBUG_TYPE "arm-pseudo"
35
Benjamin Kramer4938edb2011-08-19 01:42:18 +000036static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000037VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
38 cl::desc("Verify machine code after expanding ARM pseudos"));
39
Evan Cheng207b2462009-11-06 23:52:48 +000040namespace {
41 class ARMExpandPseudo : public MachineFunctionPass {
42 public:
43 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000044 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000045
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000046 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000047 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000048 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000049 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000050
Craig Topper6bc27bf2014-03-10 02:09:33 +000051 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000052
Derek Schuff1dbf7a52016-04-04 17:09:25 +000053 MachineFunctionProperties getRequiredProperties() const override {
54 return MachineFunctionProperties().set(
55 MachineFunctionProperties::Property::AllVRegsAllocated);
56 }
57
Craig Topper6bc27bf2014-03-10 02:09:33 +000058 const char *getPassName() const override {
Evan Cheng207b2462009-11-06 23:52:48 +000059 return "ARM pseudo instruction expansion pass";
60 }
61
62 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000063 void TransferImpOps(MachineInstr &OldMI,
64 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000065 bool ExpandMI(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000067 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000068 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
69 void ExpandVST(MachineBasicBlock::iterator &MBBI);
70 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000071 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000072 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000073 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
74 MachineBasicBlock::iterator &MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000075 };
76 char ARMExpandPseudo::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000077}
Evan Cheng207b2462009-11-06 23:52:48 +000078
Evan Cheng7c1f56f2010-05-12 23:13:12 +000079/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
80/// the instructions created from the expansion.
81void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
82 MachineInstrBuilder &UseMI,
83 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000084 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000085 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
86 i != e; ++i) {
87 const MachineOperand &MO = OldMI.getOperand(i);
88 assert(MO.isReg() && MO.getReg());
89 if (MO.isUse())
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000090 UseMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000091 else
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000092 DefMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000093 }
94}
95
Bob Wilsond5c57a52010-09-13 23:01:35 +000096namespace {
97 // Constants for register spacing in NEON load/store instructions.
98 // For quad-register load-lane and store-lane pseudo instructors, the
99 // spacing is initially assumed to be EvenDblSpc, and that is changed to
100 // OddDblSpc depending on the lane number operand.
101 enum NEONRegSpacing {
102 SingleSpc,
103 EvenDblSpc,
104 OddDblSpc
105 };
106
107 // Entries for NEON load/store information table. The table is sorted by
108 // PseudoOpc for fast binary-search lookups.
109 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000110 uint16_t PseudoOpc;
111 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000112 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000113 bool isUpdating;
114 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000115 uint8_t RegSpacing; // One of type NEONRegSpacing
116 uint8_t NumRegs; // D registers loaded or stored
117 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000118 // FIXME: Temporary flag to denote whether the real instruction takes
119 // a single register (like the encoding) or all of the registers in
120 // the list (like the asm syntax and the isel DAG). When all definitions
121 // are converted to take only the single encoded register, this will
122 // go away.
123 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000124
125 // Comparison methods for binary search of the table.
126 bool operator<(const NEONLdStTableEntry &TE) const {
127 return PseudoOpc < TE.PseudoOpc;
128 }
129 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
130 return TE.PseudoOpc < PseudoOpc;
131 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000132 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
133 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000134 return PseudoOpc < TE.PseudoOpc;
135 }
136 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000137}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000138
139static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000140{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
141{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
142{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
143{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
144{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
145{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000146
Jim Grosbache4c8e692011-10-31 19:11:23 +0000147{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000148{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000149{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000150{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000151
Jim Grosbache4c8e692011-10-31 19:11:23 +0000152{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
153{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
154{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
155{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
156{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
157{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
158{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
159{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
160{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
161{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000162
Jim Grosbache4c8e692011-10-31 19:11:23 +0000163{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000164{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
165{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000166{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000167{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
168{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000169{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000170{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
171{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000172
Jim Grosbache4c8e692011-10-31 19:11:23 +0000173{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
174{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
175{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
176{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
177{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
178{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000179
Jim Grosbache4c8e692011-10-31 19:11:23 +0000180{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
181{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
182{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
183{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
184{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
185{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
186{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
187{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
188{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
189{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000190
Jim Grosbache4c8e692011-10-31 19:11:23 +0000191{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
192{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
193{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
194{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
195{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
196{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000197
Jim Grosbache4c8e692011-10-31 19:11:23 +0000198{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
199{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
200{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
201{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
202{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
203{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
204{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
205{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
206{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000207
Jim Grosbache4c8e692011-10-31 19:11:23 +0000208{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
209{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
210{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
211{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
212{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
213{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000214
Jim Grosbache4c8e692011-10-31 19:11:23 +0000215{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
216{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
217{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
218{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
219{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
220{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
221{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
222{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
223{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
224{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000225
Jim Grosbache4c8e692011-10-31 19:11:23 +0000226{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
227{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
228{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
229{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
230{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
231{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000232
Jim Grosbache4c8e692011-10-31 19:11:23 +0000233{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
234{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
235{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
236{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
237{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
238{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
239{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
240{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
241{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000242
Jim Grosbache4c8e692011-10-31 19:11:23 +0000243{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
244{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
245{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
246{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
247{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
248{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000249
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000250{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
251{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
252{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000253{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
254{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
255{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000256
Jim Grosbache4c8e692011-10-31 19:11:23 +0000257{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
258{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
259{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
260{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
261{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
262{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
263{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
264{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
265{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
266{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000267
Jim Grosbach8d246182011-12-14 19:35:22 +0000268{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000269{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
270{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000271{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000272{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
273{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000274{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000275{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
276{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000277
Jim Grosbache4c8e692011-10-31 19:11:23 +0000278{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
279{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
280{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
281{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
282{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
283{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
284{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
285{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
286{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
287{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000288
Jim Grosbache4c8e692011-10-31 19:11:23 +0000289{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
290{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
291{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
292{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
293{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
294{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000295
Jim Grosbache4c8e692011-10-31 19:11:23 +0000296{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
297{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
298{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
299{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
300{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
301{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
302{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
303{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
304{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000305
Jim Grosbache4c8e692011-10-31 19:11:23 +0000306{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
307{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
308{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
309{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
310{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
311{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
312{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
313{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
314{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
315{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000316
Jim Grosbache4c8e692011-10-31 19:11:23 +0000317{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
318{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
319{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
320{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
321{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
322{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000323
Jim Grosbache4c8e692011-10-31 19:11:23 +0000324{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
325{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
326{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
327{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
328{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
329{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
330{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
331{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
332{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000333};
334
335/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
336/// load or store pseudo instruction.
337static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000338#ifndef NDEBUG
339 // Make sure the table is sorted.
340 static bool TableChecked = false;
341 if (!TableChecked) {
Craig Topperc177d9e2015-10-17 16:37:11 +0000342 assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
343 "NEONLdStTable is not sorted!");
Bob Wilsond5c57a52010-09-13 23:01:35 +0000344 TableChecked = true;
345 }
346#endif
347
Craig Toppera2d06352015-10-17 18:22:46 +0000348 auto I = std::lower_bound(std::begin(NEONLdStTable),
349 std::end(NEONLdStTable), Opcode);
Craig Topperc177d9e2015-10-17 16:37:11 +0000350 if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000351 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000352 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000353}
354
355/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
356/// corresponding to the specified register spacing. Not all of the results
357/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
358static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
359 const TargetRegisterInfo *TRI, unsigned &D0,
360 unsigned &D1, unsigned &D2, unsigned &D3) {
361 if (RegSpc == SingleSpc) {
362 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
363 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
364 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
365 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
366 } else if (RegSpc == EvenDblSpc) {
367 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
368 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
369 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
370 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
371 } else {
372 assert(RegSpc == OddDblSpc && "unknown register spacing");
373 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
374 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
375 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
376 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000377 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000378}
379
Bob Wilson5a1df802010-09-02 16:17:29 +0000380/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
381/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000382void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000383 MachineInstr &MI = *MBBI;
384 MachineBasicBlock &MBB = *MI.getParent();
385
Bob Wilsond5c57a52010-09-13 23:01:35 +0000386 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
387 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000388 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000389 unsigned NumRegs = TableEntry->NumRegs;
390
391 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
392 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000393 unsigned OpIdx = 0;
394
395 bool DstIsDead = MI.getOperand(OpIdx).isDead();
396 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
397 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000398 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000399 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
400 if (NumRegs > 1 && TableEntry->copyAllListRegs)
401 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
402 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000403 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000404 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000405 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000406
Jim Grosbache4c8e692011-10-31 19:11:23 +0000407 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000408 MIB.addOperand(MI.getOperand(OpIdx++));
409
Bob Wilson75a64082010-09-02 16:00:54 +0000410 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000411 MIB.addOperand(MI.getOperand(OpIdx++));
412 MIB.addOperand(MI.getOperand(OpIdx++));
413 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000414 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000415 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000416
Bob Wilson84971c82010-09-09 00:38:32 +0000417 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000418 // has an extra operand that is a use of the super-register. Record the
419 // operand index and skip over it.
420 unsigned SrcOpIdx = 0;
421 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
422 SrcOpIdx = OpIdx++;
423
424 // Copy the predicate operands.
425 MIB.addOperand(MI.getOperand(OpIdx++));
426 MIB.addOperand(MI.getOperand(OpIdx++));
427
428 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000429 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000430 if (SrcOpIdx != 0) {
431 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000432 MO.setImplicit(true);
433 MIB.addOperand(MO);
434 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000435 // Add an implicit def for the super-register.
436 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000437 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000438
439 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000440 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000441
Bob Wilson75a64082010-09-02 16:00:54 +0000442 MI.eraseFromParent();
443}
444
Bob Wilson97919e92010-08-26 18:51:29 +0000445/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
446/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000447void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000448 MachineInstr &MI = *MBBI;
449 MachineBasicBlock &MBB = *MI.getParent();
450
Bob Wilsond5c57a52010-09-13 23:01:35 +0000451 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
452 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000453 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000454 unsigned NumRegs = TableEntry->NumRegs;
455
456 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
457 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000458 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000459 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000460 MIB.addOperand(MI.getOperand(OpIdx++));
461
Bob Wilson9392b0e2010-08-25 23:27:42 +0000462 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000463 MIB.addOperand(MI.getOperand(OpIdx++));
464 MIB.addOperand(MI.getOperand(OpIdx++));
465 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000466 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000467 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000468
469 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000470 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000471 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000472 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000473 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000474 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000475 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000476 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000477 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000478 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000479 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000480 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000481
482 // Copy the predicate operands.
483 MIB.addOperand(MI.getOperand(OpIdx++));
484 MIB.addOperand(MI.getOperand(OpIdx++));
485
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000486 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000487 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000488 else if (!SrcIsUndef)
489 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000490 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000491
492 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000493 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000494
Bob Wilson9392b0e2010-08-25 23:27:42 +0000495 MI.eraseFromParent();
496}
497
Bob Wilsond5c57a52010-09-13 23:01:35 +0000498/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
499/// register operands to real instructions with D register operands.
500void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
501 MachineInstr &MI = *MBBI;
502 MachineBasicBlock &MBB = *MI.getParent();
503
504 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
505 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000506 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000507 unsigned NumRegs = TableEntry->NumRegs;
508 unsigned RegElts = TableEntry->RegElts;
509
510 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
511 TII->get(TableEntry->RealOpc));
512 unsigned OpIdx = 0;
513 // The lane operand is always the 3rd from last operand, before the 2
514 // predicate operands.
515 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
516
517 // Adjust the lane and spacing as needed for Q registers.
518 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
519 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
520 RegSpc = OddDblSpc;
521 Lane -= RegElts;
522 }
523 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
524
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000525 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000526 unsigned DstReg = 0;
527 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000528 if (TableEntry->IsLoad) {
529 DstIsDead = MI.getOperand(OpIdx).isDead();
530 DstReg = MI.getOperand(OpIdx++).getReg();
531 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000532 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
533 if (NumRegs > 1)
534 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000535 if (NumRegs > 2)
536 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
537 if (NumRegs > 3)
538 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
539 }
540
Jim Grosbache4c8e692011-10-31 19:11:23 +0000541 if (TableEntry->isUpdating)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000542 MIB.addOperand(MI.getOperand(OpIdx++));
543
544 // Copy the addrmode6 operands.
545 MIB.addOperand(MI.getOperand(OpIdx++));
546 MIB.addOperand(MI.getOperand(OpIdx++));
547 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000548 if (TableEntry->hasWritebackOperand)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000549 MIB.addOperand(MI.getOperand(OpIdx++));
550
551 // Grab the super-register source.
552 MachineOperand MO = MI.getOperand(OpIdx++);
553 if (!TableEntry->IsLoad)
554 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
555
556 // Add the subregs as sources of the new instruction.
557 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
558 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000559 MIB.addReg(D0, SrcFlags);
560 if (NumRegs > 1)
561 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000562 if (NumRegs > 2)
563 MIB.addReg(D2, SrcFlags);
564 if (NumRegs > 3)
565 MIB.addReg(D3, SrcFlags);
566
567 // Add the lane number operand.
568 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000569 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000570
Bob Wilson450c6cf2010-09-16 04:25:37 +0000571 // Copy the predicate operands.
572 MIB.addOperand(MI.getOperand(OpIdx++));
573 MIB.addOperand(MI.getOperand(OpIdx++));
574
Bob Wilsond5c57a52010-09-13 23:01:35 +0000575 // Copy the super-register source to be an implicit source.
576 MO.setImplicit(true);
577 MIB.addOperand(MO);
578 if (TableEntry->IsLoad)
579 // Add an implicit def for the super-register.
580 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
581 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000582 // Transfer memoperands.
583 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000584 MI.eraseFromParent();
585}
586
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000587/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
588/// register operands to real instructions with D register operands.
589void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000590 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000591 MachineInstr &MI = *MBBI;
592 MachineBasicBlock &MBB = *MI.getParent();
593
594 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
595 unsigned OpIdx = 0;
596
597 // Transfer the destination register operand.
598 MIB.addOperand(MI.getOperand(OpIdx++));
599 if (IsExt)
600 MIB.addOperand(MI.getOperand(OpIdx++));
601
602 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
603 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
604 unsigned D0, D1, D2, D3;
605 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000606 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000607
608 // Copy the other source register operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000609 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000610
Bob Wilson450c6cf2010-09-16 04:25:37 +0000611 // Copy the predicate operands.
612 MIB.addOperand(MI.getOperand(OpIdx++));
613 MIB.addOperand(MI.getOperand(OpIdx++));
614
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000615 // Add an implicit kill and use for the super-reg.
616 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000617 TransferImpOps(MI, MIB, MIB);
618 MI.eraseFromParent();
619}
620
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000621static bool IsAnAddressOperand(const MachineOperand &MO) {
622 // This check is overly conservative. Unless we are certain that the machine
623 // operand is not a symbol reference, we return that it is a symbol reference.
624 // This is important as the load pair may not be split up Windows.
625 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000626 case MachineOperand::MO_Register:
627 case MachineOperand::MO_Immediate:
628 case MachineOperand::MO_CImmediate:
629 case MachineOperand::MO_FPImmediate:
630 return false;
631 case MachineOperand::MO_MachineBasicBlock:
632 return true;
633 case MachineOperand::MO_FrameIndex:
634 return false;
635 case MachineOperand::MO_ConstantPoolIndex:
636 case MachineOperand::MO_TargetIndex:
637 case MachineOperand::MO_JumpTableIndex:
638 case MachineOperand::MO_ExternalSymbol:
639 case MachineOperand::MO_GlobalAddress:
640 case MachineOperand::MO_BlockAddress:
641 return true;
642 case MachineOperand::MO_RegisterMask:
643 case MachineOperand::MO_RegisterLiveOut:
644 return false;
645 case MachineOperand::MO_Metadata:
646 case MachineOperand::MO_MCSymbol:
647 return true;
648 case MachineOperand::MO_CFIIndex:
649 return false;
650 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000651 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000652}
653
Evan Chengb8b0ad82011-01-20 08:34:58 +0000654void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
655 MachineBasicBlock::iterator &MBBI) {
656 MachineInstr &MI = *MBBI;
657 unsigned Opcode = MI.getOpcode();
658 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000659 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000660 unsigned DstReg = MI.getOperand(0).getReg();
661 bool DstIsDead = MI.getOperand(0).isDead();
662 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
663 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000664 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000665 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000666
Evan Chengb8b0ad82011-01-20 08:34:58 +0000667 if (!STI->hasV6T2Ops() &&
668 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000669 // FIXME Windows CE supports older ARM CPUs
670 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
671
Evan Chengb8b0ad82011-01-20 08:34:58 +0000672 // Expand into a movi + orr.
673 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
674 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
675 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
676 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000677
Evan Chengb8b0ad82011-01-20 08:34:58 +0000678 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
679 unsigned ImmVal = (unsigned)MO.getImm();
680 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
681 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
682 LO16 = LO16.addImm(SOImmValV1);
683 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000684 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
685 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000686 LO16.addImm(Pred).addReg(PredReg).addReg(0);
687 HI16.addImm(Pred).addReg(PredReg).addReg(0);
688 TransferImpOps(MI, LO16, HI16);
689 MI.eraseFromParent();
690 return;
691 }
692
693 unsigned LO16Opc = 0;
694 unsigned HI16Opc = 0;
695 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
696 LO16Opc = ARM::t2MOVi16;
697 HI16Opc = ARM::t2MOVTi16;
698 } else {
699 LO16Opc = ARM::MOVi16;
700 HI16Opc = ARM::MOVTi16;
701 }
702
703 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
704 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
705 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
706 .addReg(DstReg);
707
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000708 switch (MO.getType()) {
709 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000710 unsigned Imm = MO.getImm();
711 unsigned Lo16 = Imm & 0xffff;
712 unsigned Hi16 = (Imm >> 16) & 0xffff;
713 LO16 = LO16.addImm(Lo16);
714 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000715 break;
716 }
717 case MachineOperand::MO_ExternalSymbol: {
718 const char *ES = MO.getSymbolName();
719 unsigned TF = MO.getTargetFlags();
720 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
721 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
722 break;
723 }
724 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000725 const GlobalValue *GV = MO.getGlobal();
726 unsigned TF = MO.getTargetFlags();
727 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
728 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000729 break;
730 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000731 }
732
Chris Lattner1d0c2572011-04-29 05:24:29 +0000733 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
734 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000735 LO16.addImm(Pred).addReg(PredReg);
736 HI16.addImm(Pred).addReg(PredReg);
737
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000738 if (RequiresBundling)
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000739 finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000740
Evan Chengb8b0ad82011-01-20 08:34:58 +0000741 TransferImpOps(MI, LO16, HI16);
742 MI.eraseFromParent();
743}
744
745bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
746 MachineBasicBlock::iterator MBBI) {
747 MachineInstr &MI = *MBBI;
748 unsigned Opcode = MI.getOpcode();
749 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000750 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000751 return false;
Quentin Colombet71a71482015-07-20 21:42:14 +0000752
753 case ARM::TCRETURNdi:
754 case ARM::TCRETURNri: {
755 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
756 assert(MBBI->isReturn() &&
757 "Can only insert epilog into returning blocks");
758 unsigned RetOpcode = MBBI->getOpcode();
759 DebugLoc dl = MBBI->getDebugLoc();
760 const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
761 MBB.getParent()->getSubtarget().getInstrInfo());
762
763 // Tail call return: adjust the stack pointer and jump to callee.
764 MBBI = MBB.getLastNonDebugInstr();
765 MachineOperand &JumpTarget = MBBI->getOperand(0);
766
767 // Jump to label or value in register.
768 if (RetOpcode == ARM::TCRETURNdi) {
769 unsigned TCOpcode =
770 STI->isThumb()
771 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
772 : ARM::TAILJMPd;
773 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
774 if (JumpTarget.isGlobal())
775 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
776 JumpTarget.getTargetFlags());
777 else {
778 assert(JumpTarget.isSymbol());
779 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
780 JumpTarget.getTargetFlags());
781 }
782
783 // Add the default predicate in Thumb mode.
784 if (STI->isThumb())
785 MIB.addImm(ARMCC::AL).addReg(0);
786 } else if (RetOpcode == ARM::TCRETURNri) {
787 BuildMI(MBB, MBBI, dl,
788 TII.get(STI->isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr))
789 .addReg(JumpTarget.getReg(), RegState::Kill);
790 }
791
792 MachineInstr *NewMI = std::prev(MBBI);
793 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
794 NewMI->addOperand(MBBI->getOperand(i));
795
796 // Delete the pseudo instruction TCRETURN.
797 MBB.erase(MBBI);
798 MBBI = NewMI;
799 return true;
800 }
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000801 case ARM::VMOVScc:
802 case ARM::VMOVDcc: {
803 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
804 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
805 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000806 .addOperand(MI.getOperand(2))
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000807 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000808 .addOperand(MI.getOperand(4));
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000809
810 MI.eraseFromParent();
811 return true;
812 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000813 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +0000814 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000815 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
816 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000817 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000818 .addOperand(MI.getOperand(2))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000819 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000820 .addOperand(MI.getOperand(4))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000821 .addReg(0); // 's' bit
822
823 MI.eraseFromParent();
824 return true;
825 }
Owen Anderson04912702011-07-21 23:38:37 +0000826 case ARM::MOVCCsi: {
827 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
828 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000829 .addOperand(MI.getOperand(2))
Owen Anderson04912702011-07-21 23:38:37 +0000830 .addImm(MI.getOperand(3).getImm())
831 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000832 .addOperand(MI.getOperand(5))
Owen Anderson04912702011-07-21 23:38:37 +0000833 .addReg(0); // 's' bit
834
835 MI.eraseFromParent();
836 return true;
837 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000838 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +0000839 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000840 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000841 .addOperand(MI.getOperand(2))
842 .addOperand(MI.getOperand(3))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000843 .addImm(MI.getOperand(4).getImm())
844 .addImm(MI.getOperand(5).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000845 .addOperand(MI.getOperand(6))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000846 .addReg(0); // 's' bit
847
848 MI.eraseFromParent();
849 return true;
850 }
Tim Northover42180442013-08-22 09:57:11 +0000851 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +0000852 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +0000853 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
854 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000855 MI.getOperand(1).getReg())
856 .addImm(MI.getOperand(2).getImm())
857 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000858 .addOperand(MI.getOperand(4));
Jim Grosbachd0254982011-03-11 01:09:28 +0000859 MI.eraseFromParent();
860 return true;
861 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000862 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +0000863 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000864 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
865 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000866 MI.getOperand(1).getReg())
867 .addImm(MI.getOperand(2).getImm())
868 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000869 .addOperand(MI.getOperand(4))
Jim Grosbachd0254982011-03-11 01:09:28 +0000870 .addReg(0); // 's' bit
871
872 MI.eraseFromParent();
873 return true;
874 }
Tim Northover42180442013-08-22 09:57:11 +0000875 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000876 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +0000877 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
878 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000879 MI.getOperand(1).getReg())
880 .addImm(MI.getOperand(2).getImm())
881 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000882 .addOperand(MI.getOperand(4))
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000883 .addReg(0); // 's' bit
884
885 MI.eraseFromParent();
886 return true;
887 }
Tim Northover42180442013-08-22 09:57:11 +0000888 case ARM::t2MOVCClsl:
889 case ARM::t2MOVCClsr:
890 case ARM::t2MOVCCasr:
891 case ARM::t2MOVCCror: {
892 unsigned NewOpc;
893 switch (Opcode) {
894 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
895 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
896 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
897 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
898 default: llvm_unreachable("unexpeced conditional move");
899 }
900 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
901 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000902 .addOperand(MI.getOperand(2))
Tim Northover42180442013-08-22 09:57:11 +0000903 .addImm(MI.getOperand(3).getImm())
904 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000905 .addOperand(MI.getOperand(5))
Tim Northover42180442013-08-22 09:57:11 +0000906 .addReg(0); // 's' bit
907 MI.eraseFromParent();
908 return true;
909 }
Chad Rosier1ec8e402012-11-06 23:05:24 +0000910 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000911 MachineFunction &MF = *MI.getParent()->getParent();
912 const ARMBaseInstrInfo *AII =
913 static_cast<const ARMBaseInstrInfo*>(TII);
914 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
915 // For functions using a base pointer, we rematerialize it (via the frame
916 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
917 // for us. Otherwise, expand to nothing.
918 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000919 int32_t NumBytes = AFI->getFramePtrSpillOffset();
920 unsigned FramePtr = RI.getFrameRegister(MF);
Eric Christopherfc6de422014-08-05 02:39:49 +0000921 assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
922 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000923
924 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000925 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
926 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000927 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000928 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
929 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000930 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +0000931 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
932 FramePtr, -NumBytes, ARMCC::AL, 0,
933 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000934 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000935 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +0000936 if (RI.needsStackRealignment(MF)) {
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000937 MachineFrameInfo *MFI = MF.getFrameInfo();
938 unsigned MaxAlign = MFI->getMaxAlignment();
939 assert (!AFI->isThumb1OnlyFunction());
940 // Emit bic r6, r6, MaxAlign
Kristof Beyls933de7a2015-01-08 15:09:14 +0000941 assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
942 "immediates larger than 256 with all lower "
943 "bits set.");
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000944 unsigned bicOpc = AFI->isThumbFunction() ?
945 ARM::t2BICri : ARM::BICri;
946 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
947 TII->get(bicOpc), ARM::R6)
948 .addReg(ARM::R6, RegState::Kill)
949 .addImm(MaxAlign-1)));
950 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000951
952 }
953 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000954 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000955 }
956
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000957 case ARM::MOVsrl_flag:
958 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +0000959 // These are just fancy MOVs instructions.
Owen Anderson04912702011-07-21 23:38:37 +0000960 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsb014abf3e2010-10-21 16:06:28 +0000961 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000962 .addOperand(MI.getOperand(1))
Jim Grosbach06210a22011-07-13 17:25:55 +0000963 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
964 ARM_AM::lsr : ARM_AM::asr),
965 1)))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000966 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000967 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000968 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000969 }
970 case ARM::RRX: {
971 // This encodes as "MOVs Rd, Rm, rrx
972 MachineInstrBuilder MIB =
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000973 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000974 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000975 .addOperand(MI.getOperand(1))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000976 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000977 .addReg(0);
978 TransferImpOps(MI, MIB, MIB);
979 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000980 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000981 }
Jim Grosbache4750ef2011-06-30 19:38:01 +0000982 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +0000983 case ARM::TPsoft: {
Christian Pirkerc6308f52014-06-24 15:45:59 +0000984 MachineInstrBuilder MIB;
985 if (Opcode == ARM::tTPsoft)
986 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
987 TII->get( ARM::tBL))
988 .addImm((unsigned)ARMCC::AL).addReg(0)
989 .addExternalSymbol("__aeabi_read_tp", 0);
990 else
991 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
992 TII->get( ARM::BL))
993 .addExternalSymbol("__aeabi_read_tp", 0);
Jason W Kimc79c5f62010-12-08 23:14:44 +0000994
Chris Lattner1d0c2572011-04-29 05:24:29 +0000995 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +0000996 TransferImpOps(MI, MIB, MIB);
997 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000998 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +0000999 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001000 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +00001001 case ARM::t2LDRpci_pic: {
1002 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +00001003 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +00001004 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001005 bool DstIsDead = MI.getOperand(0).isDead();
1006 MachineInstrBuilder MIB1 =
Owen Anderson4ebf4712011-02-08 22:39:40 +00001007 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
1008 TII->get(NewLdOpc), DstReg)
1009 .addOperand(MI.getOperand(1)));
Chris Lattner1d0c2572011-04-29 05:24:29 +00001010 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001011 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1012 TII->get(ARM::tPICADD))
Bob Wilsonf1b36812010-10-15 18:25:59 +00001013 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001014 .addReg(DstReg)
1015 .addOperand(MI.getOperand(2));
1016 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +00001017 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001018 return true;
1019 }
1020
Tim Northover72360d22013-12-02 10:35:41 +00001021 case ARM::LDRLIT_ga_abs:
1022 case ARM::LDRLIT_ga_pcrel:
1023 case ARM::LDRLIT_ga_pcrel_ldr:
1024 case ARM::tLDRLIT_ga_abs:
1025 case ARM::tLDRLIT_ga_pcrel: {
1026 unsigned DstReg = MI.getOperand(0).getReg();
1027 bool DstIsDead = MI.getOperand(0).isDead();
1028 const MachineOperand &MO1 = MI.getOperand(1);
1029 const GlobalValue *GV = MO1.getGlobal();
1030 bool IsARM =
1031 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1032 bool IsPIC =
1033 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1034 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1035 unsigned PICAddOpc =
1036 IsARM
Tim Northover2ac7e4b2014-12-10 23:40:50 +00001037 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Tim Northover72360d22013-12-02 10:35:41 +00001038 : ARM::tPICADD;
1039
1040 // We need a new const-pool entry to load from.
1041 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1042 unsigned ARMPCLabelIndex = 0;
1043 MachineConstantPoolValue *CPV;
1044
1045 if (IsPIC) {
1046 unsigned PCAdj = IsARM ? 8 : 4;
1047 ARMPCLabelIndex = AFI->createPICLabelUId();
1048 CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex,
1049 ARMCP::CPValue, PCAdj);
1050 } else
1051 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1052
1053 MachineInstrBuilder MIB =
1054 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1055 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1056 if (IsARM)
1057 MIB.addImm(0);
1058 AddDefaultPred(MIB);
1059
1060 if (IsPIC) {
1061 MachineInstrBuilder MIB =
1062 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1063 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1064 .addReg(DstReg)
1065 .addImm(ARMPCLabelIndex);
1066
1067 if (IsARM)
1068 AddDefaultPred(MIB);
1069 }
1070
1071 MI.eraseFromParent();
1072 return true;
1073 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001074 case ARM::MOV_ga_pcrel:
1075 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001076 case ARM::t2MOV_ga_pcrel: {
1077 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001078 unsigned LabelId = AFI->createPICLabelUId();
1079 unsigned DstReg = MI.getOperand(0).getReg();
1080 bool DstIsDead = MI.getOperand(0).isDead();
1081 const MachineOperand &MO1 = MI.getOperand(1);
1082 const GlobalValue *GV = MO1.getGlobal();
1083 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001084 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001085 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001086 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001087 unsigned LO16TF = TF | ARMII::MO_LO16;
1088 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001089 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001090 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001091 : ARM::tPICADD;
1092 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1093 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001094 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001095 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001096
1097 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001098 .addReg(DstReg)
1099 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1100 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001101
1102 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001103 TII->get(PICAddOpc))
1104 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1105 .addReg(DstReg).addImm(LabelId);
1106 if (isARM) {
Evan Cheng2f2435d2011-01-21 18:55:51 +00001107 AddDefaultPred(MIB3);
1108 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +00001109 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +00001110 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001111 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001112 MI.eraseFromParent();
1113 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001114 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001115
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001116 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001117 case ARM::MOVCCi32imm:
1118 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001119 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001120 ExpandMOV32BitImm(MBB, MBBI);
1121 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001122
Tim Northoverd8407452013-10-01 14:33:28 +00001123 case ARM::SUBS_PC_LR: {
1124 MachineInstrBuilder MIB =
1125 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1126 .addReg(ARM::LR)
1127 .addOperand(MI.getOperand(0))
1128 .addOperand(MI.getOperand(1))
1129 .addOperand(MI.getOperand(2))
1130 .addReg(ARM::CPSR, RegState::Undef);
1131 TransferImpOps(MI, MIB, MIB);
1132 MI.eraseFromParent();
1133 return true;
1134 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001135 case ARM::VLDMQIA: {
1136 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001137 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001138 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001139 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001140
Bob Wilson6b853c32010-09-16 00:31:02 +00001141 // Grab the Q register destination.
1142 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1143 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001144
1145 // Copy the source register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001146 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001147
Bob Wilson6b853c32010-09-16 00:31:02 +00001148 // Copy the predicate operands.
1149 MIB.addOperand(MI.getOperand(OpIdx++));
1150 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001151
Bob Wilson6b853c32010-09-16 00:31:02 +00001152 // Add the destination operands (D subregs).
1153 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1154 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1155 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1156 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001157
Bob Wilson6b853c32010-09-16 00:31:02 +00001158 // Add an implicit def for the super-register.
1159 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1160 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001161 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001162 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001163 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001164 }
1165
Owen Andersond6c5a742011-03-29 16:45:53 +00001166 case ARM::VSTMQIA: {
1167 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001168 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001169 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001170 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001171
Bob Wilson6b853c32010-09-16 00:31:02 +00001172 // Grab the Q register source.
1173 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1174 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001175
1176 // Copy the destination register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001177 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001178
Bob Wilson6b853c32010-09-16 00:31:02 +00001179 // Copy the predicate operands.
1180 MIB.addOperand(MI.getOperand(OpIdx++));
1181 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001182
Bob Wilson6b853c32010-09-16 00:31:02 +00001183 // Add the source operands (D subregs).
1184 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1185 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
Matthias Braund6b108e2015-02-16 19:34:30 +00001186 MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1187 .addReg(D1, SrcIsKill ? RegState::Kill : 0);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001188
Chris Lattner1d0c2572011-04-29 05:24:29 +00001189 if (SrcIsKill) // Add an implicit kill for the Q register.
1190 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001191
Bob Wilson6b853c32010-09-16 00:31:02 +00001192 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001193 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001194 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001195 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001196 }
1197
Bob Wilson75a64082010-09-02 16:00:54 +00001198 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001199 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001200 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001201 case ARM::VLD2q8PseudoWB_fixed:
1202 case ARM::VLD2q16PseudoWB_fixed:
1203 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001204 case ARM::VLD2q8PseudoWB_register:
1205 case ARM::VLD2q16PseudoWB_register:
1206 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001207 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001208 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001209 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001210 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001211 case ARM::VLD1d64TPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001212 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001213 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001214 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001215 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001216 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001217 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001218 case ARM::VLD3q8oddPseudo:
1219 case ARM::VLD3q16oddPseudo:
1220 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001221 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001222 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001223 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001224 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001225 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001226 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001227 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001228 case ARM::VLD1d64QPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001229 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001230 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001231 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001232 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001233 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001234 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001235 case ARM::VLD4q8oddPseudo:
1236 case ARM::VLD4q16oddPseudo:
1237 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001238 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001239 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001240 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001241 case ARM::VLD3DUPd8Pseudo:
1242 case ARM::VLD3DUPd16Pseudo:
1243 case ARM::VLD3DUPd32Pseudo:
1244 case ARM::VLD3DUPd8Pseudo_UPD:
1245 case ARM::VLD3DUPd16Pseudo_UPD:
1246 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001247 case ARM::VLD4DUPd8Pseudo:
1248 case ARM::VLD4DUPd16Pseudo:
1249 case ARM::VLD4DUPd32Pseudo:
1250 case ARM::VLD4DUPd8Pseudo_UPD:
1251 case ARM::VLD4DUPd16Pseudo_UPD:
1252 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001253 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001254 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001255
Bob Wilson950882b2010-08-28 05:12:57 +00001256 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001257 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001258 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001259 case ARM::VST2q8PseudoWB_fixed:
1260 case ARM::VST2q16PseudoWB_fixed:
1261 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001262 case ARM::VST2q8PseudoWB_register:
1263 case ARM::VST2q16PseudoWB_register:
1264 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001265 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001266 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001267 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001268 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001269 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001270 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001271 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001272 case ARM::VST1d64TPseudoWB_fixed:
1273 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001274 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001275 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001276 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001277 case ARM::VST3q8oddPseudo:
1278 case ARM::VST3q16oddPseudo:
1279 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001280 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001281 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001282 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001283 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001284 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001285 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001286 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001287 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001288 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001289 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001290 case ARM::VST1d64QPseudoWB_fixed:
1291 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001292 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001293 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001294 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001295 case ARM::VST4q8oddPseudo:
1296 case ARM::VST4q16oddPseudo:
1297 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001298 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001299 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001300 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001301 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001302 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001303
Bob Wilsondc449902010-11-01 22:04:05 +00001304 case ARM::VLD1LNq8Pseudo:
1305 case ARM::VLD1LNq16Pseudo:
1306 case ARM::VLD1LNq32Pseudo:
1307 case ARM::VLD1LNq8Pseudo_UPD:
1308 case ARM::VLD1LNq16Pseudo_UPD:
1309 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001310 case ARM::VLD2LNd8Pseudo:
1311 case ARM::VLD2LNd16Pseudo:
1312 case ARM::VLD2LNd32Pseudo:
1313 case ARM::VLD2LNq16Pseudo:
1314 case ARM::VLD2LNq32Pseudo:
1315 case ARM::VLD2LNd8Pseudo_UPD:
1316 case ARM::VLD2LNd16Pseudo_UPD:
1317 case ARM::VLD2LNd32Pseudo_UPD:
1318 case ARM::VLD2LNq16Pseudo_UPD:
1319 case ARM::VLD2LNq32Pseudo_UPD:
1320 case ARM::VLD3LNd8Pseudo:
1321 case ARM::VLD3LNd16Pseudo:
1322 case ARM::VLD3LNd32Pseudo:
1323 case ARM::VLD3LNq16Pseudo:
1324 case ARM::VLD3LNq32Pseudo:
1325 case ARM::VLD3LNd8Pseudo_UPD:
1326 case ARM::VLD3LNd16Pseudo_UPD:
1327 case ARM::VLD3LNd32Pseudo_UPD:
1328 case ARM::VLD3LNq16Pseudo_UPD:
1329 case ARM::VLD3LNq32Pseudo_UPD:
1330 case ARM::VLD4LNd8Pseudo:
1331 case ARM::VLD4LNd16Pseudo:
1332 case ARM::VLD4LNd32Pseudo:
1333 case ARM::VLD4LNq16Pseudo:
1334 case ARM::VLD4LNq32Pseudo:
1335 case ARM::VLD4LNd8Pseudo_UPD:
1336 case ARM::VLD4LNd16Pseudo_UPD:
1337 case ARM::VLD4LNd32Pseudo_UPD:
1338 case ARM::VLD4LNq16Pseudo_UPD:
1339 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001340 case ARM::VST1LNq8Pseudo:
1341 case ARM::VST1LNq16Pseudo:
1342 case ARM::VST1LNq32Pseudo:
1343 case ARM::VST1LNq8Pseudo_UPD:
1344 case ARM::VST1LNq16Pseudo_UPD:
1345 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001346 case ARM::VST2LNd8Pseudo:
1347 case ARM::VST2LNd16Pseudo:
1348 case ARM::VST2LNd32Pseudo:
1349 case ARM::VST2LNq16Pseudo:
1350 case ARM::VST2LNq32Pseudo:
1351 case ARM::VST2LNd8Pseudo_UPD:
1352 case ARM::VST2LNd16Pseudo_UPD:
1353 case ARM::VST2LNd32Pseudo_UPD:
1354 case ARM::VST2LNq16Pseudo_UPD:
1355 case ARM::VST2LNq32Pseudo_UPD:
1356 case ARM::VST3LNd8Pseudo:
1357 case ARM::VST3LNd16Pseudo:
1358 case ARM::VST3LNd32Pseudo:
1359 case ARM::VST3LNq16Pseudo:
1360 case ARM::VST3LNq32Pseudo:
1361 case ARM::VST3LNd8Pseudo_UPD:
1362 case ARM::VST3LNd16Pseudo_UPD:
1363 case ARM::VST3LNd32Pseudo_UPD:
1364 case ARM::VST3LNq16Pseudo_UPD:
1365 case ARM::VST3LNq32Pseudo_UPD:
1366 case ARM::VST4LNd8Pseudo:
1367 case ARM::VST4LNd16Pseudo:
1368 case ARM::VST4LNd32Pseudo:
1369 case ARM::VST4LNq16Pseudo:
1370 case ARM::VST4LNq32Pseudo:
1371 case ARM::VST4LNd8Pseudo_UPD:
1372 case ARM::VST4LNd16Pseudo_UPD:
1373 case ARM::VST4LNd32Pseudo_UPD:
1374 case ARM::VST4LNq16Pseudo_UPD:
1375 case ARM::VST4LNq32Pseudo_UPD:
1376 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001377 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001378
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001379 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1380 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001381 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1382 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001383 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001384}
1385
1386bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1387 bool Modified = false;
1388
1389 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1390 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001391 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001392 Modified |= ExpandMI(MBB, MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001393 MBBI = NMBBI;
1394 }
1395
1396 return Modified;
1397}
1398
1399bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001400 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1401 TII = STI->getInstrInfo();
1402 TRI = STI->getRegisterInfo();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001403 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001404
1405 bool Modified = false;
1406 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1407 ++MFI)
1408 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001409 if (VerifyARMPseudo)
1410 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001411 return Modified;
1412}
1413
1414/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1415/// expansion pass.
1416FunctionPass *llvm::createARMExpandPseudoPass() {
1417 return new ARMExpandPseudo();
1418}