blob: a757f859e9bf799a2343778bbf10da76c18fb615 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- Mips.td - Describe the Mips Target Machine ---------*- tablegen -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +00009// This is the top level entry point for the Mips target.
Akira Hatanakae2489122011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000013// Target-independent interfaces
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015
Evan Cheng977e7be2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Daniel Sanders3dc2c012014-05-07 10:27:09 +000018// The overall idea of the PredicateControl class is to chop the Predicates list
19// into subsets that are usually overridden independently. This allows
20// subclasses to partially override the predicates of their superclasses without
21// having to re-add all the existing predicates.
22class PredicateControl {
23 // Predicates for the encoding scheme in use such as HasStdEnc
24 list<Predicate> EncodingPredicates = [];
Daniel Sanders13d72092014-05-07 12:48:37 +000025 // Predicates for the GPR size such as IsGP64bit
26 list<Predicate> GPRPredicates = [];
Simon Dardis4fbf76f2016-06-14 11:29:28 +000027 // Predicates for the PTR size such as IsPTR64bit
28 list<Predicate> PTRPredicates = [];
Daniel Sanders13d72092014-05-07 12:48:37 +000029 // Predicates for the FGR size and layout such as IsFP64bit
30 list<Predicate> FGRPredicates = [];
Simon Dardis1f0fe562018-03-12 13:16:12 +000031 // Predicates for the instruction group membership such as ISA's.
Daniel Sanders9c1b1be2014-05-07 13:57:22 +000032 list<Predicate> InsnPredicates = [];
Simon Dardis1f0fe562018-03-12 13:16:12 +000033 // Predicate for the ASE that an instruction belongs to.
34 list<Predicate> ASEPredicate = [];
Toma Tabacu506cfd02015-05-07 10:29:52 +000035 // Predicate for marking the instruction as usable in hard-float mode only.
36 list<Predicate> HardFloatPredicate = [];
Daniel Sanders3dc2c012014-05-07 10:27:09 +000037 // Predicates for anything else
38 list<Predicate> AdditionalPredicates = [];
39 list<Predicate> Predicates = !listconcat(EncodingPredicates,
Daniel Sanders13d72092014-05-07 12:48:37 +000040 GPRPredicates,
Simon Dardis4fbf76f2016-06-14 11:29:28 +000041 PTRPredicates,
Daniel Sanders13d72092014-05-07 12:48:37 +000042 FGRPredicates,
Daniel Sanders9c1b1be2014-05-07 13:57:22 +000043 InsnPredicates,
Toma Tabacu506cfd02015-05-07 10:29:52 +000044 HardFloatPredicate,
Simon Dardis1f0fe562018-03-12 13:16:12 +000045 ASEPredicate,
Daniel Sanders3dc2c012014-05-07 10:27:09 +000046 AdditionalPredicates);
47}
48
49// Like Requires<> but for the AdditionalPredicates list
50class AdditionalRequires<list<Predicate> preds> {
51 list<Predicate> AdditionalPredicates = preds;
52}
53
Akira Hatanakae2489122011-04-15 21:51:11 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055// Register File, Calling Conv, Instruction Descriptions
Akira Hatanakae2489122011-04-15 21:51:11 +000056//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000057
58include "MipsRegisterInfo.td"
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000059include "MipsSchedule.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000060include "MipsInstrInfo.td"
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000061include "MipsCallingConv.td"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000062
Simon Dardis6c3591d2016-08-02 10:32:00 +000063// Avoid forward declaration issues.
64include "MipsScheduleP5600.td"
Simon Dardisbd271542016-09-01 14:53:53 +000065include "MipsScheduleGeneric.td"
Simon Dardis6c3591d2016-08-02 10:32:00 +000066
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +000067def MipsInstrInfo : InstrInfo;
Bruno Cardoso Lopesf3c55802007-08-18 02:18:07 +000068
Akira Hatanakae2489122011-04-15 21:51:11 +000069//===----------------------------------------------------------------------===//
70// Mips Subtarget features //
71//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000072
Daniel Sandersfeb61302014-08-08 15:47:17 +000073def FeatureNoABICalls : SubtargetFeature<"noabicalls", "NoABICalls", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000074 "Disable SVR4-style position-independent code">;
Simon Dardis4fbf76f2016-06-14 11:29:28 +000075def FeaturePTR64Bit : SubtargetFeature<"ptr64", "IsPTR64bit", "true",
76 "Pointers are 64-bit wide">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000077def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000078 "General Purpose Registers are 64-bit wide">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000079def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000080 "Support 64-bit FP registers">;
Zoran Jovanovic255d00d2014-07-10 15:36:12 +000081def FeatureFPXX : SubtargetFeature<"fpxx", "IsFPXX", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000082 "Support for FPXX">;
Matheus Almeida0051f2d2014-04-16 15:48:55 +000083def FeatureNaN2008 : SubtargetFeature<"nan2008", "IsNaN2008bit", "true",
Toma Tabacu344c1672015-02-27 10:44:02 +000084 "IEEE 754-2008 NaN encoding">;
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +000085def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
Akira Hatanakae2489122011-04-15 21:51:11 +000086 "true", "Only supports single precision float">;
Toma Tabacu506cfd02015-05-07 10:29:52 +000087def FeatureSoftFloat : SubtargetFeature<"soft-float", "IsSoftFloat", "true",
88 "Does not support floating point instructions">;
Daniel Sanders7e527422014-07-10 13:38:23 +000089def FeatureNoOddSPReg : SubtargetFeature<"nooddspreg", "UseOddSPReg", "false",
90 "Disable odd numbered single-precision "
91 "registers">;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +000092def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU",
Toma Tabacu344c1672015-02-27 10:44:02 +000093 "true", "Enable vector FPU instructions">;
Daniel Sandersd2409532014-05-07 16:25:22 +000094def FeatureMips1 : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1",
95 "Mips I ISA Support [highly experimental]">;
96def FeatureMips2 : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2",
97 "Mips II ISA Support [highly experimental]",
98 [FeatureMips1]>;
Daniel Sandersf2056be2014-05-09 13:02:27 +000099def FeatureMips3_32 : SubtargetFeature<"mips3_32", "HasMips3_32", "true",
100 "Subset of MIPS-III that is also in MIPS32 "
101 "[highly experimental]">;
Daniel Sanders387fc152014-05-13 11:45:36 +0000102def FeatureMips3_32r2 : SubtargetFeature<"mips3_32r2", "HasMips3_32r2", "true",
103 "Subset of MIPS-III that is also in MIPS32r2 "
104 "[highly experimental]">;
Daniel Sandersf2056be2014-05-09 13:02:27 +0000105def FeatureMips3 : SubtargetFeature<"mips3", "MipsArchVersion", "Mips3",
106 "MIPS III ISA Support [highly experimental]",
107 [FeatureMips2, FeatureMips3_32,
Daniel Sanders387fc152014-05-13 11:45:36 +0000108 FeatureMips3_32r2, FeatureGP64Bit,
109 FeatureFP64Bit]>;
Daniel Sanderse57d8662014-05-09 14:06:17 +0000110def FeatureMips4_32 : SubtargetFeature<"mips4_32", "HasMips4_32", "true",
111 "Subset of MIPS-IV that is also in MIPS32 "
112 "[highly experimental]">;
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000113def FeatureMips4_32r2 : SubtargetFeature<"mips4_32r2", "HasMips4_32r2", "true",
114 "Subset of MIPS-IV that is also in MIPS32r2 "
115 "[highly experimental]">;
Daniel Sandersf2056be2014-05-09 13:02:27 +0000116def FeatureMips4 : SubtargetFeature<"mips4", "MipsArchVersion",
117 "Mips4", "MIPS IV ISA Support",
Daniel Sanderse57d8662014-05-09 14:06:17 +0000118 [FeatureMips3, FeatureMips4_32,
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000119 FeatureMips4_32r2]>;
Daniel Sanders07cdea22014-05-12 12:52:44 +0000120def FeatureMips5_32r2 : SubtargetFeature<"mips5_32r2", "HasMips5_32r2", "true",
121 "Subset of MIPS-V that is also in MIPS32r2 "
122 "[highly experimental]">;
Daniel Sandersf2056be2014-05-09 13:02:27 +0000123def FeatureMips5 : SubtargetFeature<"mips5", "MipsArchVersion", "Mips5",
124 "MIPS V ISA Support [highly experimental]",
Daniel Sanders07cdea22014-05-12 12:52:44 +0000125 [FeatureMips4, FeatureMips5_32r2]>;
Akira Hatanakae2489122011-04-15 21:51:11 +0000126def FeatureMips32 : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32",
127 "Mips32 ISA Support",
Daniel Sandersf2056be2014-05-09 13:02:27 +0000128 [FeatureMips2, FeatureMips3_32,
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000129 FeatureMips4_32]>;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +0000130def FeatureMips32r2 : SubtargetFeature<"mips32r2", "MipsArchVersion",
131 "Mips32r2", "Mips32r2 ISA Support",
Daniel Sanders387fc152014-05-13 11:45:36 +0000132 [FeatureMips3_32r2, FeatureMips4_32r2,
133 FeatureMips5_32r2, FeatureMips32]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000134def FeatureMips32r3 : SubtargetFeature<"mips32r3", "MipsArchVersion",
135 "Mips32r3", "Mips32r3 ISA Support",
136 [FeatureMips32r2]>;
137def FeatureMips32r5 : SubtargetFeature<"mips32r5", "MipsArchVersion",
138 "Mips32r5", "Mips32r5 ISA Support",
139 [FeatureMips32r3]>;
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000140def FeatureMips32r6 : SubtargetFeature<"mips32r6", "MipsArchVersion",
141 "Mips32r6",
142 "Mips32r6 ISA Support [experimental]",
Daniel Sanders17793142015-02-18 16:24:50 +0000143 [FeatureMips32r5, FeatureFP64Bit,
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000144 FeatureNaN2008]>;
Akira Hatanaka2b372612011-09-20 20:28:08 +0000145def FeatureMips64 : SubtargetFeature<"mips64", "MipsArchVersion",
146 "Mips64", "Mips64 ISA Support",
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000147 [FeatureMips5, FeatureMips32]>;
Akira Hatanaka2b372612011-09-20 20:28:08 +0000148def FeatureMips64r2 : SubtargetFeature<"mips64r2", "MipsArchVersion",
149 "Mips64r2", "Mips64r2 ISA Support",
150 [FeatureMips64, FeatureMips32r2]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000151def FeatureMips64r3 : SubtargetFeature<"mips64r3", "MipsArchVersion",
152 "Mips64r3", "Mips64r3 ISA Support",
153 [FeatureMips64r2, FeatureMips32r3]>;
154def FeatureMips64r5 : SubtargetFeature<"mips64r5", "MipsArchVersion",
155 "Mips64r5", "Mips64r5 ISA Support",
156 [FeatureMips64r3, FeatureMips32r5]>;
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000157def FeatureMips64r6 : SubtargetFeature<"mips64r6", "MipsArchVersion",
158 "Mips64r6",
159 "Mips64r6 ISA Support [experimental]",
Daniel Sanders17793142015-02-18 16:24:50 +0000160 [FeatureMips32r6, FeatureMips64r5,
Daniel Sanders0ac5ec52014-05-12 15:12:45 +0000161 FeatureNaN2008]>;
Simon Dardisca74dd72017-01-27 11:36:52 +0000162def FeatureSym32 : SubtargetFeature<"sym32", "HasSym32", "true",
163 "Symbols are 32 bit on Mips64">;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000164
Akira Hatanaka0faaebf2012-05-16 22:19:56 +0000165def FeatureMips16 : SubtargetFeature<"mips16", "InMips16Mode", "true",
166 "Mips16 mode">;
167
Akira Hatanaka65ce9312012-09-21 23:41:49 +0000168def FeatureDSP : SubtargetFeature<"dsp", "HasDSP", "true", "Mips DSP ASE">;
169def FeatureDSPR2 : SubtargetFeature<"dspr2", "HasDSPR2", "true",
170 "Mips DSP-R2 ASE", [FeatureDSP]>;
Zoran Jovanovic2e386d32015-10-12 16:07:25 +0000171def FeatureDSPR3
172 : SubtargetFeature<"dspr3", "HasDSPR3", "true", "Mips DSP-R3 ASE",
173 [ FeatureDSP, FeatureDSPR2 ]>;
Akira Hatanaka65ce9312012-09-21 23:41:49 +0000174
Jack Carter3a2c2d42013-08-13 20:54:07 +0000175def FeatureMSA : SubtargetFeature<"msa", "HasMSA", "true", "Mips MSA ASE">;
176
Daniel Sanderse4e83a72015-09-15 10:02:16 +0000177def FeatureEVA : SubtargetFeature<"eva", "HasEVA", "true", "Mips EVA ASE">;
178
Jack Carter428a06c2013-02-05 09:30:03 +0000179def FeatureMicroMips : SubtargetFeature<"micromips", "InMicroMipsMode", "true",
180 "microMips mode">;
181
Kai Nacke93fe5e82014-03-20 11:51:58 +0000182def FeatureCnMips : SubtargetFeature<"cnmips", "HasCnMips",
183 "true", "Octeon cnMIPS Support",
184 [FeatureMips64r2]>;
185
Daniel Sanders3ebcaf62015-09-03 12:31:22 +0000186def FeatureUseTCCInDIV : SubtargetFeature<
187 "use-tcc-in-div",
188 "UseTCCInDIV", "false",
189 "Force the assembler to use trapping">;
190
Petar Jovanovic64fb7a82017-06-06 15:33:01 +0000191def FeatureMadd4 : SubtargetFeature<"nomadd4", "DisableMadd4", "true",
192 "Disable 4-operand madd.fmt and related instructions">;
193
Simon Dardisae719c52017-07-11 18:03:20 +0000194def FeatureMT : SubtargetFeature<"mt", "HasMT", "true", "Mips MT ASE">;
195
Simon Atanasyanf217c7b2017-07-15 07:14:25 +0000196def FeatureLongCalls : SubtargetFeature<"long-calls", "UseLongCalls", "true",
197 "Disable use of the jal instruction">;
198
Simon Dardis7bc8ad52018-02-21 00:06:53 +0000199def FeatureUseIndirectJumpsHazard : SubtargetFeature<"use-indirect-jump-hazard",
200 "UseIndirectJumpsHazard",
201 "true", "Use indirect jump"
202 " guards to prevent certain speculation based attacks">;
Akira Hatanakae2489122011-04-15 21:51:11 +0000203//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000204// Mips processors supported.
Akira Hatanakae2489122011-04-15 21:51:11 +0000205//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000206
Daniel Sanders7727e102015-09-28 18:24:08 +0000207def ImplP5600 : SubtargetFeature<"p5600", "ProcImpl",
208 "MipsSubtarget::CPU::P5600",
209 "The P5600 Processor", [FeatureMips32r5]>;
210
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000211class Proc<string Name, list<SubtargetFeature> Features>
Simon Dardisbd271542016-09-01 14:53:53 +0000212 : ProcessorModel<Name, MipsGenericModel, Features>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000213
Eric Christophera5762812015-01-26 17:33:46 +0000214def : Proc<"mips1", [FeatureMips1]>;
215def : Proc<"mips2", [FeatureMips2]>;
216def : Proc<"mips32", [FeatureMips32]>;
217def : Proc<"mips32r2", [FeatureMips32r2]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000218def : Proc<"mips32r3", [FeatureMips32r3]>;
219def : Proc<"mips32r5", [FeatureMips32r5]>;
Eric Christophera5762812015-01-26 17:33:46 +0000220def : Proc<"mips32r6", [FeatureMips32r6]>;
Daniel Sandersd2409532014-05-07 16:25:22 +0000221
Eric Christophera5762812015-01-26 17:33:46 +0000222def : Proc<"mips3", [FeatureMips3]>;
223def : Proc<"mips4", [FeatureMips4]>;
224def : Proc<"mips5", [FeatureMips5]>;
225def : Proc<"mips64", [FeatureMips64]>;
226def : Proc<"mips64r2", [FeatureMips64r2]>;
Daniel Sanders17793142015-02-18 16:24:50 +0000227def : Proc<"mips64r3", [FeatureMips64r3]>;
228def : Proc<"mips64r5", [FeatureMips64r5]>;
Eric Christophera5762812015-01-26 17:33:46 +0000229def : Proc<"mips64r6", [FeatureMips64r6]>;
Eric Christophera5762812015-01-26 17:33:46 +0000230def : Proc<"octeon", [FeatureMips64r2, FeatureCnMips]>;
Daniel Sanders7727e102015-09-28 18:24:08 +0000231def : ProcessorModel<"p5600", MipsP5600Model, [ImplP5600]>;
Bruno Cardoso Lopes9c656fe2010-11-08 21:42:32 +0000232
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000233def MipsAsmParser : AsmParser {
234 let ShouldEmitMatchRegisterName = 0;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000235}
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000236
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000237def MipsAsmParserVariant : AsmParserVariant {
238 int Variant = 0;
239
240 // Recognize hard coded registers.
241 string RegisterPrefix = "$";
242}
243
244def Mips : Target {
245 let InstructionSet = MipsInstrInfo;
246 let AssemblyParsers = [MipsAsmParser];
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000247 let AssemblyParserVariants = [MipsAsmParserVariant];
Geoff Berryf8bf2ec2018-02-23 18:25:08 +0000248 let AllowRegisterRenaming = 1;
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000249}