blob: d9d7b4c4c997a820493eb8b6dadae1cb3b133e51 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellard75aadc22012-12-11 21:25:42 +000025def isSI : Predicate<"Subtarget.device()"
26 "->getGeneration() == AMDGPUDeviceInfo::HD7XXX">;
27
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000031
32let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000033def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
34def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
35def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
36def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000037} // End isMoveImm = 1
38
Tom Stellard75aadc22012-12-11 21:25:42 +000039def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
40def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
41def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
42def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
43def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
44def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
45} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
48////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
49////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
50////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
51////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
52////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
53////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
54////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
55//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
56//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
57def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
58//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
59//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
60//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
61////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
62////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
63////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
64////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
65def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
66def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
67def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
68def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
69
70let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
71
72def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
73def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
74def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
75def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
76def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
77def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
78def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
79def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
80
81} // End hasSideEffects = 1
82
83def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
84def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
85def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
86def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
87def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
88def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
89//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
90def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
91def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
92def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
93def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
94def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
95
96/*
97This instruction is disabled for now until we can figure out how to teach
98the instruction selector to correctly use the S_CMP* vs V_CMP*
99instructions.
100
101When this instruction is enabled the code generator sometimes produces this
102invalid sequence:
103
104SCC = S_CMPK_EQ_I32 SGPR0, imm
105VCC = COPY SCC
106VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
107
108def S_CMPK_EQ_I32 : SOPK <
109 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
110 "S_CMPK_EQ_I32",
111 [(set SCCReg:$dst, (setcc SReg_32:$src0, imm:$src1, SETEQ))]
112>;
113*/
114
Christian Konig76edd4f2013-02-26 17:52:29 +0000115let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000116def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
117def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
118def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
119def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
120def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
121def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
122def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
123def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
124def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
125def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
126def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000127} // End isCompare = 1
128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
130def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
131//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
132def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
133def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
134def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
135//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
136//def EXP : EXP_ <0x00000000, "EXP", []>;
137
Christian Konig76edd4f2013-02-26 17:52:29 +0000138let isCompare = 1 in {
139
Christian Konigb19849a2013-02-21 15:17:04 +0000140defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
141defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
142defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
143defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
144defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
145defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
146defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
147defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
148defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
149defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
150defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
151defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
152defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
153defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
154defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
155defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Christian Konig76edd4f2013-02-26 17:52:29 +0000157let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Christian Konigb19849a2013-02-21 15:17:04 +0000159defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
160defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
161defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
162defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
163defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
164defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
165defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
166defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
167defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
168defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
169defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
170defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
171defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
172defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
173defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
174defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Christian Konig76edd4f2013-02-26 17:52:29 +0000176} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Christian Konigb19849a2013-02-21 15:17:04 +0000178defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
179defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64">;
180defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64">;
181defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64">;
182defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64">;
183defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
184defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64">;
185defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
186defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
187defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
188defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
189defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
190defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
191defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64">;
192defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
193defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Christian Konig76edd4f2013-02-26 17:52:29 +0000195let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
198defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
199defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
200defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
201defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
202defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
203defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
204defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
205defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
206defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
207defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
208defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
209defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
210defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
211defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
212defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
Christian Konig76edd4f2013-02-26 17:52:29 +0000214} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Christian Konigb19849a2013-02-21 15:17:04 +0000216defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
217defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
218defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
219defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
220defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
221defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
222defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
223defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
224defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
225defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
226defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
227defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
228defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
229defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
230defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
231defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000232
233let hasSideEffects = 1, Defs = [EXEC] in {
234
Christian Konigb19849a2013-02-21 15:17:04 +0000235defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
236defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
237defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
238defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
239defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
240defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
241defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
242defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
243defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
244defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
245defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
246defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
247defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
248defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
249defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
250defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000251
252} // End hasSideEffects = 1, Defs = [EXEC]
253
Christian Konigb19849a2013-02-21 15:17:04 +0000254defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
255defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
256defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
257defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
258defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
259defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
260defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
261defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
262defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
263defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
264defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
265defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
266defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
267defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
268defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
269defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000270
271let hasSideEffects = 1, Defs = [EXEC] in {
272
Christian Konigb19849a2013-02-21 15:17:04 +0000273defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
274defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
275defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
276defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
277defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
278defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
279defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
280defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
281defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
282defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
283defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
284defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
285defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
286defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
287defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
288defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000289
290} // End hasSideEffects = 1, Defs = [EXEC]
291
Christian Konigb19849a2013-02-21 15:17:04 +0000292defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
293defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
294defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
295defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
296defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
297defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
298defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
299defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000300
Christian Konig76edd4f2013-02-26 17:52:29 +0000301let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
Christian Konigb19849a2013-02-21 15:17:04 +0000303defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
304defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
305defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
306defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
307defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
308defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
309defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
310defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000311
Christian Konig76edd4f2013-02-26 17:52:29 +0000312} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
315defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
316defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
317defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
318defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
319defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
320defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
321defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konig76edd4f2013-02-26 17:52:29 +0000323let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
Christian Konigb19849a2013-02-21 15:17:04 +0000325defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
326defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
327defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
328defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
329defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
330defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
331defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
332defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konig76edd4f2013-02-26 17:52:29 +0000334} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
Christian Konigb19849a2013-02-21 15:17:04 +0000336defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
337defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
338defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
339defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
340defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
341defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
342defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
343defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konig76edd4f2013-02-26 17:52:29 +0000345let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346
Christian Konigb19849a2013-02-21 15:17:04 +0000347defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
348defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
349defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
350defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
351defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
352defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
353defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
354defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konig76edd4f2013-02-26 17:52:29 +0000356} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
Christian Konigb19849a2013-02-21 15:17:04 +0000358defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
359defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
360defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
361defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
362defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
363defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
364defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
365defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000366
367let hasSideEffects = 1, Defs = [EXEC] in {
368
Christian Konigb19849a2013-02-21 15:17:04 +0000369defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
370defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
371defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
372defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
373defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
374defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
375defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
376defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000377
378} // End hasSideEffects = 1, Defs = [EXEC]
379
Christian Konigb19849a2013-02-21 15:17:04 +0000380defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000381
382let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000383defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000384} // End hasSideEffects = 1, Defs = [EXEC]
385
Christian Konigb19849a2013-02-21 15:17:04 +0000386defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
388let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000390} // End hasSideEffects = 1, Defs = [EXEC]
391
392} // End isCompare = 1
393
Tom Stellard75aadc22012-12-11 21:25:42 +0000394//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
395//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
396//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
397def BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
398//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
399//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
400//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
401//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
402//def BUFFER_LOAD_UBYTE : MUBUF_ <0x00000008, "BUFFER_LOAD_UBYTE", []>;
403//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
404//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
405//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
406//def BUFFER_LOAD_DWORD : MUBUF_ <0x0000000c, "BUFFER_LOAD_DWORD", []>;
407//def BUFFER_LOAD_DWORDX2 : MUBUF_DWORDX2 <0x0000000d, "BUFFER_LOAD_DWORDX2", []>;
408//def BUFFER_LOAD_DWORDX4 : MUBUF_DWORDX4 <0x0000000e, "BUFFER_LOAD_DWORDX4", []>;
409//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
410//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
411//def BUFFER_STORE_DWORD : MUBUF_ <0x0000001c, "BUFFER_STORE_DWORD", []>;
412//def BUFFER_STORE_DWORDX2 : MUBUF_DWORDX2 <0x0000001d, "BUFFER_STORE_DWORDX2", []>;
413//def BUFFER_STORE_DWORDX4 : MUBUF_DWORDX4 <0x0000001e, "BUFFER_STORE_DWORDX4", []>;
414//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
415//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
416//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
417//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
418//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
419//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
420//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
421//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
422//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
423//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
424//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
425//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
426//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
427//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
428//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
429//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
430//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
431//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
432//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
433//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
434//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
435//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
436//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
437//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
438//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
439//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
440//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
441//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
442//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
443//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
444//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
445//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
446//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
447//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
448//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
449//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
450//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
451//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
452//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
453def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
454//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
455//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
456//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
457//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
458
Tom Stellard89093802013-02-07 19:39:40 +0000459let mayLoad = 1 in {
460
461defm S_LOAD_DWORD : SMRD_Helper <0x00000000, "S_LOAD_DWORD", SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000462
463//def S_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000001, "S_LOAD_DWORDX2", []>;
Tom Stellard89093802013-02-07 19:39:40 +0000464defm S_LOAD_DWORDX4 : SMRD_Helper <0x00000002, "S_LOAD_DWORDX4", SReg_128>;
465defm S_LOAD_DWORDX8 : SMRD_Helper <0x00000003, "S_LOAD_DWORDX8", SReg_256>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000466//def S_LOAD_DWORDX16 : SMRD_DWORDX16 <0x00000004, "S_LOAD_DWORDX16", []>;
467//def S_BUFFER_LOAD_DWORD : SMRD_ <0x00000008, "S_BUFFER_LOAD_DWORD", []>;
468//def S_BUFFER_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000009, "S_BUFFER_LOAD_DWORDX2", []>;
469//def S_BUFFER_LOAD_DWORDX4 : SMRD_DWORDX4 <0x0000000a, "S_BUFFER_LOAD_DWORDX4", []>;
470//def S_BUFFER_LOAD_DWORDX8 : SMRD_DWORDX8 <0x0000000b, "S_BUFFER_LOAD_DWORDX8", []>;
471//def S_BUFFER_LOAD_DWORDX16 : SMRD_DWORDX16 <0x0000000c, "S_BUFFER_LOAD_DWORDX16", []>;
472
Tom Stellard89093802013-02-07 19:39:40 +0000473} // mayLoad = 1
474
Tom Stellard75aadc22012-12-11 21:25:42 +0000475//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
476//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
477//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
478//def IMAGE_LOAD_MIP : MIMG_NoPattern_ <"IMAGE_LOAD_MIP", 0x00000001>;
479//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
480//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
481//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
482//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
483//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
484//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
485//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
486//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
487//def IMAGE_GET_RESINFO : MIMG_NoPattern_ <"IMAGE_GET_RESINFO", 0x0000000e>;
488//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
489//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
490//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
491//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
492//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
493//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
494//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
495//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
496//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
497//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
498//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
499//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
500//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
501//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
502//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
503//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
504//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
505def IMAGE_SAMPLE : MIMG_Load_Helper <0x00000020, "IMAGE_SAMPLE">;
506//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
507def IMAGE_SAMPLE_D : MIMG_Load_Helper <0x00000022, "IMAGE_SAMPLE_D">;
508//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
509def IMAGE_SAMPLE_L : MIMG_Load_Helper <0x00000024, "IMAGE_SAMPLE_L">;
510def IMAGE_SAMPLE_B : MIMG_Load_Helper <0x00000025, "IMAGE_SAMPLE_B">;
511//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
512//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard462516b2013-02-07 17:02:14 +0000513def IMAGE_SAMPLE_C : MIMG_Load_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000514//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
515//def IMAGE_SAMPLE_C_D : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D", 0x0000002a>;
516//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard462516b2013-02-07 17:02:14 +0000517def IMAGE_SAMPLE_C_L : MIMG_Load_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
518def IMAGE_SAMPLE_C_B : MIMG_Load_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000519//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
520//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
521//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
522//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
523//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
524//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
525//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
526//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
527//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
528//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
529//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
530//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
531//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
532//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
533//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
534//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
535//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
536//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
537//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
538//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
539//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
540//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
541//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
542//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
543//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
544//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
545//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
546//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
547//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
548//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
549//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
550//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
551//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
552//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
553//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
554//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
555//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
556//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
557//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
558//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
559//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
560//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
561//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
562//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
563//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
564//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
565//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
566//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
567//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
568//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
569//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
570//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
571//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
572//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
573
Christian Konig76edd4f2013-02-26 17:52:29 +0000574
575let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000576defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000577} // End neverHasSideEffects = 1, isMoveImm = 1
578
Tom Stellard75aadc22012-12-11 21:25:42 +0000579defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
580//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
581//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
582defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000583 [(set VReg_32:$dst, (sint_to_fp VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000584>;
585//defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32", []>;
586//defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
587defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000588 [(set (i32 VReg_32:$dst), (fp_to_sint VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000589>;
590defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
591////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
592//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
593//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
594//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
595//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
596//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
597//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
598//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
599//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
600//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
601//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
602//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
603//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
604defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000605 [(set VReg_32:$dst, (AMDGPUfract VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000606>;
607defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32", []>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000608defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
609 [(set VReg_32:$dst, (fceil VSrc_32:$src0))]
610>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000611defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000612 [(set VReg_32:$dst, (frint VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000613>;
614defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000615 [(set VReg_32:$dst, (ffloor VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000616>;
617defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000618 [(set VReg_32:$dst, (fexp2 VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000619>;
620defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000621defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000622 [(set VReg_32:$dst, (flog2 VSrc_32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000623>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000624defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
625defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
626defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000627 [(set VReg_32:$dst, (fdiv FP_ONE, VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000628>;
629defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
630defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
631defm V_RSQ_LEGACY_F32 : VOP1_32 <
632 0x0000002d, "V_RSQ_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000633 [(set VReg_32:$dst, (int_AMDGPU_rsq VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000634>;
635defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
636defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", []>;
637defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
638defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
639defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
640defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>;
641defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>;
642defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
643defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
644defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
645defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
646defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
647defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
648defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
649//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
650defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
651defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
652//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
653defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
654//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
655defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
656defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
657defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
658
659def V_INTERP_P1_F32 : VINTRP <
660 0x00000000,
661 (outs VReg_32:$dst),
662 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000663 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000664 []> {
665 let DisableEncoding = "$m0";
666}
667
668def V_INTERP_P2_F32 : VINTRP <
669 0x00000001,
670 (outs VReg_32:$dst),
671 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000672 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000673 []> {
674
675 let Constraints = "$src0 = $dst";
676 let DisableEncoding = "$src0,$m0";
677
678}
679
680def V_INTERP_MOV_F32 : VINTRP <
681 0x00000002,
682 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000683 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000684 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000685 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000686 let DisableEncoding = "$m0";
687}
688
689//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
690
691let isTerminator = 1 in {
692
693def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
694 [(IL_retflag)]> {
695 let SIMM16 = 0;
696 let isBarrier = 1;
697 let hasCtrlDep = 1;
698}
699
700let isBranch = 1 in {
701def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000702 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000703 [(br bb:$target)]> {
704 let isBarrier = 1;
705}
Tom Stellard75aadc22012-12-11 21:25:42 +0000706
707let DisableEncoding = "$scc" in {
708def S_CBRANCH_SCC0 : SOPP <
709 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000710 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000711>;
712def S_CBRANCH_SCC1 : SOPP <
713 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000714 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000715 []
716>;
717} // End DisableEncoding = "$scc"
718
719def S_CBRANCH_VCCZ : SOPP <
720 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000721 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000722 []
723>;
724def S_CBRANCH_VCCNZ : SOPP <
725 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000726 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000727 []
728>;
729
730let DisableEncoding = "$exec" in {
731def S_CBRANCH_EXECZ : SOPP <
732 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000733 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000734 []
735>;
736def S_CBRANCH_EXECNZ : SOPP <
737 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000738 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000739 []
740>;
741} // End DisableEncoding = "$exec"
742
743
744} // End isBranch = 1
745} // End isTerminator = 1
746
747//def S_BARRIER : SOPP_ <0x0000000a, "S_BARRIER", []>;
748let hasSideEffects = 1 in {
749def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
750 []
751>;
752} // End hasSideEffects
753//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
754//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
755//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
756//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
757//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
758//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
759//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
760//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
761//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
762//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
763
764def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000765 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
766 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000767 []
768>{
769 let DisableEncoding = "$vcc";
770}
771
772def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000773 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000774 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
775 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Christian Konigf82901a2013-02-26 17:52:23 +0000776 [(set (i32 VReg_32:$dst), (select (i1 SSrc_64:$src2),
777 VSrc_32:$src1, VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000778>;
779
780//f32 pattern for V_CNDMASK_B32_e64
781def : Pat <
Christian Konigf82901a2013-02-26 17:52:23 +0000782 (f32 (select (i1 SSrc_64:$src2), VSrc_32:$src1, VSrc_32:$src0)),
783 (V_CNDMASK_B32_e64 VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000784>;
785
786defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
787defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
788
Christian Konig76edd4f2013-02-26 17:52:29 +0000789let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000790defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
791 [(set VReg_32:$dst, (fadd VSrc_32:$src0, VReg_32:$src1))]
792>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000793} // End isCommutable = 1
794
Christian Konig71088e62013-02-21 15:17:41 +0000795defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
796 [(set VReg_32:$dst, (fsub VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000797>;
798
Tom Stellard75aadc22012-12-11 21:25:42 +0000799defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", []>;
800defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000801
802let isCommutable = 1 in {
803
Tom Stellard75aadc22012-12-11 21:25:42 +0000804defm V_MUL_LEGACY_F32 : VOP2_32 <
805 0x00000007, "V_MUL_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000806 [(set VReg_32:$dst, (int_AMDGPU_mul VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000807>;
808
809defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000810 [(set VReg_32:$dst, (fmul VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000811>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000812
813} // End isCommutable = 1
814
Tom Stellard75aadc22012-12-11 21:25:42 +0000815//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
816//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
817//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
818//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000819
820let isCommutable = 1 in {
821
Tom Stellard75aadc22012-12-11 21:25:42 +0000822defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000823 [(set VReg_32:$dst, (AMDGPUfmin VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000824>;
825
826defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000827 [(set VReg_32:$dst, (AMDGPUfmax VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000828>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000829
Tom Stellard75aadc22012-12-11 21:25:42 +0000830defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
831defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
832defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
833defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
834defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
835defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000836
837} // End isCommutable = 1
838
Tom Stellard75aadc22012-12-11 21:25:42 +0000839defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
840defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", []>;
841defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
842defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", []>;
843defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
844defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000845
846let isCommutable = 1 in {
847
Tom Stellard75aadc22012-12-11 21:25:42 +0000848defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000849 [(set VReg_32:$dst, (and VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000850>;
851defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000852 [(set VReg_32:$dst, (or VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000853>;
854defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000855 [(set VReg_32:$dst, (xor VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000856>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000857
858} // End isCommutable = 1
859
Tom Stellard75aadc22012-12-11 21:25:42 +0000860defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
861defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
862defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
863defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
864//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
865//defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
866//defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
867let Defs = [VCC] in { // Carry-out goes to VCC
Christian Konig76edd4f2013-02-26 17:52:29 +0000868
869let isCommutable = 1 in {
Christian Konigd3039962013-02-26 17:52:09 +0000870defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000871 [(set VReg_32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000872>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000873} // End isCommutable = 1
874
Christian Konigd3039962013-02-26 17:52:09 +0000875defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000876 [(set VReg_32:$dst, (sub (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000877>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000878
Christian Konigd3039962013-02-26 17:52:09 +0000879defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", []>;
880let Uses = [VCC] in { // Carry-out comes from VCC
881defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
882defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
883defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", []>;
884} // End Uses = [VCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000885} // End Defs = [VCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000886defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
887////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
888////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
889////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
890defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000891 [(set VReg_32:$dst, (int_SI_packf16 VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000892>;
893////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
894////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
895def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
896def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
897def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
898def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
899def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
900def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
901def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
902def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
903def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
904def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
905def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
906def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
907////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
908////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
909////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
910////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
911//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
912
913let neverHasSideEffects = 1 in {
914
915def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
916def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
917//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
918//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
919
920} // End neverHasSideEffects
921def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
922def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
923def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
924def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
925def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
926def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
927def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
928def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
929def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
930//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
931def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
932def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
933def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
934////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
935////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
936////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
937////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
938////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
939////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
940////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
941////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
942////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
943//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
944//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
945//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
946def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
947////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
948def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
949def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
950def V_LSHL_B64 : VOP3_64 <0x00000161, "V_LSHL_B64", []>;
951def V_LSHR_B64 : VOP3_64 <0x00000162, "V_LSHR_B64", []>;
952def V_ASHR_I64 : VOP3_64 <0x00000163, "V_ASHR_I64", []>;
953def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
954def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
955def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
956def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
957def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
958def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
959def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
960def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Tom Stellardecacb802013-02-07 19:39:42 +0000961def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000962 (mul VSrc_32:$src0, VReg_32:$src1),
Christian Konigf82901a2013-02-26 17:52:23 +0000963 (V_MUL_LO_I32 VSrc_32:$src0, VReg_32:$src1, (i32 0), 0, 0, 0, 0)
Tom Stellardecacb802013-02-07 19:39:42 +0000964>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000965def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
966def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
967def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
968def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
969def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
970//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
971//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
972//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
973def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
974def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
975def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
976def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
977def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
978def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
979def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
980def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
981def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
982def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
983def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
984
985def S_CSELECT_B32 : SOP2 <
986 0x0000000a, (outs SReg_32:$dst),
987 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Christian Konig0f0a8fe2013-02-26 17:52:03 +0000988 [(set (i32 SReg_32:$dst), (select (i1 SCCReg:$scc),
989 SReg_32:$src0, SReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000990>;
991
992def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
993
994// f32 pattern for S_CSELECT_B32
995def : Pat <
Christian Konig0f0a8fe2013-02-26 17:52:03 +0000996 (f32 (select (i1 SCCReg:$scc), SReg_32:$src0, SReg_32:$src1)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000997 (S_CSELECT_B32 SReg_32:$src0, SReg_32:$src1, SCCReg:$scc)
998>;
999
1000def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1001
1002def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Christian Koniga8811792013-02-16 11:28:30 +00001003 [(set SReg_64:$dst, (i64 (and SSrc_64:$src0, SSrc_64:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001004>;
Christian Koniga8811792013-02-16 11:28:30 +00001005
1006def : Pat <
1007 (i1 (and SSrc_64:$src0, SSrc_64:$src1)),
1008 (S_AND_B64 SSrc_64:$src0, SSrc_64:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001009>;
Christian Koniga8811792013-02-16 11:28:30 +00001010
Tom Stellard75aadc22012-12-11 21:25:42 +00001011def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1012def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001013def : Pat <
1014 (i1 (or SSrc_64:$src0, SSrc_64:$src1)),
1015 (S_OR_B64 SSrc_64:$src0, SSrc_64:$src1)
1016>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001017def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
1018def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +00001019def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1020def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1021def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1022def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001023def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1024def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1025def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1026def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1027def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1028def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1029def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1030def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1031def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1032def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1033def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1034def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1035def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1036def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1037def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1038def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1039def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1040def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1041def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1042//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1043def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1044
Tom Stellard75aadc22012-12-11 21:25:42 +00001045let isCodeGenOnly = 1, isPseudo = 1 in {
1046
1047def SET_M0 : InstSI <
1048 (outs SReg_32:$dst),
1049 (ins i32imm:$src0),
Christian Konigbf114b42013-02-21 15:17:22 +00001050 "SET_M0 $dst, $src0",
Tom Stellard75aadc22012-12-11 21:25:42 +00001051 [(set SReg_32:$dst, (int_SI_set_M0 imm:$src0))]
1052>;
1053
1054def LOAD_CONST : AMDGPUShaderInst <
1055 (outs GPRF32:$dst),
1056 (ins i32imm:$src),
1057 "LOAD_CONST $dst, $src",
1058 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1059>;
1060
1061let usesCustomInserter = 1 in {
1062
Tom Stellard75aadc22012-12-11 21:25:42 +00001063def SI_INTERP : InstSI <
1064 (outs VReg_32:$dst),
1065 (ins VReg_32:$i, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, SReg_32:$params),
1066 "SI_INTERP $dst, $i, $j, $attr_chan, $attr, $params",
1067 []
1068>;
1069
Tom Stellard75aadc22012-12-11 21:25:42 +00001070def SI_WQM : InstSI <
1071 (outs),
1072 (ins),
1073 "SI_WQM",
1074 [(int_SI_wqm)]
1075>;
1076
1077} // end usesCustomInserter
1078
Tom Stellardf8794352012-12-19 22:10:31 +00001079// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001080// and should be lowered to ISA instructions prior to codegen.
1081
Tom Stellardf8794352012-12-19 22:10:31 +00001082let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1083 Uses = [EXEC], Defs = [EXEC] in {
1084
1085let isBranch = 1, isTerminator = 1 in {
1086
1087def SI_IF : InstSI <
1088 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001089 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001090 "SI_IF $dst, $vcc, $target",
Christian Koniga8811792013-02-16 11:28:30 +00001091 [(set SReg_64:$dst, (int_SI_if SReg_64:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001092>;
1093
Tom Stellardf8794352012-12-19 22:10:31 +00001094def SI_ELSE : InstSI <
1095 (outs SReg_64:$dst),
1096 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001097 "SI_ELSE $dst, $src, $target",
Tom Stellardf8794352012-12-19 22:10:31 +00001098 [(set SReg_64:$dst, (int_SI_else SReg_64:$src, bb:$target))]> {
1099
1100 let Constraints = "$src = $dst";
1101}
1102
1103def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001104 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001105 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001106 "SI_LOOP $saved, $target",
Tom Stellardf8794352012-12-19 22:10:31 +00001107 [(int_SI_loop SReg_64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001108>;
Tom Stellardf8794352012-12-19 22:10:31 +00001109
1110} // end isBranch = 1, isTerminator = 1
1111
1112def SI_BREAK : InstSI <
1113 (outs SReg_64:$dst),
1114 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001115 "SI_ELSE $dst, $src",
Tom Stellardf8794352012-12-19 22:10:31 +00001116 [(set SReg_64:$dst, (int_SI_break SReg_64:$src))]
1117>;
1118
1119def SI_IF_BREAK : InstSI <
1120 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001121 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001122 "SI_IF_BREAK $dst, $vcc, $src",
Christian Koniga8811792013-02-16 11:28:30 +00001123 [(set SReg_64:$dst, (int_SI_if_break SReg_64:$vcc, SReg_64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001124>;
1125
1126def SI_ELSE_BREAK : InstSI <
1127 (outs SReg_64:$dst),
1128 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001129 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellardf8794352012-12-19 22:10:31 +00001130 [(set SReg_64:$dst, (int_SI_else_break SReg_64:$src0, SReg_64:$src1))]
1131>;
1132
1133def SI_END_CF : InstSI <
1134 (outs),
1135 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001136 "SI_END_CF $saved",
Tom Stellardf8794352012-12-19 22:10:31 +00001137 [(int_SI_end_cf SReg_64:$saved)]
1138>;
1139
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001140def SI_KILL : InstSI <
1141 (outs),
1142 (ins VReg_32:$src),
1143 "SI_KIL $src",
1144 [(int_AMDGPU_kill VReg_32:$src)]
1145>;
1146
Tom Stellardf8794352012-12-19 22:10:31 +00001147} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1148 // Uses = [EXEC], Defs = [EXEC]
1149
Tom Stellard75aadc22012-12-11 21:25:42 +00001150} // end IsCodeGenOnly, isPseudo
1151
Christian Konig2aca0432013-02-21 15:17:32 +00001152def : Pat<
1153 (int_AMDGPU_cndlt VReg_32:$src0, VReg_32:$src1, VReg_32:$src2),
1154 (V_CNDMASK_B32_e64 VReg_32:$src2, VReg_32:$src1, (V_CMP_GT_F32_e64 0, VReg_32:$src0))
1155>;
1156
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001157def : Pat <
1158 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001159 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001160>;
1161
Tom Stellard75aadc22012-12-11 21:25:42 +00001162/* int_SI_vs_load_input */
1163def : Pat<
1164 (int_SI_vs_load_input SReg_128:$tlst, IMM12bit:$attr_offset,
1165 VReg_32:$buf_idx_vgpr),
1166 (BUFFER_LOAD_FORMAT_XYZW imm:$attr_offset, 0, 1, 0, 0, 0,
1167 VReg_32:$buf_idx_vgpr, SReg_128:$tlst,
Christian Konigc756cb992013-02-16 11:28:22 +00001168 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001169>;
1170
1171/* int_SI_export */
1172def : Pat <
1173 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
1174 VReg_32:$src0,VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
1175 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
1176 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3)
1177>;
1178
Tom Stellardae6c06e2013-02-07 17:02:13 +00001179
1180/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001181def : Pat <
Tom Stellardae6c06e2013-02-07 17:02:13 +00001182 (int_SI_sample imm:$writemask, (v1i32 VReg_32:$addr),
1183 SReg_256:$rsrc, SReg_128:$sampler, imm),
1184 (IMAGE_SAMPLE imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1185 (i32 (COPY_TO_REGCLASS VReg_32:$addr, VReg_32)),
Tom Stellard75aadc22012-12-11 21:25:42 +00001186 SReg_256:$rsrc, SReg_128:$sampler)
1187>;
1188
Tom Stellardae6c06e2013-02-07 17:02:13 +00001189class SamplePattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1190 ValueType addr_type> : Pat <
1191 (name imm:$writemask, (addr_type addr_class:$addr),
1192 SReg_256:$rsrc, SReg_128:$sampler, imm),
1193 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1194 (EXTRACT_SUBREG addr_class:$addr, sub0),
1195 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001196>;
1197
Tom Stellardae6c06e2013-02-07 17:02:13 +00001198class SampleRectPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1199 ValueType addr_type> : Pat <
1200 (name imm:$writemask, (addr_type addr_class:$addr),
1201 SReg_256:$rsrc, SReg_128:$sampler, TEX_RECT),
1202 (opcode imm:$writemask, 1, 0, 0, 0, 0, 0, 0,
1203 (EXTRACT_SUBREG addr_class:$addr, sub0),
1204 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001205>;
1206
Tom Stellard462516b2013-02-07 17:02:14 +00001207class SampleArrayPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1208 ValueType addr_type> : Pat <
1209 (name imm:$writemask, (addr_type addr_class:$addr),
1210 SReg_256:$rsrc, SReg_128:$sampler, TEX_ARRAY),
1211 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1212 (EXTRACT_SUBREG addr_class:$addr, sub0),
1213 SReg_256:$rsrc, SReg_128:$sampler)
1214>;
1215
1216class SampleShadowPattern<Intrinsic name, MIMG opcode,
1217 RegisterClass addr_class, ValueType addr_type> : Pat <
1218 (name imm:$writemask, (addr_type addr_class:$addr),
1219 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW),
1220 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1221 (EXTRACT_SUBREG addr_class:$addr, sub0),
1222 SReg_256:$rsrc, SReg_128:$sampler)
1223>;
1224
1225class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
1226 RegisterClass addr_class, ValueType addr_type> : Pat <
1227 (name imm:$writemask, (addr_type addr_class:$addr),
1228 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW_ARRAY),
1229 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1230 (EXTRACT_SUBREG addr_class:$addr, sub0),
1231 SReg_256:$rsrc, SReg_128:$sampler)
1232>;
1233
Tom Stellardae6c06e2013-02-07 17:02:13 +00001234/* int_SI_sample* for texture lookups consuming more address parameters */
1235multiclass SamplePatterns<RegisterClass addr_class, ValueType addr_type> {
1236 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1237 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001238 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1239 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
1240 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001241
1242 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001243 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
1244 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
1245 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001246
1247 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001248 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
1249 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
1250 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001251}
1252
1253defm : SamplePatterns<VReg_64, v2i32>;
1254defm : SamplePatterns<VReg_128, v4i32>;
1255defm : SamplePatterns<VReg_256, v8i32>;
1256defm : SamplePatterns<VReg_512, v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001257
Tom Stellard9355b222013-02-07 14:02:37 +00001258def : Extract_Element <f32, v4f32, VReg_128, 0, sub0>;
1259def : Extract_Element <f32, v4f32, VReg_128, 1, sub1>;
1260def : Extract_Element <f32, v4f32, VReg_128, 2, sub2>;
1261def : Extract_Element <f32, v4f32, VReg_128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001262
Tom Stellard9355b222013-02-07 14:02:37 +00001263def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 4, sub0>;
1264def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 5, sub1>;
1265def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 6, sub2>;
1266def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 7, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001267
Tom Stellard538ceeb2013-02-07 17:02:09 +00001268def : Vector1_Build <v1i32, VReg_32, i32, VReg_32>;
1269def : Vector2_Build <v2i32, VReg_64, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001270def : Vector_Build <v4f32, VReg_128, f32, VReg_32>;
Tom Stellard538ceeb2013-02-07 17:02:09 +00001271def : Vector_Build <v4i32, VReg_128, i32, VReg_32>;
1272def : Vector8_Build <v8i32, VReg_256, i32, VReg_32>;
1273def : Vector16_Build <v16i32, VReg_512, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001274
1275def : BitConvert <i32, f32, SReg_32>;
1276def : BitConvert <i32, f32, VReg_32>;
1277
1278def : BitConvert <f32, i32, SReg_32>;
1279def : BitConvert <f32, i32, VReg_32>;
1280
Christian Konig8dbe6f62013-02-21 15:17:27 +00001281/********** =================== **********/
1282/********** Src & Dst modifiers **********/
1283/********** =================== **********/
1284
1285def : Pat <
1286 (int_AMDIL_clamp VReg_32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Christian Konigf82901a2013-02-26 17:52:23 +00001287 (V_ADD_F32_e64 VReg_32:$src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001288 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1289>;
1290
1291def : Pat <
1292 (fabs VReg_32:$src),
Christian Konigf82901a2013-02-26 17:52:23 +00001293 (V_ADD_F32_e64 VReg_32:$src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001294 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1295>;
1296
1297def : Pat <
1298 (fneg VReg_32:$src),
Christian Konigf82901a2013-02-26 17:52:23 +00001299 (V_ADD_F32_e64 VReg_32:$src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001300 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1301>;
1302
Christian Konigc756cb992013-02-16 11:28:22 +00001303/********** ================== **********/
1304/********** Immediate Patterns **********/
1305/********** ================== **********/
1306
1307def : Pat <
1308 (i32 imm:$imm),
1309 (V_MOV_B32_e32 imm:$imm)
1310>;
1311
1312def : Pat <
1313 (f32 fpimm:$imm),
1314 (V_MOV_B32_e32 fpimm:$imm)
1315>;
1316
1317def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001318 (i1 imm:$imm),
1319 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001320>;
1321
Christian Konigb559b072013-02-16 11:28:36 +00001322def : Pat <
1323 (i64 InlineImm<i64>:$imm),
1324 (S_MOV_B64 InlineImm<i64>:$imm)
1325>;
1326
Christian Konigc756cb992013-02-16 11:28:22 +00001327// i64 immediates aren't supported in hardware, split it into two 32bit values
1328def : Pat <
1329 (i64 imm:$imm),
1330 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1331 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1332 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1333>;
1334
Tom Stellard75aadc22012-12-11 21:25:42 +00001335/********** ===================== **********/
1336/********** Interpolation Paterns **********/
1337/********** ===================== **********/
1338
1339def : Pat <
Michel Danzere9bb18b2013-02-14 19:03:25 +00001340 (int_SI_fs_interp_constant imm:$attr_chan, imm:$attr, SReg_32:$params),
Michel Danzer7f02a8c2013-02-21 08:57:10 +00001341 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr,
1342 (S_MOV_B32 SReg_32:$params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00001343>;
1344
1345def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001346 (int_SI_fs_interp_linear_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1347 (SI_INTERP (f32 LINEAR_CENTER_I), (f32 LINEAR_CENTER_J), imm:$attr_chan,
1348 imm:$attr, SReg_32:$params)
1349>;
1350
1351def : Pat <
1352 (int_SI_fs_interp_linear_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1353 (SI_INTERP (f32 LINEAR_CENTROID_I), (f32 LINEAR_CENTROID_J), imm:$attr_chan,
1354 imm:$attr, SReg_32:$params)
1355>;
1356
1357def : Pat <
1358 (int_SI_fs_interp_persp_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1359 (SI_INTERP (f32 PERSP_CENTER_I), (f32 PERSP_CENTER_J), imm:$attr_chan,
1360 imm:$attr, SReg_32:$params)
1361>;
1362
1363def : Pat <
1364 (int_SI_fs_interp_persp_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1365 (SI_INTERP (f32 PERSP_CENTROID_I), (f32 PERSP_CENTROID_J), imm:$attr_chan,
1366 imm:$attr, SReg_32:$params)
1367>;
1368
1369def : Pat <
1370 (int_SI_fs_read_face),
1371 (f32 FRONT_FACE)
1372>;
1373
1374def : Pat <
1375 (int_SI_fs_read_pos 0),
1376 (f32 POS_X_FLOAT)
1377>;
1378
1379def : Pat <
1380 (int_SI_fs_read_pos 1),
1381 (f32 POS_Y_FLOAT)
1382>;
1383
1384def : Pat <
1385 (int_SI_fs_read_pos 2),
1386 (f32 POS_Z_FLOAT)
1387>;
1388
1389def : Pat <
1390 (int_SI_fs_read_pos 3),
1391 (f32 POS_W_FLOAT)
1392>;
1393
1394/********** ================== **********/
1395/********** Intrinsic Patterns **********/
1396/********** ================== **********/
1397
1398/* llvm.AMDGPU.pow */
1399/* XXX: We are using IEEE MUL, not the 0 * anything = 0 MUL, is this correct? */
1400def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_F32_e32, VReg_32>;
1401
1402def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001403 (int_AMDGPU_div VSrc_32:$src0, VSrc_32:$src1),
1404 (V_MUL_LEGACY_F32_e32 VSrc_32:$src0, (V_RCP_LEGACY_F32_e32 VSrc_32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001405>;
1406
1407def : Pat<
Christian Konigb9e281a2013-02-16 11:28:13 +00001408 (fdiv VSrc_32:$src0, VSrc_32:$src1),
1409 (V_MUL_F32_e32 VSrc_32:$src0, (V_RCP_F32_e32 VSrc_32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001410>;
1411
1412def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001413 (fcos VSrc_32:$src0),
Christian Konigc756cb992013-02-16 11:28:22 +00001414 (V_COS_F32_e32 (V_MUL_F32_e32 VSrc_32:$src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001415>;
1416
1417def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001418 (fsin VSrc_32:$src0),
Christian Konigc756cb992013-02-16 11:28:22 +00001419 (V_SIN_F32_e32 (V_MUL_F32_e32 VSrc_32:$src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001420>;
1421
1422def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001423 (int_AMDGPU_cube VReg_128:$src),
1424 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard9355b222013-02-07 14:02:37 +00001425 (V_CUBETC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1426 (EXTRACT_SUBREG VReg_128:$src, sub1),
1427 (EXTRACT_SUBREG VReg_128:$src, sub2),
1428 0, 0, 0, 0), sub0),
1429 (V_CUBESC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1430 (EXTRACT_SUBREG VReg_128:$src, sub1),
1431 (EXTRACT_SUBREG VReg_128:$src, sub2),
1432 0, 0, 0, 0), sub1),
1433 (V_CUBEMA_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1434 (EXTRACT_SUBREG VReg_128:$src, sub1),
1435 (EXTRACT_SUBREG VReg_128:$src, sub2),
1436 0, 0, 0, 0), sub2),
1437 (V_CUBEID_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1438 (EXTRACT_SUBREG VReg_128:$src, sub1),
1439 (EXTRACT_SUBREG VReg_128:$src, sub2),
1440 0, 0, 0, 0), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001441>;
1442
Michel Danzer0cc991e2013-02-22 11:22:58 +00001443def : Pat <
1444 (i32 (sext (i1 SReg_64:$src0))),
1445 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), SReg_64:$src0)
1446>;
1447
Tom Stellard75aadc22012-12-11 21:25:42 +00001448/********** ================== **********/
1449/********** VOP3 Patterns **********/
1450/********** ================== **********/
1451
Christian Konigf82901a2013-02-26 17:52:23 +00001452def : Pat <(f32 (fadd (fmul VSrc_32:$src0, VSrc_32:$src1), VSrc_32:$src2)),
1453 (V_MAD_F32 VSrc_32:$src0, VSrc_32:$src1, VSrc_32:$src2,
Tom Stellard75aadc22012-12-11 21:25:42 +00001454 0, 0, 0, 0)>;
1455
Tom Stellard89093802013-02-07 19:39:40 +00001456/********** ================== **********/
1457/********** SMRD Patterns **********/
1458/********** ================== **********/
1459
1460multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1461 // 1. Offset as 8bit DWORD immediate
1462 def : Pat <
1463 (constant_load (SIadd64bit32bit SReg_64:$sbase, IMM8bitDWORD:$offset)),
1464 (vt (Instr_IMM SReg_64:$sbase, IMM8bitDWORD:$offset))
1465 >;
1466
1467 // 2. Offset loaded in an 32bit SGPR
1468 def : Pat <
1469 (constant_load (SIadd64bit32bit SReg_64:$sbase, imm:$offset)),
Christian Konigc756cb992013-02-16 11:28:22 +00001470 (vt (Instr_SGPR SReg_64:$sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001471 >;
1472
1473 // 3. No offset at all
1474 def : Pat <
1475 (constant_load SReg_64:$sbase),
1476 (vt (Instr_IMM SReg_64:$sbase, 0))
1477 >;
1478}
1479
1480defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1481defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1482defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1483defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1484
Tom Stellard75aadc22012-12-11 21:25:42 +00001485} // End isSI predicate