blob: ea4447f5058f9277bd53304bd91cfb8e61429081 [file] [log] [blame]
Tom Stellardcb97e3a2013-04-15 17:51:35 +00001//===-- SIDefines.h - SI Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Tom Stellardb6550522015-01-12 19:33:18 +000011#include "llvm/MC/MCInstrDesc.h"
12
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000013#ifndef LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
14#define LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
Tom Stellardcb97e3a2013-04-15 17:51:35 +000015
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000016namespace llvm {
17
Tom Stellard16a9a202013-08-14 23:24:17 +000018namespace SIInstrFlags {
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000019// This needs to be kept in sync with the field bits in InstSI.
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000020enum : uint64_t {
21 // Low bits - basic encoding information.
22 SALU = 1 << 0,
23 VALU = 1 << 1,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000024
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000025 // SALU instruction formats.
26 SOP1 = 1 << 2,
27 SOP2 = 1 << 3,
28 SOPC = 1 << 4,
29 SOPK = 1 << 5,
30 SOPP = 1 << 6,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000031
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000032 // VALU instruction formats.
33 VOP1 = 1 << 7,
34 VOP2 = 1 << 8,
35 VOPC = 1 << 9,
36
37 // TODO: Should this be spilt into VOP3 a and b?
38 VOP3 = 1 << 10,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000039 VOP3P = 1 << 12,
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000040
41 VINTRP = 1 << 13,
Sam Kolton3025e7f2016-04-26 13:33:56 +000042 SDWA = 1 << 14,
43 DPP = 1 << 15,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000044
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000045 // Memory instruction formats.
Sam Kolton3025e7f2016-04-26 13:33:56 +000046 MUBUF = 1 << 16,
47 MTBUF = 1 << 17,
48 SMRD = 1 << 18,
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000049 MIMG = 1 << 19,
50 EXP = 1 << 20,
Sam Kolton3025e7f2016-04-26 13:33:56 +000051 FLAT = 1 << 21,
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000052 DS = 1 << 22,
53
54 // Pseudo instruction formats.
55 VGPRSpill = 1 << 23,
56 SGPRSpill = 1 << 24,
57
58 // High bits - other information.
59 VM_CNT = UINT64_C(1) << 32,
60 EXP_CNT = UINT64_C(1) << 33,
61 LGKM_CNT = UINT64_C(1) << 34,
62
63 WQM = UINT64_C(1) << 35,
64 DisableWQM = UINT64_C(1) << 36,
65 Gather4 = UINT64_C(1) << 37,
66 SOPK_ZEXT = UINT64_C(1) << 38,
67 SCALAR_STORE = UINT64_C(1) << 39,
68 FIXED_SIZE = UINT64_C(1) << 40,
Matt Arsenaultd5c65152017-02-22 23:27:53 +000069 VOPAsmPrefer32Bit = UINT64_C(1) << 41,
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +000070 VOP3_OPSEL = UINT64_C(1) << 42,
71 maybeAtomic = UINT64_C(1) << 43,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +000072 renamedInGFX9 = UINT64_C(1) << 44,
Matt Arsenaultab4a5cd2017-08-31 23:53:50 +000073
74 // Is a clamp on FP type.
75 FPClamp = UINT64_C(1) << 45,
76
77 // Is an integer clamp
78 IntClamp = UINT64_C(1) << 46,
79
80 // Clamps lo component of register.
81 ClampLo = UINT64_C(1) << 47,
82
83 // Clamps hi component of register.
84 // ClampLo and ClampHi set for packed clamp.
Dmitry Preobrazhensky682a6542017-11-17 15:15:40 +000085 ClampHi = UINT64_C(1) << 48,
86
87 // Is a packed VOP3P instruction.
Changpeng Fang4737e892018-01-18 22:08:53 +000088 IsPacked = UINT64_C(1) << 49,
89
90 // "d16" bit set or not.
91 D16 = UINT64_C(1) << 50
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000092};
93
94// v_cmp_class_* etc. use a 10-bit mask for what operation is checked.
95// The result is true if any of these tests are true.
96enum ClassFlags {
97 S_NAN = 1 << 0, // Signaling NaN
98 Q_NAN = 1 << 1, // Quiet NaN
99 N_INFINITY = 1 << 2, // Negative infinity
100 N_NORMAL = 1 << 3, // Negative normal
101 N_SUBNORMAL = 1 << 4, // Negative subnormal
102 N_ZERO = 1 << 5, // Negative zero
103 P_ZERO = 1 << 6, // Positive zero
104 P_SUBNORMAL = 1 << 7, // Positive subnormal
105 P_NORMAL = 1 << 8, // Positive normal
106 P_INFINITY = 1 << 9 // Positive infinity
Tom Stellard16a9a202013-08-14 23:24:17 +0000107};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000108}
Tom Stellard16a9a202013-08-14 23:24:17 +0000109
Tom Stellardb6550522015-01-12 19:33:18 +0000110namespace AMDGPU {
111 enum OperandType {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000112 /// Operands with register or 32-bit immediate
Matt Arsenault4bd72362016-12-10 00:39:12 +0000113 OPERAND_REG_IMM_INT32 = MCOI::OPERAND_FIRST_TARGET,
114 OPERAND_REG_IMM_INT64,
115 OPERAND_REG_IMM_INT16,
116 OPERAND_REG_IMM_FP32,
117 OPERAND_REG_IMM_FP64,
118 OPERAND_REG_IMM_FP16,
119
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000120 /// Operands with register or inline constant
Matt Arsenault4bd72362016-12-10 00:39:12 +0000121 OPERAND_REG_INLINE_C_INT16,
122 OPERAND_REG_INLINE_C_INT32,
123 OPERAND_REG_INLINE_C_INT64,
124 OPERAND_REG_INLINE_C_FP16,
125 OPERAND_REG_INLINE_C_FP32,
126 OPERAND_REG_INLINE_C_FP64,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000127 OPERAND_REG_INLINE_C_V2FP16,
128 OPERAND_REG_INLINE_C_V2INT16,
Matt Arsenault4bd72362016-12-10 00:39:12 +0000129
130 OPERAND_REG_IMM_FIRST = OPERAND_REG_IMM_INT32,
131 OPERAND_REG_IMM_LAST = OPERAND_REG_IMM_FP16,
132
133 OPERAND_REG_INLINE_C_FIRST = OPERAND_REG_INLINE_C_INT16,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000134 OPERAND_REG_INLINE_C_LAST = OPERAND_REG_INLINE_C_V2INT16,
Matt Arsenault4bd72362016-12-10 00:39:12 +0000135
136 OPERAND_SRC_FIRST = OPERAND_REG_IMM_INT32,
137 OPERAND_SRC_LAST = OPERAND_REG_INLINE_C_LAST,
Matt Arsenaultffc82752016-07-05 17:09:01 +0000138
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000139 // Operand for source modifiers for VOP instructions
140 OPERAND_INPUT_MODS,
141
Sam Kolton549c89d2017-06-21 08:53:38 +0000142 // Operand for SDWA instructions
Sam Kolton549c89d2017-06-21 08:53:38 +0000143 OPERAND_SDWA_VOPC_DST,
Sam Koltonf7659d712017-05-23 10:08:55 +0000144
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000145 /// Operand with 32-bit immediate that uses the constant bus.
Matt Arsenault4bd72362016-12-10 00:39:12 +0000146 OPERAND_KIMM32,
147 OPERAND_KIMM16
Tom Stellardb6550522015-01-12 19:33:18 +0000148 };
149}
Matt Arsenault9783e002014-09-29 15:50:26 +0000150
Matt Arsenaultadc59d72018-04-23 15:51:26 +0000151namespace SIStackID {
152enum StackTypes : uint8_t {
153 SCRATCH = 0,
154 SGPR_SPILL = 1
155};
156}
157
Sam Kolton945231a2016-06-10 09:57:59 +0000158// Input operand modifiers bit-masks
159// NEG and SEXT share same bit-mask because they can't be set simultaneously.
Matt Arsenault9783e002014-09-29 15:50:26 +0000160namespace SISrcMods {
161 enum {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000162 NEG = 1 << 0, // Floating-point negate modifier
163 ABS = 1 << 1, // Floating-point absolute modifier
164 SEXT = 1 << 0, // Integer sign-extend modifier
165 NEG_HI = ABS, // Floating-point negate high packed component modifier.
166 OP_SEL_0 = 1 << 2,
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000167 OP_SEL_1 = 1 << 3,
168 DST_OP_SEL = 1 << 3 // VOP3 dst op_sel (share mask with OP_SEL_1)
Matt Arsenault9783e002014-09-29 15:50:26 +0000169 };
170}
171
Matt Arsenault97069782014-09-30 19:49:48 +0000172namespace SIOutMods {
173 enum {
174 NONE = 0,
175 MUL2 = 1,
176 MUL4 = 2,
177 DIV2 = 3
178 };
179}
180
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000181namespace VGPRIndexMode {
182 enum {
183 SRC0_ENABLE = 1 << 0,
184 SRC1_ENABLE = 1 << 1,
185 SRC2_ENABLE = 1 << 2,
186 DST_ENABLE = 1 << 3
187 };
188}
189
Sam Koltond63d8a72016-09-09 09:37:51 +0000190namespace AMDGPUAsmVariants {
191 enum {
192 DEFAULT = 0,
193 VOP3 = 1,
194 SDWA = 2,
Sam Koltonf7659d712017-05-23 10:08:55 +0000195 SDWA9 = 3,
196 DPP = 4
Sam Koltond63d8a72016-09-09 09:37:51 +0000197 };
198}
199
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000200namespace AMDGPU {
Artem Tamazov212a2512016-05-24 12:05:16 +0000201namespace EncValues { // Encoding values of enum9/8/7 operands
202
203enum {
204 SGPR_MIN = 0,
205 SGPR_MAX = 101,
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000206 TTMP_VI_MIN = 112,
207 TTMP_VI_MAX = 123,
208 TTMP_GFX9_MIN = 108,
209 TTMP_GFX9_MAX = 123,
Artem Tamazov212a2512016-05-24 12:05:16 +0000210 INLINE_INTEGER_C_MIN = 128,
211 INLINE_INTEGER_C_POSITIVE_MAX = 192, // 64
212 INLINE_INTEGER_C_MAX = 208,
213 INLINE_FLOATING_C_MIN = 240,
214 INLINE_FLOATING_C_MAX = 248,
215 LITERAL_CONST = 255,
216 VGPR_MIN = 256,
217 VGPR_MAX = 511
218};
219
220} // namespace EncValues
221} // namespace AMDGPU
Artem Tamazov212a2512016-05-24 12:05:16 +0000222
Artem Tamazov212a2512016-05-24 12:05:16 +0000223namespace AMDGPU {
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000224namespace SendMsg { // Encoding of SIMM16 used in s_sendmsg* insns.
225
Artem Tamazov6edc1352016-05-26 17:00:33 +0000226enum Id { // Message ID, width(4) [3:0].
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000227 ID_UNKNOWN_ = -1,
228 ID_INTERRUPT = 1,
229 ID_GS,
230 ID_GS_DONE,
231 ID_SYSMSG = 15,
232 ID_GAPS_LAST_, // Indicate that sequence has gaps.
233 ID_GAPS_FIRST_ = ID_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000234 ID_SHIFT_ = 0,
235 ID_WIDTH_ = 4,
236 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000237};
238
239enum Op { // Both GS and SYS operation IDs.
240 OP_UNKNOWN_ = -1,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000241 OP_SHIFT_ = 4,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000242 // width(2) [5:4]
243 OP_GS_NOP = 0,
244 OP_GS_CUT,
245 OP_GS_EMIT,
246 OP_GS_EMIT_CUT,
247 OP_GS_LAST_,
248 OP_GS_FIRST_ = OP_GS_NOP,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000249 OP_GS_WIDTH_ = 2,
250 OP_GS_MASK_ = (((1 << OP_GS_WIDTH_) - 1) << OP_SHIFT_),
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000251 // width(3) [6:4]
252 OP_SYS_ECC_ERR_INTERRUPT = 1,
253 OP_SYS_REG_RD,
254 OP_SYS_HOST_TRAP_ACK,
255 OP_SYS_TTRACE_PC,
256 OP_SYS_LAST_,
257 OP_SYS_FIRST_ = OP_SYS_ECC_ERR_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000258 OP_SYS_WIDTH_ = 3,
259 OP_SYS_MASK_ = (((1 << OP_SYS_WIDTH_) - 1) << OP_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000260};
261
262enum StreamId { // Stream ID, (2) [9:8].
Artem Tamazov6edc1352016-05-26 17:00:33 +0000263 STREAM_ID_DEFAULT_ = 0,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000264 STREAM_ID_LAST_ = 4,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000265 STREAM_ID_FIRST_ = STREAM_ID_DEFAULT_,
266 STREAM_ID_SHIFT_ = 8,
267 STREAM_ID_WIDTH_= 2,
268 STREAM_ID_MASK_ = (((1 << STREAM_ID_WIDTH_) - 1) << STREAM_ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000269};
270
271} // namespace SendMsg
Artem Tamazov6edc1352016-05-26 17:00:33 +0000272
273namespace Hwreg { // Encoding of SIMM16 used in s_setreg/getreg* insns.
274
275enum Id { // HwRegCode, (6) [5:0]
276 ID_UNKNOWN_ = -1,
277 ID_SYMBOLIC_FIRST_ = 1, // There are corresponding symbolic names defined.
Tom Stellardaea899e2016-10-27 23:50:21 +0000278 ID_MODE = 1,
279 ID_STATUS = 2,
280 ID_TRAPSTS = 3,
281 ID_HW_ID = 4,
282 ID_GPR_ALLOC = 5,
283 ID_LDS_ALLOC = 6,
284 ID_IB_STS = 7,
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +0000285 ID_MEM_BASES = 15,
Stanislav Mekhanoshin62875fc2018-01-15 18:49:15 +0000286 ID_SYMBOLIC_FIRST_GFX9_ = ID_MEM_BASES,
287 ID_SYMBOLIC_LAST_ = 16,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000288 ID_SHIFT_ = 0,
289 ID_WIDTH_ = 6,
290 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
291};
292
293enum Offset { // Offset, (5) [10:6]
294 OFFSET_DEFAULT_ = 0,
295 OFFSET_SHIFT_ = 6,
296 OFFSET_WIDTH_ = 5,
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +0000297 OFFSET_MASK_ = (((1 << OFFSET_WIDTH_) - 1) << OFFSET_SHIFT_),
298
299 OFFSET_SRC_SHARED_BASE = 16,
300 OFFSET_SRC_PRIVATE_BASE = 0
Artem Tamazov6edc1352016-05-26 17:00:33 +0000301};
302
303enum WidthMinusOne { // WidthMinusOne, (5) [15:11]
304 WIDTH_M1_DEFAULT_ = 31,
305 WIDTH_M1_SHIFT_ = 11,
306 WIDTH_M1_WIDTH_ = 5,
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +0000307 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_),
308
309 WIDTH_M1_SRC_SHARED_BASE = 15,
310 WIDTH_M1_SRC_PRIVATE_BASE = 15
Artem Tamazov6edc1352016-05-26 17:00:33 +0000311};
312
313} // namespace Hwreg
Sam Koltona3ec5c12016-10-07 14:46:06 +0000314
Dmitry Preobrazhensky793c5922017-05-31 16:26:47 +0000315namespace Swizzle { // Encoding of swizzle macro used in ds_swizzle_b32.
316
317enum Id { // id of symbolic names
318 ID_QUAD_PERM = 0,
319 ID_BITMASK_PERM,
320 ID_SWAP,
321 ID_REVERSE,
322 ID_BROADCAST
323};
324
325enum EncBits {
326
327 // swizzle mode encodings
328
329 QUAD_PERM_ENC = 0x8000,
330 QUAD_PERM_ENC_MASK = 0xFF00,
331
332 BITMASK_PERM_ENC = 0x0000,
333 BITMASK_PERM_ENC_MASK = 0x8000,
334
335 // QUAD_PERM encodings
336
337 LANE_MASK = 0x3,
338 LANE_MAX = LANE_MASK,
339 LANE_SHIFT = 2,
340 LANE_NUM = 4,
341
342 // BITMASK_PERM encodings
343
344 BITMASK_MASK = 0x1F,
345 BITMASK_MAX = BITMASK_MASK,
346 BITMASK_WIDTH = 5,
347
348 BITMASK_AND_SHIFT = 0,
349 BITMASK_OR_SHIFT = 5,
350 BITMASK_XOR_SHIFT = 10
351};
352
353} // namespace Swizzle
354
Sam Koltona3ec5c12016-10-07 14:46:06 +0000355namespace SDWA {
356
357enum SdwaSel {
358 BYTE_0 = 0,
359 BYTE_1 = 1,
360 BYTE_2 = 2,
361 BYTE_3 = 3,
362 WORD_0 = 4,
363 WORD_1 = 5,
364 DWORD = 6,
365};
366
367enum DstUnused {
368 UNUSED_PAD = 0,
369 UNUSED_SEXT = 1,
370 UNUSED_PRESERVE = 2,
371};
372
Sam Kolton363f47a2017-05-26 15:52:00 +0000373enum SDWA9EncValues{
374 SRC_SGPR_MASK = 0x100,
375 SRC_VGPR_MASK = 0xFF,
376 VOPC_DST_VCC_MASK = 0x80,
377 VOPC_DST_SGPR_MASK = 0x7F,
378
379 SRC_VGPR_MIN = 0,
380 SRC_VGPR_MAX = 255,
381 SRC_SGPR_MIN = 256,
382 SRC_SGPR_MAX = 357,
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000383 SRC_TTMP_MIN = 364,
384 SRC_TTMP_MAX = 379,
Sam Kolton363f47a2017-05-26 15:52:00 +0000385};
Sam Koltonf7659d712017-05-23 10:08:55 +0000386
Sam Koltona3ec5c12016-10-07 14:46:06 +0000387} // namespace SDWA
Stanislav Mekhanoshin43293612018-05-08 16:53:02 +0000388
389namespace DPP {
390
391enum DppCtrl {
392 QUAD_PERM_FIRST = 0,
393 QUAD_PERM_LAST = 0xFF,
394 DPP_UNUSED1 = 0x100,
395 ROW_SHL0 = 0x100,
396 ROW_SHL_FIRST = 0x101,
397 ROW_SHL_LAST = 0x10F,
398 DPP_UNUSED2 = 0x110,
399 ROW_SHR0 = 0x110,
400 ROW_SHR_FIRST = 0x111,
401 ROW_SHR_LAST = 0x11F,
402 DPP_UNUSED3 = 0x120,
403 ROW_ROR0 = 0x120,
404 ROW_ROR_FIRST = 0x121,
405 ROW_ROR_LAST = 0x12F,
406 WAVE_SHL1 = 0x130,
407 DPP_UNUSED4_FIRST = 0x131,
408 DPP_UNUSED4_LAST = 0x133,
409 WAVE_ROL1 = 0x134,
410 DPP_UNUSED5_FIRST = 0x135,
411 DPP_UNUSED5_LAST = 0x137,
412 WAVE_SHR1 = 0x138,
413 DPP_UNUSED6_FIRST = 0x139,
414 DPP_UNUSED6_LAST = 0x13B,
415 WAVE_ROR1 = 0x13C,
416 DPP_UNUSED7_FIRST = 0x13D,
417 DPP_UNUSED7_LAST = 0x13F,
418 ROW_MIRROR = 0x140,
419 ROW_HALF_MIRROR = 0x141,
420 BCAST15 = 0x142,
421 BCAST31 = 0x143,
422 DPP_LAST = BCAST31
423};
424
425} // namespace DPP
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000426} // namespace AMDGPU
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000427
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000428#define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
Michel Danzer49812b52013-07-10 16:37:07 +0000429#define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
430#define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000431#define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
432#define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000433#define R_00B328_SPI_SHADER_PGM_RSRC1_ES 0x00B328
Marek Olsaka302a7362017-05-02 15:41:10 +0000434#define R_00B428_SPI_SHADER_PGM_RSRC1_HS 0x00B428
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000435#define R_00B528_SPI_SHADER_PGM_RSRC1_LS 0x00B528
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000436#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
437#define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
438#define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
Tom Stellardff7416b2015-06-26 21:58:31 +0000439
Michel Danzer49812b52013-07-10 16:37:07 +0000440#define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
Tom Stellard4df465b2014-12-02 21:28:53 +0000441#define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
Tom Stellardff7416b2015-06-26 21:58:31 +0000442#define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
443#define C_00B84C_SCRATCH_EN 0xFFFFFFFE
Tom Stellard4df465b2014-12-02 21:28:53 +0000444#define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
Tom Stellardff7416b2015-06-26 21:58:31 +0000445#define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
446#define C_00B84C_USER_SGPR 0xFFFFFFC1
Wei Ding205bfdb2017-02-10 02:15:29 +0000447#define S_00B84C_TRAP_HANDLER(x) (((x) & 0x1) << 6)
448#define G_00B84C_TRAP_HANDLER(x) (((x) >> 6) & 0x1)
449#define C_00B84C_TRAP_HANDLER 0xFFFFFFBF
Tom Stellard4df465b2014-12-02 21:28:53 +0000450#define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
Tom Stellardff7416b2015-06-26 21:58:31 +0000451#define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
452#define C_00B84C_TGID_X_EN 0xFFFFFF7F
Tom Stellard4df465b2014-12-02 21:28:53 +0000453#define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
Tom Stellardff7416b2015-06-26 21:58:31 +0000454#define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
455#define C_00B84C_TGID_Y_EN 0xFFFFFEFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000456#define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
Tom Stellardff7416b2015-06-26 21:58:31 +0000457#define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
458#define C_00B84C_TGID_Z_EN 0xFFFFFDFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000459#define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
Tom Stellardff7416b2015-06-26 21:58:31 +0000460#define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
461#define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000462#define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
Tom Stellardff7416b2015-06-26 21:58:31 +0000463#define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
464#define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
465/* CIK */
466#define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
467#define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
468#define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
469/* */
Michel Danzer49812b52013-07-10 16:37:07 +0000470#define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
Tom Stellardff7416b2015-06-26 21:58:31 +0000471#define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
472#define C_00B84C_LDS_SIZE 0xFF007FFF
473#define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
474#define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
Matt Arsenault37fefd62016-06-10 02:18:02 +0000475#define C_00B84C_EXCP_EN
Tom Stellardff7416b2015-06-26 21:58:31 +0000476
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000477#define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
Marek Olsakfccabaf2016-01-13 11:45:36 +0000478#define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
Matt Arsenault0989d512014-06-26 17:22:30 +0000479
480#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
481#define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
482#define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
483#define C_00B848_VGPRS 0xFFFFFFC0
484#define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
485#define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
486#define C_00B848_SGPRS 0xFFFFFC3F
487#define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
488#define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
489#define C_00B848_PRIORITY 0xFFFFF3FF
490#define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
491#define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
492#define C_00B848_FLOAT_MODE 0xFFF00FFF
493#define S_00B848_PRIV(x) (((x) & 0x1) << 20)
494#define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
495#define C_00B848_PRIV 0xFFEFFFFF
496#define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
497#define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
498#define C_00B848_DX10_CLAMP 0xFFDFFFFF
499#define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
500#define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
501#define C_00B848_DEBUG_MODE 0xFFBFFFFF
502#define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
503#define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
504#define C_00B848_IEEE_MODE 0xFF7FFFFF
505
506
507// Helpers for setting FLOAT_MODE
508#define FP_ROUND_ROUND_TO_NEAREST 0
509#define FP_ROUND_ROUND_TO_INF 1
510#define FP_ROUND_ROUND_TO_NEGINF 2
511#define FP_ROUND_ROUND_TO_ZERO 3
512
513// Bits 3:0 control rounding mode. 1:0 control single precision, 3:2 double
514// precision.
515#define FP_ROUND_MODE_SP(x) ((x) & 0x3)
516#define FP_ROUND_MODE_DP(x) (((x) & 0x3) << 2)
517
518#define FP_DENORM_FLUSH_IN_FLUSH_OUT 0
519#define FP_DENORM_FLUSH_OUT 1
520#define FP_DENORM_FLUSH_IN 2
521#define FP_DENORM_FLUSH_NONE 3
522
523
524// Bits 7:4 control denormal handling. 5:4 control single precision, 6:7 double
525// precision.
526#define FP_DENORM_MODE_SP(x) (((x) & 0x3) << 4)
527#define FP_DENORM_MODE_DP(x) (((x) & 0x3) << 6)
528
Tom Stellardb02094e2014-07-21 15:45:01 +0000529#define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
530#define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
531
Tom Stellarde99fb652015-01-20 19:33:04 +0000532#define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
533#define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
534
Marek Olsak0532c192016-07-13 17:35:15 +0000535#define R_SPILLED_SGPRS 0x4
536#define R_SPILLED_VGPRS 0x8
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000537} // End namespace llvm
538
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000539#endif