blob: a4d159c411f7897e5dbf97504577662e65812e1e [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsSubtarget.cpp - Mips Subtarget Information --------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the Mips specific subclass of TargetSubtargetInfo.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000014#include "MipsSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "Mips.h"
16#include "MipsMachineFunction.h"
17#include "MipsRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "MipsTargetMachine.h"
Petar Jovanovicfac93e22018-02-23 11:06:40 +000019#include "MipsCallLowering.h"
20#include "MipsLegalizerInfo.h"
21#include "MipsRegisterBankInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000022#include "llvm/IR/Attributes.h"
23#include "llvm/IR/Function.h"
24#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Reed Kotler1595f362013-04-09 19:46:01 +000027#include "llvm/Support/raw_ostream.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000028
Chandler Carruthd174b722014-04-22 02:03:14 +000029using namespace llvm;
30
Chandler Carruth84e68b22014-04-22 02:41:26 +000031#define DEBUG_TYPE "mips-subtarget"
32
Evan Cheng54b68e32011-07-01 20:45:01 +000033#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000034#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000035#include "MipsGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000036
Reed Kotler1595f362013-04-09 19:46:01 +000037// FIXME: Maybe this should be on by default when Mips16 is specified
38//
Eric Christopher0218f8c2015-02-20 08:42:34 +000039static cl::opt<bool>
40 Mixed16_32("mips-mixed-16-32", cl::init(false),
41 cl::desc("Allow for a mixture of Mips16 "
42 "and Mips32 code in a single output file"),
43 cl::Hidden);
Reed Kotler1595f362013-04-09 19:46:01 +000044
Eric Christopher0218f8c2015-02-20 08:42:34 +000045static cl::opt<bool> Mips_Os16("mips-os16", cl::init(false),
46 cl::desc("Compile all functions that don't use "
47 "floating point as Mips 16"),
48 cl::Hidden);
49
50static cl::opt<bool> Mips16HardFloat("mips16-hard-float", cl::NotHidden,
51 cl::desc("Enable mips16 hard float."),
52 cl::init(false));
Reed Kotlerfe94cc32013-04-10 16:58:04 +000053
Reed Kotler783c7942013-05-10 22:25:39 +000054static cl::opt<bool>
Eric Christopher0218f8c2015-02-20 08:42:34 +000055 Mips16ConstantIslands("mips16-constant-islands", cl::NotHidden,
56 cl::desc("Enable mips16 constant islands."),
57 cl::init(true));
Reed Kotler783c7942013-05-10 22:25:39 +000058
Reed Kotler91ae9822013-10-27 21:57:36 +000059static cl::opt<bool>
Eric Christopher0218f8c2015-02-20 08:42:34 +000060 GPOpt("mgpopt", cl::Hidden,
61 cl::desc("Enable gp-relative addressing of mips small data items"));
Sasa Stankovicb38db1e2014-11-06 13:20:12 +000062
Petar Jovanovic29aced12018-01-22 16:43:30 +000063bool MipsSubtarget::DspWarningPrinted = false;
64
65bool MipsSubtarget::MSAWarningPrinted = false;
66
John Baldwin3a1a9512017-08-11 18:35:19 +000067void MipsSubtarget::anchor() {}
David Blaikiea379b1812011-12-20 02:50:00 +000068
Simon Atanasyan039b02ec2017-05-23 15:00:26 +000069MipsSubtarget::MipsSubtarget(const Triple &TT, StringRef CPU, StringRef FS,
John Baldwin1255b162017-08-14 21:49:38 +000070 bool little, const MipsTargetMachine &TM,
71 unsigned StackAlignOverride)
Daniel Sanders50f17232015-09-15 16:17:27 +000072 : MipsGenSubtargetInfo(TT, CPU, FS), MipsArchVersion(MipsDefault),
73 IsLittle(little), IsSoftFloat(false), IsSingleFloat(false), IsFPXX(false),
74 NoABICalls(false), IsFP64bit(false), UseOddSPReg(true),
75 IsNaN2008bit(false), IsGP64bit(false), HasVFPU(false), HasCnMips(false),
76 HasMips3_32(false), HasMips3_32r2(false), HasMips4_32(false),
77 HasMips4_32r2(false), HasMips5_32r2(false), InMips16Mode(false),
78 InMips16HardFloat(Mips16HardFloat), InMicroMipsMode(false), HasDSP(false),
Zoran Jovanovic2e386d32015-10-12 16:07:25 +000079 HasDSPR2(false), HasDSPR3(false), AllowMixed16_32(Mixed16_32 | Mips_Os16),
Simon Dardisca74dd72017-01-27 11:36:52 +000080 Os16(Mips_Os16), HasMSA(false), UseTCCInDIV(false), HasSym32(false),
Petar Jovanovic3408caf2018-03-14 14:13:31 +000081 HasEVA(false), DisableMadd4(false), HasMT(false), HasCRC(false),
Petar Jovanovicd4349f32018-04-27 09:12:08 +000082 HasVirt(false), UseIndirectJumpsHazard(false),
83 StackAlignOverride(StackAlignOverride),
Simon Dardis7bc8ad52018-02-21 00:06:53 +000084 TM(TM), TargetTriple(TT), TSInfo(),
85 InstrInfo(
86 MipsInstrInfo::create(initializeSubtargetDependencies(CPU, FS, TM))),
Eric Christophere54f10e2014-07-18 23:33:47 +000087 FrameLowering(MipsFrameLowering::create(*this)),
Eric Christopher90724282015-01-08 18:18:57 +000088 TLInfo(MipsTargetLowering::create(TM, *this)) {
Simon Atanasyan1093afe22013-11-19 12:20:17 +000089
Vasileios Kalintirisb2dd15f2014-11-11 11:43:55 +000090 if (MipsArchVersion == MipsDefault)
91 MipsArchVersion = Mips32;
92
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +000093 // Don't even attempt to generate code for MIPS-I and MIPS-V. They have not
94 // been tested and currently exist for the integrated assembler only.
Daniel Sandersd2409532014-05-07 16:25:22 +000095 if (MipsArchVersion == Mips1)
96 report_fatal_error("Code generation for MIPS-I is not implemented", false);
Daniel Sandersd2409532014-05-07 16:25:22 +000097 if (MipsArchVersion == Mips5)
98 report_fatal_error("Code generation for MIPS-V is not implemented", false);
99
Akira Hatanaka6de4d122011-09-21 02:45:29 +0000100 // Check if Architecture and ABI are compatible.
Daniel Sanders43750eab2016-06-03 10:38:09 +0000101 assert(((!isGP64bit() && isABI_O32()) ||
Daniel Sanders5e94e682014-03-27 16:42:17 +0000102 (isGP64bit() && (isABI_N32() || isABI_N64()))) &&
Akira Hatanaka6de4d122011-09-21 02:45:29 +0000103 "Invalid Arch & ABI pair.");
104
Daniel Sanders1b1e25b2013-09-27 10:08:31 +0000105 if (hasMSA() && !isFP64bit())
106 report_fatal_error("MSA requires a 64-bit FPU register file (FR=1 mode). "
107 "See -mattr=+fp64.",
108 false);
109
Daniel Sanders7e527422014-07-10 13:38:23 +0000110 if (!isABI_O32() && !useOddSPReg())
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000111 report_fatal_error("-mattr=+nooddspreg requires the O32 ABI.", false);
Daniel Sanders7e527422014-07-10 13:38:23 +0000112
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000113 if (IsFPXX && (isABI_N32() || isABI_N64()))
114 report_fatal_error("FPXX is not permitted for the N32/N64 ABI's.", false);
115
Aleksandar Beserminjid6dada12017-12-11 11:21:40 +0000116 if (hasMips64r6() && InMicroMipsMode)
117 report_fatal_error("microMIPS64R6 is not supported", false);
118
Simon Dardis7bc8ad52018-02-21 00:06:53 +0000119
120 if (UseIndirectJumpsHazard) {
121 if (InMicroMipsMode)
122 report_fatal_error(
123 "cannot combine indirect jumps with hazard barriers and microMIPS");
124 if (!hasMips32r2())
125 report_fatal_error(
126 "indirect jumps with hazard barriers requires MIPS32R2 or later");
127 }
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000128 if (hasMips32r6()) {
129 StringRef ISA = hasMips64r6() ? "MIPS64r6" : "MIPS32r6";
130
131 assert(isFP64bit());
132 assert(isNaN2008());
133 if (hasDSP())
134 report_fatal_error(ISA + " is not compatible with the DSP ASE", false);
135 }
136
Rafael Espindolab30e66b2016-06-28 14:33:28 +0000137 if (NoABICalls && TM.isPositionIndependent())
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000138 report_fatal_error("position-independent code requires '-mabicalls'");
139
Simon Dardisca74dd72017-01-27 11:36:52 +0000140 if (isABI_N64() && !TM.isPositionIndependent() && !hasSym32())
141 NoABICalls = true;
142
Akira Hatanakaad495022012-08-22 03:18:13 +0000143 // Set UseSmallSection.
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000144 UseSmallSection = GPOpt;
145 if (!NoABICalls && GPOpt) {
146 errs() << "warning: cannot use small-data accesses for '-mabicalls'"
147 << "\n";
148 UseSmallSection = false;
149 }
Petar Jovanovic29aced12018-01-22 16:43:30 +0000150
151 if (hasDSPR2() && !DspWarningPrinted) {
152 if (hasMips64() && !hasMips64r2()) {
153 errs() << "warning: the 'dspr2' ASE requires MIPS64 revision 2 or "
154 << "greater\n";
155 DspWarningPrinted = true;
156 } else if (hasMips32() && !hasMips32r2()) {
157 errs() << "warning: the 'dspr2' ASE requires MIPS32 revision 2 or "
158 << "greater\n";
159 DspWarningPrinted = true;
160 }
161 } else if (hasDSP() && !DspWarningPrinted) {
162 if (hasMips64() && !hasMips64r2()) {
163 errs() << "warning: the 'dsp' ASE requires MIPS64 revision 2 or "
164 << "greater\n";
165 DspWarningPrinted = true;
166 } else if (hasMips32() && !hasMips32r2()) {
167 errs() << "warning: the 'dsp' ASE requires MIPS32 revision 2 or "
168 << "greater\n";
169 DspWarningPrinted = true;
170 }
171 }
172
173 if (hasMSA() && !MSAWarningPrinted) {
174 if (hasMips64() && !hasMips64r5()) {
175 errs() << "warning: the 'msa' ASE requires MIPS64 revision 5 or "
176 << "greater\n";
177 MSAWarningPrinted = true;
178 } else if (hasMips32() && !hasMips32r5()) {
179 errs() << "warning: the 'msa' ASE requires MIPS32 revision 5 or "
180 << "greater\n";
181 MSAWarningPrinted = true;
182 }
183 }
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000184
185 CallLoweringInfo.reset(new MipsCallLowering(*getTargetLowering()));
186 Legalizer.reset(new MipsLegalizerInfo(*this));
187
188 auto *RBI = new MipsRegisterBankInfo(*getRegisterInfo());
189 RegBankInfo.reset(RBI);
190 InstSelector.reset(createMipsInstructionSelector(
191 *static_cast<const MipsTargetMachine *>(&TM), *this, *RBI));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000192}
Akira Hatanaka047473e2012-03-28 00:24:17 +0000193
Rafael Espindolab30e66b2016-06-28 14:33:28 +0000194bool MipsSubtarget::isPositionIndependent() const {
195 return TM.isPositionIndependent();
196}
197
Sanjay Patela2f658d2014-07-15 22:39:58 +0000198/// This overrides the PostRAScheduler bit in the SchedModel for any CPU.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000199bool MipsSubtarget::enablePostRAScheduler() const { return true; }
Sanjay Patela2f658d2014-07-15 22:39:58 +0000200
201void MipsSubtarget::getCriticalPathRCs(RegClassVector &CriticalPathRCs) const {
Akira Hatanaka047473e2012-03-28 00:24:17 +0000202 CriticalPathRCs.clear();
John Baldwin3a1a9512017-08-11 18:35:19 +0000203 CriticalPathRCs.push_back(isGP64bit() ? &Mips::GPR64RegClass
204 : &Mips::GPR32RegClass);
Sanjay Patela2f658d2014-07-15 22:39:58 +0000205}
206
207CodeGenOpt::Level MipsSubtarget::getOptLevelToEnablePostRAScheduler() const {
208 return CodeGenOpt::Aggressive;
Akira Hatanaka047473e2012-03-28 00:24:17 +0000209}
Reed Kotler1595f362013-04-09 19:46:01 +0000210
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000211MipsSubtarget &
212MipsSubtarget::initializeSubtargetDependencies(StringRef CPU, StringRef FS,
Eric Christopher90724282015-01-08 18:18:57 +0000213 const TargetMachine &TM) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000214 std::string CPUName = MIPS_MC::selectMipsCPU(TM.getTargetTriple(), CPU);
Eric Christopherbbe6ff52015-02-18 00:55:06 +0000215
Eric Christopher5b336a22014-07-02 01:14:43 +0000216 // Parse features string.
217 ParseSubtargetFeatures(CPUName, FS);
218 // Initialize scheduling itinerary for the specified CPU.
219 InstrItins = getInstrItineraryForCPU(CPUName);
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000220
Toma Tabacu506cfd02015-05-07 10:29:52 +0000221 if (InMips16Mode && !IsSoftFloat)
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000222 InMips16HardFloat = true;
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000223
John Baldwin1255b162017-08-14 21:49:38 +0000224 if (StackAlignOverride)
225 stackAlignment = StackAlignOverride;
226 else if (isABI_N32() || isABI_N64())
227 stackAlignment = 16;
228 else {
229 assert(isABI_O32() && "Unknown ABI for stack alignment!");
230 stackAlignment = 8;
231 }
232
Eric Christopher5b336a22014-07-02 01:14:43 +0000233 return *this;
234}
235
Reed Kotler91ae9822013-10-27 21:57:36 +0000236bool MipsSubtarget::useConstantIslands() {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000237 LLVM_DEBUG(dbgs() << "use constant islands " << Mips16ConstantIslands
238 << "\n");
Reed Kotler91ae9822013-10-27 21:57:36 +0000239 return Mips16ConstantIslands;
240}
Eric Christopherf74faf42014-07-18 22:34:20 +0000241
242Reloc::Model MipsSubtarget::getRelocationModel() const {
Eric Christopher90724282015-01-08 18:18:57 +0000243 return TM.getRelocationModel();
Eric Christopherf74faf42014-07-18 22:34:20 +0000244}
Eric Christophera5762812015-01-26 17:33:46 +0000245
Eric Christophera5762812015-01-26 17:33:46 +0000246bool MipsSubtarget::isABI_N64() const { return getABI().IsN64(); }
247bool MipsSubtarget::isABI_N32() const { return getABI().IsN32(); }
248bool MipsSubtarget::isABI_O32() const { return getABI().IsO32(); }
249const MipsABIInfo &MipsSubtarget::getABI() const { return TM.getABI(); }
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000250
251const CallLowering *MipsSubtarget::getCallLowering() const {
252 return CallLoweringInfo.get();
253}
254
255const LegalizerInfo *MipsSubtarget::getLegalizerInfo() const {
256 return Legalizer.get();
257}
258
259const RegisterBankInfo *MipsSubtarget::getRegBankInfo() const {
260 return RegBankInfo.get();
261}
262
263const InstructionSelector *MipsSubtarget::getInstructionSelector() const {
264 return InstSelector.get();
265}