blob: ab8c03a1c502ac80aa686802803f4e1e9624e4b0 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsSubtarget.cpp - Mips Subtarget Information --------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the Mips specific subclass of TargetSubtargetInfo.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Reed Kotler1595f362013-04-09 19:46:01 +000014#include "MipsMachineFunction.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015#include "Mips.h"
Akira Hatanaka047473e2012-03-28 00:24:17 +000016#include "MipsRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000017#include "MipsSubtarget.h"
18#include "MipsTargetMachine.h"
Reed Kotler1595f362013-04-09 19:46:01 +000019#include "llvm/IR/Attributes.h"
20#include "llvm/IR/Function.h"
21#include "llvm/Support/CommandLine.h"
22#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000023#include "llvm/Support/TargetRegistry.h"
Reed Kotler1595f362013-04-09 19:46:01 +000024#include "llvm/Support/raw_ostream.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000025
Chandler Carruthd174b722014-04-22 02:03:14 +000026using namespace llvm;
27
Chandler Carruth84e68b22014-04-22 02:41:26 +000028#define DEBUG_TYPE "mips-subtarget"
29
Evan Cheng54b68e32011-07-01 20:45:01 +000030#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000031#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000032#include "MipsGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000033
Reed Kotler1595f362013-04-09 19:46:01 +000034// FIXME: Maybe this should be on by default when Mips16 is specified
35//
36static cl::opt<bool> Mixed16_32(
37 "mips-mixed-16-32",
38 cl::init(false),
39 cl::desc("Allow for a mixture of Mips16 "
40 "and Mips32 code in a single source file"),
41 cl::Hidden);
42
Reed Kotlerfe94cc32013-04-10 16:58:04 +000043static cl::opt<bool> Mips_Os16(
44 "mips-os16",
45 cl::init(false),
46 cl::desc("Compile all functions that don' use "
47 "floating point as Mips 16"),
48 cl::Hidden);
49
Reed Kotler783c7942013-05-10 22:25:39 +000050static cl::opt<bool>
51Mips16HardFloat("mips16-hard-float", cl::NotHidden,
52 cl::desc("MIPS: mips16 hard float enable."),
53 cl::init(false));
54
Reed Kotler91ae9822013-10-27 21:57:36 +000055static cl::opt<bool>
56Mips16ConstantIslands(
Reed Kotler0d409e22013-11-28 00:56:37 +000057 "mips16-constant-islands", cl::NotHidden,
58 cl::desc("MIPS: mips16 constant islands enable."),
59 cl::init(true));
Reed Kotler91ae9822013-10-27 21:57:36 +000060
Sasa Stankovicb38db1e2014-11-06 13:20:12 +000061static cl::opt<bool>
62GPOpt("mgpopt", cl::Hidden,
63 cl::desc("MIPS: Enable gp-relative addressing of small data items"));
64
Daniel Sanderse70897f2014-02-20 13:13:33 +000065/// Select the Mips CPU for the given triple and cpu name.
66/// FIXME: Merge with the copy in MipsMCTargetDesc.cpp
Eric Christopher5b336a22014-07-02 01:14:43 +000067static StringRef selectMipsCPU(Triple TT, StringRef CPU) {
Daniel Sanders737285e2014-02-26 10:20:15 +000068 if (CPU.empty() || CPU == "generic") {
Eric Christopher5b336a22014-07-02 01:14:43 +000069 if (TT.getArch() == Triple::mips || TT.getArch() == Triple::mipsel)
Daniel Sanderse70897f2014-02-20 13:13:33 +000070 CPU = "mips32";
71 else
72 CPU = "mips64";
73 }
74 return CPU;
75}
76
David Blaikiea379b1812011-12-20 02:50:00 +000077void MipsSubtarget::anchor() { }
78
Eric Christopher5f9fd212014-07-02 21:29:23 +000079static std::string computeDataLayout(const MipsSubtarget &ST) {
80 std::string Ret = "";
81
82 // There are both little and big endian mips.
83 if (ST.isLittle())
84 Ret += "e";
85 else
86 Ret += "E";
87
88 Ret += "-m:m";
89
90 // Pointers are 32 bit on some ABIs.
91 if (!ST.isABI_N64())
92 Ret += "-p:32:32";
93
94 // 8 and 16 bit integers only need no have natural alignment, but try to
95 // align them to 32 bits. 64 bit integers have natural alignment.
96 Ret += "-i8:8:32-i16:16:32-i64:64";
97
98 // 32 bit registers are always available and the stack is at least 64 bit
99 // aligned. On N64 64 bit registers are also available and the stack is
100 // 128 bit aligned.
101 if (ST.isABI_N64() || ST.isABI_N32())
102 Ret += "-n32:64-S128";
103 else
104 Ret += "-n32-S64";
105
106 return Ret;
107}
108
Evan Chengfe6e4052011-06-30 01:53:36 +0000109MipsSubtarget::MipsSubtarget(const std::string &TT, const std::string &CPU,
Akira Hatanakaad495022012-08-22 03:18:13 +0000110 const std::string &FS, bool little,
Eric Christopherb1526602014-09-19 23:30:42 +0000111 const MipsTargetMachine *_TM)
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000112 : MipsGenSubtargetInfo(TT, CPU, FS), MipsArchVersion(Mips32),
Daniel Sanderse2e25da2014-10-24 16:15:27 +0000113 ABI(MipsABIInfo::Unknown()), IsLittle(little), IsSingleFloat(false),
Daniel Sandersfeb61302014-08-08 15:47:17 +0000114 IsFPXX(false), NoABICalls(false), IsFP64bit(false), UseOddSPReg(true),
Daniel Sanders35837ac2014-08-08 10:01:29 +0000115 IsNaN2008bit(false), IsGP64bit(false), HasVFPU(false), HasCnMips(false),
116 IsLinux(true), HasMips3_32(false), HasMips3_32r2(false),
117 HasMips4_32(false), HasMips4_32r2(false), HasMips5_32r2(false),
118 InMips16Mode(false), InMips16HardFloat(Mips16HardFloat),
119 InMicroMipsMode(false), HasDSP(false), HasDSPR2(false),
120 AllowMixed16_32(Mixed16_32 | Mips_Os16), Os16(Mips_Os16),
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000121 HasMSA(false), TM(_TM), TargetTriple(TT),
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000122 DL(computeDataLayout(initializeSubtargetDependencies(CPU, FS, TM))),
Eric Christopher79cc1e32014-09-02 22:28:02 +0000123 TSInfo(DL), InstrInfo(MipsInstrInfo::create(*this)),
Eric Christophere54f10e2014-07-18 23:33:47 +0000124 FrameLowering(MipsFrameLowering::create(*this)),
Eric Christopher8924d272014-07-18 23:25:04 +0000125 TLInfo(MipsTargetLowering::create(*TM, *this)) {
Simon Atanasyan1093afe22013-11-19 12:20:17 +0000126
Reed Kotler1595f362013-04-09 19:46:01 +0000127 PreviousInMips16Mode = InMips16Mode;
128
Daniel Sandersd2409532014-05-07 16:25:22 +0000129 // Don't even attempt to generate code for MIPS-I, MIPS-II, MIPS-III, and
130 // MIPS-V. They have not been tested and currently exist for the integrated
131 // assembler only.
132 if (MipsArchVersion == Mips1)
133 report_fatal_error("Code generation for MIPS-I is not implemented", false);
134 if (MipsArchVersion == Mips2)
135 report_fatal_error("Code generation for MIPS-II is not implemented", false);
136 if (MipsArchVersion == Mips3)
137 report_fatal_error("Code generation for MIPS-III is not implemented",
138 false);
139 if (MipsArchVersion == Mips5)
140 report_fatal_error("Code generation for MIPS-V is not implemented", false);
141
Daniel Sanders5a1449d2014-02-20 14:58:19 +0000142 // Assert exactly one ABI was chosen.
Daniel Sanderse2e25da2014-10-24 16:15:27 +0000143 assert(ABI.IsKnown());
Daniel Sanders5a1449d2014-02-20 14:58:19 +0000144 assert((((getFeatureBits() & Mips::FeatureO32) != 0) +
145 ((getFeatureBits() & Mips::FeatureEABI) != 0) +
146 ((getFeatureBits() & Mips::FeatureN32) != 0) +
147 ((getFeatureBits() & Mips::FeatureN64) != 0)) == 1);
Akira Hatanaka6de4d122011-09-21 02:45:29 +0000148
149 // Check if Architecture and ABI are compatible.
Daniel Sanders5e94e682014-03-27 16:42:17 +0000150 assert(((!isGP64bit() && (isABI_O32() || isABI_EABI())) ||
151 (isGP64bit() && (isABI_N32() || isABI_N64()))) &&
Akira Hatanaka6de4d122011-09-21 02:45:29 +0000152 "Invalid Arch & ABI pair.");
153
Daniel Sanders1b1e25b2013-09-27 10:08:31 +0000154 if (hasMSA() && !isFP64bit())
155 report_fatal_error("MSA requires a 64-bit FPU register file (FR=1 mode). "
156 "See -mattr=+fp64.",
157 false);
158
Daniel Sanders7e527422014-07-10 13:38:23 +0000159 if (!isABI_O32() && !useOddSPReg())
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000160 report_fatal_error("-mattr=+nooddspreg requires the O32 ABI.", false);
Daniel Sanders7e527422014-07-10 13:38:23 +0000161
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000162 if (IsFPXX && (isABI_N32() || isABI_N64()))
163 report_fatal_error("FPXX is not permitted for the N32/N64 ABI's.", false);
164
Daniel Sandersb7f1c6f2014-05-09 09:46:21 +0000165 if (hasMips32r6()) {
166 StringRef ISA = hasMips64r6() ? "MIPS64r6" : "MIPS32r6";
167
168 assert(isFP64bit());
169 assert(isNaN2008());
170 if (hasDSP())
171 report_fatal_error(ISA + " is not compatible with the DSP ASE", false);
172 }
173
Bruno Cardoso Lopes80ab8f92008-07-14 14:42:54 +0000174 // Is the target system Linux ?
175 if (TT.find("linux") == std::string::npos)
176 IsLinux = false;
Akira Hatanakaad495022012-08-22 03:18:13 +0000177
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000178 if (NoABICalls && TM->getRelocationModel() == Reloc::PIC_)
179 report_fatal_error("position-independent code requires '-mabicalls'");
180
Akira Hatanakaad495022012-08-22 03:18:13 +0000181 // Set UseSmallSection.
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000182 UseSmallSection = GPOpt;
183 if (!NoABICalls && GPOpt) {
184 errs() << "warning: cannot use small-data accesses for '-mabicalls'"
185 << "\n";
186 UseSmallSection = false;
187 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000188}
Akira Hatanaka047473e2012-03-28 00:24:17 +0000189
Sanjay Patela2f658d2014-07-15 22:39:58 +0000190/// This overrides the PostRAScheduler bit in the SchedModel for any CPU.
191bool MipsSubtarget::enablePostMachineScheduler() const { return true; }
192
193void MipsSubtarget::getCriticalPathRCs(RegClassVector &CriticalPathRCs) const {
Akira Hatanaka047473e2012-03-28 00:24:17 +0000194 CriticalPathRCs.clear();
Sanjay Patela2f658d2014-07-15 22:39:58 +0000195 CriticalPathRCs.push_back(isGP64bit() ?
196 &Mips::GPR64RegClass : &Mips::GPR32RegClass);
197}
198
199CodeGenOpt::Level MipsSubtarget::getOptLevelToEnablePostRAScheduler() const {
200 return CodeGenOpt::Aggressive;
Akira Hatanaka047473e2012-03-28 00:24:17 +0000201}
Reed Kotler1595f362013-04-09 19:46:01 +0000202
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000203MipsSubtarget &
204MipsSubtarget::initializeSubtargetDependencies(StringRef CPU, StringRef FS,
205 const TargetMachine *TM) {
Eric Christopher5b336a22014-07-02 01:14:43 +0000206 std::string CPUName = selectMipsCPU(TargetTriple, CPU);
207
208 // Parse features string.
209 ParseSubtargetFeatures(CPUName, FS);
210 // Initialize scheduling itinerary for the specified CPU.
211 InstrItins = getInstrItineraryForCPU(CPUName);
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000212
Eric Christopher7394e232014-07-18 00:08:50 +0000213 if (InMips16Mode && !TM->Options.UseSoftFloat)
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000214 InMips16HardFloat = true;
Eric Christopherdaa9dbb2014-07-03 00:10:24 +0000215
Eric Christopher5b336a22014-07-02 01:14:43 +0000216 return *this;
217}
218
Eric Christopher7394e232014-07-18 00:08:50 +0000219bool MipsSubtarget::abiUsesSoftFloat() const {
Reed Kotlerc03807a2013-08-30 19:40:56 +0000220 return TM->Options.UseSoftFloat && !InMips16HardFloat;
221}
Reed Kotler91ae9822013-10-27 21:57:36 +0000222
223bool MipsSubtarget::useConstantIslands() {
224 DEBUG(dbgs() << "use constant islands " << Mips16ConstantIslands << "\n");
225 return Mips16ConstantIslands;
226}
Eric Christopherf74faf42014-07-18 22:34:20 +0000227
228Reloc::Model MipsSubtarget::getRelocationModel() const {
229 return TM->getRelocationModel();
230}