blob: 1925f3f9a8c506f7c979662264f19ea72a25016d [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000019#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000020#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000021#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/PassManager.h"
Andrew Trickde401d32012-02-04 02:56:48 +000023#include "llvm/Support/CommandLine.h"
24#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000025#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Target/TargetLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Target/TargetSubtargetInfo.h"
28#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000029#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000030
Chris Lattner27dd6422003-12-28 07:59:53 +000031using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000032
Andrew Trickde401d32012-02-04 02:56:48 +000033static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
34 cl::desc("Disable Post Regalloc"));
35static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
36 cl::desc("Disable branch folding"));
37static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
38 cl::desc("Disable tail duplication"));
39static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
40 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000041static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000042 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000043static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
44 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000045static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
46 cl::desc("Disable Stack Slot Coloring"));
47static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
48 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000049static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
50 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000051static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
52 cl::desc("Disable Machine LICM"));
53static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
54 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trickd3f8fe82012-02-10 04:10:36 +000055static cl::opt<cl::boolOrDefault>
56OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
57 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickee874db2012-02-11 07:11:32 +000058static cl::opt<cl::boolOrDefault>
Andrew Trick7daf6a42014-01-13 20:08:27 +000059EnableMachineSched("enable-misched",
Andrew Trickd3f8fe82012-02-10 04:10:36 +000060 cl::desc("Enable the machine instruction scheduling pass."));
Andrew Trickde401d32012-02-04 02:56:48 +000061static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
62 cl::Hidden,
63 cl::desc("Disable Machine LICM"));
64static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
65 cl::desc("Disable Machine Sinking"));
66static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
67 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000068static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
69 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000070static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
71 cl::desc("Disable Codegen Prepare"));
72static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000073 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000074static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
75 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Andrew Trickde401d32012-02-04 02:56:48 +000076static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
77 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
78static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
79 cl::desc("Print LLVM IR input to isel pass"));
80static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
81 cl::desc("Dump garbage collector data"));
82static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
83 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000084 cl::init(false),
85 cl::ZeroOrMore);
86
Bob Wilson33e51882012-05-30 00:17:12 +000087static cl::opt<std::string>
88PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
89 cl::desc("Print machine instrs"),
90 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000091
Andrew Trick17080b92013-12-28 21:56:51 +000092// Temporary option to allow experimenting with MachineScheduler as a post-RA
93// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000094// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
95// wouldn't be part of the standard pass pipeline, and the target would just add
96// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +000097static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
98 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
99
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000100// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000101static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
102 cl::desc("Run live interval analysis earlier in the pipeline"));
103
Hal Finkel445dda52014-09-02 22:12:54 +0000104static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
105 cl::init(false), cl::Hidden,
106 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
107
Andrew Tricke9a951c2012-02-15 03:21:51 +0000108/// Allow standard passes to be disabled by command line options. This supports
109/// simple binary flags that either suppress the pass or do nothing.
110/// i.e. -disable-mypass=false has no effect.
111/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000112static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
113 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000114 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000115 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000116 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000117}
118
119/// Allow Pass selection to be overriden by command line options. This supports
120/// flags with ternary conditions. TargetID is passed through by default. The
121/// pass is suppressed when the option is false. When the option is true, the
122/// StandardID is selected if the target provides no default.
Andrew Tricke2203232013-04-10 01:06:56 +0000123static IdentifyingPassPtr applyOverride(IdentifyingPassPtr TargetID,
124 cl::boolOrDefault Override,
125 AnalysisID StandardID) {
Andrew Trickee874db2012-02-11 07:11:32 +0000126 switch (Override) {
127 case cl::BOU_UNSET:
Andrew Tricke9a951c2012-02-15 03:21:51 +0000128 return TargetID;
Andrew Trickee874db2012-02-11 07:11:32 +0000129 case cl::BOU_TRUE:
Andrew Tricke2203232013-04-10 01:06:56 +0000130 if (TargetID.isValid())
Andrew Tricke9a951c2012-02-15 03:21:51 +0000131 return TargetID;
Craig Topperc0196b12014-04-14 00:51:57 +0000132 if (StandardID == nullptr)
Andrew Trickee874db2012-02-11 07:11:32 +0000133 report_fatal_error("Target cannot enable pass");
Andrew Tricke9a951c2012-02-15 03:21:51 +0000134 return StandardID;
Andrew Trickee874db2012-02-11 07:11:32 +0000135 case cl::BOU_FALSE:
Andrew Tricke2203232013-04-10 01:06:56 +0000136 return IdentifyingPassPtr();
Andrew Trickee874db2012-02-11 07:11:32 +0000137 }
138 llvm_unreachable("Invalid command line option state");
139}
140
Andrew Tricke9a951c2012-02-15 03:21:51 +0000141/// Allow standard passes to be disabled by the command line, regardless of who
142/// is adding the pass.
143///
144/// StandardID is the pass identified in the standard pass pipeline and provided
145/// to addPass(). It may be a target-specific ID in the case that the target
146/// directly adds its own pass, but in that case we harmlessly fall through.
147///
148/// TargetID is the pass that the target has configured to override StandardID.
149///
150/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
151/// pass to run. This allows multiple options to control a single pass depending
152/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000153static IdentifyingPassPtr overridePass(AnalysisID StandardID,
154 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000155 if (StandardID == &PostRASchedulerID)
156 return applyDisable(TargetID, DisablePostRA);
157
158 if (StandardID == &BranchFolderPassID)
159 return applyDisable(TargetID, DisableBranchFold);
160
161 if (StandardID == &TailDuplicateID)
162 return applyDisable(TargetID, DisableTailDuplicate);
163
164 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
165 return applyDisable(TargetID, DisableEarlyTailDup);
166
167 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000168 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000169
170 if (StandardID == &StackSlotColoringID)
171 return applyDisable(TargetID, DisableSSC);
172
173 if (StandardID == &DeadMachineInstructionElimID)
174 return applyDisable(TargetID, DisableMachineDCE);
175
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000176 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000177 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000178
Andrew Tricke9a951c2012-02-15 03:21:51 +0000179 if (StandardID == &MachineLICMID)
180 return applyDisable(TargetID, DisableMachineLICM);
181
182 if (StandardID == &MachineCSEID)
183 return applyDisable(TargetID, DisableMachineCSE);
184
185 if (StandardID == &MachineSchedulerID)
186 return applyOverride(TargetID, EnableMachineSched, StandardID);
187
188 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
189 return applyDisable(TargetID, DisablePostRAMachineLICM);
190
191 if (StandardID == &MachineSinkingID)
192 return applyDisable(TargetID, DisableMachineSink);
193
194 if (StandardID == &MachineCopyPropagationID)
195 return applyDisable(TargetID, DisableCopyProp);
196
197 return TargetID;
198}
199
Jim Laskey29e635d2006-08-02 12:30:23 +0000200//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000201/// TargetPassConfig
202//===---------------------------------------------------------------------===//
203
204INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
205 "Target Pass Configuration", false, false)
206char TargetPassConfig::ID = 0;
207
Andrew Tricke9a951c2012-02-15 03:21:51 +0000208// Pseudo Pass IDs.
209char TargetPassConfig::EarlyTailDuplicateID = 0;
210char TargetPassConfig::PostRAMachineLICMID = 0;
211
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000212namespace llvm {
213class PassConfigImpl {
214public:
215 // List of passes explicitly substituted by this target. Normally this is
216 // empty, but it is a convenient way to suppress or replace specific passes
217 // that are part of a standard pass pipeline without overridding the entire
218 // pipeline. This mechanism allows target options to inherit a standard pass's
219 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000220 // default by substituting a pass ID of zero, and the user may still enable
221 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000222 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000223
224 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
225 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000226 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000227};
228} // namespace llvm
229
Andrew Trickb7551332012-02-04 02:56:45 +0000230// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000231TargetPassConfig::~TargetPassConfig() {
232 delete Impl;
233}
Andrew Trickb7551332012-02-04 02:56:45 +0000234
Andrew Trick58648e42012-02-08 21:22:48 +0000235// Out of line constructor provides default values for pass options and
236// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000237TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Craig Topperc0196b12014-04-14 00:51:57 +0000238 : ImmutablePass(ID), PM(&pm), StartAfter(nullptr), StopAfter(nullptr),
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000239 Started(true), Stopped(false), AddingMachinePasses(false), TM(tm),
240 Impl(nullptr), Initialized(false), DisableVerify(false),
Andrew Trickdd37d522012-02-08 21:22:39 +0000241 EnableTailMerge(true) {
242
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000243 Impl = new PassConfigImpl();
244
Andrew Trickb7551332012-02-04 02:56:45 +0000245 // Register all target independent codegen passes to activate their PassIDs,
246 // including this pass itself.
247 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000248
249 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000250 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
251 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000252
253 // Temporarily disable experimental passes.
Eric Christopher2c635492015-01-27 07:54:39 +0000254 const TargetSubtargetInfo &ST = *TM->getSubtargetImpl();
Andrew Trick71e8bb62013-09-26 05:53:35 +0000255 if (!ST.useMachineScheduler())
Andrew Trick108c88c2012-11-13 08:47:29 +0000256 disablePass(&MachineSchedulerID);
Andrew Trickb7551332012-02-04 02:56:45 +0000257}
258
Bob Wilson33e51882012-05-30 00:17:12 +0000259/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000260void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000261 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000262 assert(((!InsertedPassID.isInstance() &&
263 TargetPassID != InsertedPassID.getID()) ||
264 (InsertedPassID.isInstance() &&
265 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000266 "Insert a pass after itself!");
267 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000268 Impl->InsertedPasses.push_back(P);
269}
270
Andrew Trickb7551332012-02-04 02:56:45 +0000271/// createPassConfig - Create a pass configuration object to be used by
272/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
273///
274/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000275TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
276 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000277}
278
279TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000280 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000281 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
282}
283
Andrew Trickdd37d522012-02-08 21:22:39 +0000284// Helper to verify the analysis is really immutable.
285void TargetPassConfig::setOpt(bool &Opt, bool Val) {
286 assert(!Initialized && "PassConfig is immutable");
287 Opt = Val;
288}
289
Bob Wilsonb9b69362012-07-02 19:48:37 +0000290void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000291 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000292 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000293}
Andrew Trickee874db2012-02-11 07:11:32 +0000294
Andrew Tricke2203232013-04-10 01:06:56 +0000295IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
296 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000297 I = Impl->TargetPasses.find(ID);
298 if (I == Impl->TargetPasses.end())
299 return ID;
300 return I->second;
301}
302
Bob Wilsoncac3b902012-07-02 19:48:45 +0000303/// Add a pass to the PassManager if that pass is supposed to be run. If the
304/// Started/Stopped flags indicate either that the compilation should start at
305/// a later pass or that it should stop after an earlier pass, then do not add
306/// the pass. Finally, compare the current pass against the StartAfter
307/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000308void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000309 assert(!Initialized && "PassConfig is immutable");
310
Chandler Carruth34263a02012-07-02 22:56:41 +0000311 // Cache the Pass ID here in case the pass manager finds this pass is
312 // redundant with ones already scheduled / available, and deletes it.
313 // Fundamentally, once we add the pass to the manager, we no longer own it
314 // and shouldn't reference it.
315 AnalysisID PassID = P->getPassID();
316
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000317 if (Started && !Stopped) {
318 std::string Banner;
319 // Construct banner message before PM->add() as that may delete the pass.
320 if (AddingMachinePasses && (printAfter || verifyAfter))
321 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000322 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000323 if (AddingMachinePasses) {
324 if (printAfter)
325 addPrintPass(Banner);
326 if (verifyAfter)
327 addVerifyPass(Banner);
328 }
329 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000330 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000331 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000332 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000333 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000334 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000335 Started = true;
336 if (Stopped && !Started)
337 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000338}
339
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000340/// Add a CodeGen pass at this point in the pipeline after checking for target
341/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000342///
343/// addPass cannot return a pointer to the pass instance because is internal the
344/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000345AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
346 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000347 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
348 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
349 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000350 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000351
Andrew Tricke2203232013-04-10 01:06:56 +0000352 Pass *P;
353 if (FinalPtr.isInstance())
354 P = FinalPtr.getInstance();
355 else {
356 P = Pass::createPass(FinalPtr.getID());
357 if (!P)
358 llvm_unreachable("Pass ID not registered");
359 }
360 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000361 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000362
Bob Wilson33e51882012-05-30 00:17:12 +0000363 // Add the passes after the pass P if there is any.
Craig Toppere1c1d362013-07-03 05:11:49 +0000364 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
Bob Wilson33e51882012-05-30 00:17:12 +0000365 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
366 I != E; ++I) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000367 if ((*I).first == PassID) {
Andrew Tricke2203232013-04-10 01:06:56 +0000368 assert((*I).second.isValid() && "Illegal Pass ID!");
369 Pass *NP;
370 if ((*I).second.isInstance())
371 NP = (*I).second.getInstance();
372 else {
373 NP = Pass::createPass((*I).second.getID());
374 assert(NP && "Pass ID not registered");
375 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000376 addPass(NP, false, false);
Bob Wilson33e51882012-05-30 00:17:12 +0000377 }
378 }
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000379 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000380}
Andrew Trickde401d32012-02-04 02:56:48 +0000381
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000382void TargetPassConfig::printAndVerify(const std::string &Banner) {
383 addPrintPass(Banner);
384 addVerifyPass(Banner);
385}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000386
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000387void TargetPassConfig::addPrintPass(const std::string &Banner) {
388 if (TM->shouldPrintMachineCode())
389 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
390}
391
392void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000393 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000394 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000395}
396
Andrew Trickf8ea1082012-02-04 02:56:59 +0000397/// Add common target configurable passes that perform LLVM IR to IR transforms
398/// following machine independent optimization.
399void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000400 // Basic AliasAnalysis support.
401 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
402 // BasicAliasAnalysis wins if they disagree. This is intended to help
403 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000404 if (UseCFLAA)
405 addPass(createCFLAliasAnalysisPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000406 addPass(createTypeBasedAliasAnalysisPass());
Hal Finkel94146652014-07-24 14:25:39 +0000407 addPass(createScopedNoAliasAAPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000408 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000409
410 // Before running any passes, run the verifier to determine if the input
411 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000412 if (!DisableVerify) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000413 addPass(createVerifierPass());
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000414 addPass(createDebugInfoVerifierPass());
415 }
Andrew Trickde401d32012-02-04 02:56:48 +0000416
417 // Run loop strength reduction before anything else.
418 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000419 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000420 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000421 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000422 }
423
Philip Reames23cf2e22015-01-28 19:28:03 +0000424 // Run GC lowering passes for builtin collectors
425 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000426 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000427 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000428
429 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000430 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000431
432 // Prepare expensive constants for SelectionDAG.
433 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
434 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000435
436 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
437 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000438}
439
440/// Turn exception handling constructs into something the code generators can
441/// handle.
442void TargetPassConfig::addPassesToHandleExceptions() {
443 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
444 case ExceptionHandling::SjLj:
445 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
446 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
447 // catch info can get misplaced when a selector ends up more than one block
448 // removed from the parent invoke(s). This could happen when a landing
449 // pad is shared by multiple invokes and is also a target of a normal
450 // edge from elsewhere.
Bill Wendlingafc10362013-06-19 20:51:24 +0000451 addPass(createSjLjEHPreparePass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000452 // FALLTHROUGH
453 case ExceptionHandling::DwarfCFI:
454 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000455 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000456 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000457 case ExceptionHandling::WinEH:
458 addPass(createWinEHPass(TM));
459 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000460 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000461 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000462
463 // The lower invoke pass may create unreachable code. Remove it.
464 addPass(createUnreachableBlockEliminationPass());
465 break;
466 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000467}
Andrew Trickde401d32012-02-04 02:56:48 +0000468
Bill Wendlingc786b312012-11-30 22:08:55 +0000469/// Add pass to prepare the LLVM IR for code generation. This should be done
470/// before exception handling preparation passes.
471void TargetPassConfig::addCodeGenPrepare() {
472 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000473 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000474 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000475}
476
Andrew Trickf8ea1082012-02-04 02:56:59 +0000477/// Add common passes that perform LLVM IR to IR transforms in preparation for
478/// instruction selection.
479void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000480 addPreISel();
481
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000482 // Need to verify DebugInfo *before* creating the stack protector analysis.
483 // It's a function pass, and verifying between it and its users causes a
484 // crash.
485 if (!DisableVerify)
486 addPass(createDebugInfoVerifierPass());
487
Josh Magee22b8ba22013-12-19 03:17:11 +0000488 addPass(createStackProtectorPass(TM));
489
Andrew Trickde401d32012-02-04 02:56:48 +0000490 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000491 addPass(createPrintFunctionPass(
492 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000493
494 // All passes which modify the LLVM IR are now complete; run the verifier
495 // to ensure that the IR is valid.
496 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000497 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000498}
Andrew Trickde401d32012-02-04 02:56:48 +0000499
Andrew Trickf5426752012-02-09 00:40:55 +0000500/// Add the complete set of target-independent postISel code generator passes.
501///
502/// This can be read as the standard order of major LLVM CodeGen stages. Stages
503/// with nontrivial configuration or multiple passes are broken out below in
504/// add%Stage routines.
505///
506/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
507/// addPre/Post methods with empty header implementations allow injecting
508/// target-specific fixups just before or after major stages. Additionally,
509/// targets have the flexibility to change pass order within a stage by
510/// overriding default implementation of add%Stage routines below. Each
511/// technique has maintainability tradeoffs because alternate pass orders are
512/// not well supported. addPre/Post works better if the target pass is easily
513/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000514/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000515///
516/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
517/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000518void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000519 AddingMachinePasses = true;
520
Bob Wilson33e51882012-05-30 00:17:12 +0000521 // Insert a machine instr printer pass after the specified pass.
522 // If -print-machineinstrs specified, print machineinstrs after all passes.
523 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
524 TM->Options.PrintMachineCode = true;
525 else if (!StringRef(PrintMachineInstrs.getValue())
526 .equals("option-unspecified")) {
527 const PassRegistry *PR = PassRegistry::getPassRegistry();
528 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000529 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000530 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000531 const char *TID = (const char *)(TPI->getTypeInfo());
532 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000533 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000534 }
535
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000536 // Print the instruction selected machine code...
537 printAndVerify("After Instruction Selection");
538
Andrew Trickde401d32012-02-04 02:56:48 +0000539 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000540 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000541
Andrew Trickf5426752012-02-09 00:40:55 +0000542 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000543 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000544 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000545 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000546 // If the target requests it, assign local variables to stack slots relative
547 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000548 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000549 }
550
551 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000552 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000553
Andrew Trickf5426752012-02-09 00:40:55 +0000554 // Run register allocation and passes that are tightly coupled with it,
555 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000556 if (getOptimizeRegAlloc())
557 addOptimizedRegAlloc(createRegAllocPass(true));
558 else
559 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000560
561 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000562 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000563
564 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilsonb9b69362012-07-02 19:48:37 +0000565 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000566
Andrew Trickf5426752012-02-09 00:40:55 +0000567 /// Add passes that optimize machine instructions after register allocation.
568 if (getOptLevel() != CodeGenOpt::None)
569 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000570
571 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000572 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000573
574 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000575 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000576
577 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000578 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000579 if (MISchedPostRA)
580 addPass(&PostMachineSchedulerID);
581 else
582 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000583 }
584
Andrew Trickf5426752012-02-09 00:40:55 +0000585 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000586 if (addGCPasses()) {
587 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000588 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000589 }
Andrew Trickde401d32012-02-04 02:56:48 +0000590
Andrew Trickf5426752012-02-09 00:40:55 +0000591 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000592 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000593 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000594
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000595 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000596
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000597 addPass(&StackMapLivenessID, false);
598
599 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000600}
601
Andrew Trickf5426752012-02-09 00:40:55 +0000602/// Add passes that optimize machine instructions in SSA form.
603void TargetPassConfig::addMachineSSAOptimization() {
604 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000605 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000606
607 // Optimize PHIs before DCE: removing dead PHI cycles may make more
608 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000609 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000610
Nadav Rotem7c277da2012-09-06 09:17:37 +0000611 // This pass merges large allocas. StackSlotColoring is a different pass
612 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000613 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000614
Andrew Trickf5426752012-02-09 00:40:55 +0000615 // If the target requests it, assign local variables to stack slots relative
616 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000617 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000618
619 // With optimization, dead code should already be eliminated. However
620 // there is one known exception: lowered code for arguments that are only
621 // used by tail calls, where the tail calls reuse the incoming stack
622 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000623 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000624
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000625 // Allow targets to insert passes that improve instruction level parallelism,
626 // like if-conversion. Such passes will typically need dominator trees and
627 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000628 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000629
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000630 addPass(&MachineLICMID, false);
631 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000632 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000633
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000634 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000635 // Clean-up the dead code that may have been generated by peephole
636 // rewriting.
637 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000638}
639
Andrew Trickb7551332012-02-04 02:56:45 +0000640//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000641/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000642//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000643
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000644bool TargetPassConfig::getOptimizeRegAlloc() const {
645 switch (OptimizeRegAlloc) {
646 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
647 case cl::BOU_TRUE: return true;
648 case cl::BOU_FALSE: return false;
649 }
650 llvm_unreachable("Invalid optimize-regalloc state");
651}
652
Andrew Trickf5426752012-02-09 00:40:55 +0000653/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000654MachinePassRegistry RegisterRegAlloc::Registry;
655
Andrew Trickf5426752012-02-09 00:40:55 +0000656/// A dummy default pass factory indicates whether the register allocator is
657/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000658static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000659static RegisterRegAlloc
660defaultRegAlloc("default",
661 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000662 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000663
Andrew Trickf5426752012-02-09 00:40:55 +0000664/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000665static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
666 RegisterPassParser<RegisterRegAlloc> >
667RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000668 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000669 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000670
Jim Laskey29e635d2006-08-02 12:30:23 +0000671
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000672/// Instantiate the default register allocator pass for this target for either
673/// the optimized or unoptimized allocation path. This will be added to the pass
674/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
675/// in the optimized case.
676///
677/// A target that uses the standard regalloc pass order for fast or optimized
678/// allocation may still override this for per-target regalloc
679/// selection. But -regalloc=... always takes precedence.
680FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
681 if (Optimized)
682 return createGreedyRegisterAllocator();
683 else
684 return createFastRegisterAllocator();
685}
686
687/// Find and instantiate the register allocation pass requested by this target
688/// at the current optimization level. Different register allocators are
689/// defined as separate passes because they may require different analysis.
690///
691/// This helper ensures that the regalloc= option is always available,
692/// even for targets that override the default allocator.
693///
694/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
695/// this can be folded into addPass.
696FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000697 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000698
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000699 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000700 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000701 Ctor = RegAlloc;
702 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000703 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000704 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000705 return Ctor();
706
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000707 // With no -regalloc= override, ask the target for a regalloc pass.
708 return createTargetRegisterAllocator(Optimized);
709}
710
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000711/// Return true if the default global register allocator is in use and
712/// has not be overriden on the command line with '-regalloc=...'
713bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000714 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000715}
716
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000717/// Add the minimum set of target-independent passes that are required for
718/// register allocation. No coalescing or scheduling.
719void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000720 addPass(&PHIEliminationID, false);
721 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000722
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000723 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000724}
Andrew Trickf5426752012-02-09 00:40:55 +0000725
726/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000727/// optimized register allocation, including coalescing, machine instruction
728/// scheduling, and register allocation itself.
729void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000730 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000731
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000732 // LiveVariables currently requires pure SSA form.
733 //
734 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
735 // LiveVariables can be removed completely, and LiveIntervals can be directly
736 // computed. (We still either need to regenerate kill flags after regalloc, or
737 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000738 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000739
Rafael Espindola9770bde2013-10-14 16:39:04 +0000740 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000741 addPass(&MachineLoopInfoID, false);
742 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000743
744 // Eventually, we want to run LiveIntervals before PHI elimination.
745 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000746 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000747
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000748 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000749 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000750
751 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000752 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000753
754 // Add the selected register allocation pass.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000755 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000756
757 // Allow targets to change the register assignments before rewriting.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000758 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000759
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000760 // Finally rewrite virtual registers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000761 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000762
Andrew Trickf5426752012-02-09 00:40:55 +0000763 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000764 //
765 // FIXME: Re-enable coloring with register when it's capable of adding
766 // kill markers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000767 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000768
769 // Run post-ra machine LICM to hoist reloads / remats.
770 //
771 // FIXME: can this move into MachineLateOptimization?
Bob Wilsonb9b69362012-07-02 19:48:37 +0000772 addPass(&PostRAMachineLICMID);
Andrew Trickf5426752012-02-09 00:40:55 +0000773}
774
775//===---------------------------------------------------------------------===//
776/// Post RegAlloc Pass Configuration
777//===---------------------------------------------------------------------===//
778
779/// Add passes that optimize machine instructions after register allocation.
780void TargetPassConfig::addMachineLateOptimization() {
781 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000782 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000783
784 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000785 // Note that duplicating tail just increases code size and degrades
786 // performance for targets that require Structured Control Flow.
787 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000788 if (!TM->requiresStructuredCFG())
789 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000790
791 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000792 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000793}
794
Evan Cheng59421ae2012-12-21 02:57:04 +0000795/// Add standard GC passes.
796bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000797 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000798 return true;
799}
800
Andrew Trickf5426752012-02-09 00:40:55 +0000801/// Add standard basic block placement passes.
802void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000803 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000804 // Run a separate pass to collect block placement statistics.
805 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000806 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000807 }
808}