blob: 28d2610c39030e84f9f1fd50c4ace9acbd28f6e5 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
66 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
67}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000071 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000072 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000073 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000074
Chris Lattner56db8c32010-01-27 23:58:11 +000075 OutStreamer.EmitLabel(CurrentFnSym);
76}
77
James Molloy6685c082012-01-26 09:25:43 +000078void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +000079 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000080 assert(Size && "C++ constructor pointer had zero size!");
81
Bill Wendlingdfb45f42012-02-15 09:14:08 +000082 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000083 assert(GV && "C++ constructor pointer was not a GlobalValue!");
84
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000085 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
86 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000087 (Subtarget->isTargetELF()
88 ? MCSymbolRefExpr::VK_ARM_TARGET1
89 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000090 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000091
James Molloy6685c082012-01-26 09:25:43 +000092 OutStreamer.EmitValue(E, Size);
93}
94
Jim Grosbach080fdf42010-09-30 01:57:53 +000095/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000096/// method to print assembly for each instruction.
97///
98bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +000099 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000100 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000101
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000102 SetupMachineFunction(MF);
103
104 if (Subtarget->isTargetCOFF()) {
105 bool Internal = MF.getFunction()->hasInternalLinkage();
106 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
107 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
108 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
109
110 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
111 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
112 OutStreamer.EmitCOFFSymbolType(Type);
113 OutStreamer.EndCOFFSymbolDef();
114 }
115
116 // Have common code print out the function header with linkage info etc.
117 EmitFunctionHeader();
118
119 // Emit the rest of the function body.
120 EmitFunctionBody();
121
122 // We didn't modify anything.
123 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000124}
125
Evan Chengb23b50d2009-06-29 07:51:04 +0000126void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000127 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000128 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000129 unsigned TF = MO.getTargetFlags();
130
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000131 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000132 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000133 case MachineOperand::MO_Register: {
134 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000135 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000136 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000137 if(ARM::GPRPairRegClass.contains(Reg)) {
138 const MachineFunction &MF = *MI->getParent()->getParent();
139 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
140 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
141 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000142 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000143 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000144 }
Evan Cheng10043e22007-01-19 07:51:42 +0000145 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000146 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000147 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000148 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000149 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000150 O << ":lower16:";
151 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000152 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000153 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000154 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000155 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000156 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000157 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000158 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000159 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000160 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000161 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000162 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
163 (TF & ARMII::MO_LO16))
164 O << ":lower16:";
165 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
166 (TF & ARMII::MO_HI16))
167 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000168 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000169
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000170 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000171 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000172 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000173 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000174 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000175 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000176 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000177 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000178 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000179}
180
Evan Chengb23b50d2009-06-29 07:51:04 +0000181//===--------------------------------------------------------------------===//
182
Chris Lattner68d64aa2010-01-25 19:51:38 +0000183MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000184GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Rafael Espindola58873562014-01-03 19:21:54 +0000185 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000186 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000187 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000188 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000189 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000190}
191
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000192
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000193MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Rafael Espindola58873562014-01-03 19:21:54 +0000194 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000195 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000196 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000197 << getFunctionNumber();
198 return OutContext.GetOrCreateSymbol(Name.str());
199}
200
Evan Chengb23b50d2009-06-29 07:51:04 +0000201bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000202 unsigned AsmVariant, const char *ExtraCode,
203 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000204 // Does this asm operand have a single letter operand modifier?
205 if (ExtraCode && ExtraCode[0]) {
206 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000207
Evan Cheng10043e22007-01-19 07:51:42 +0000208 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000209 default:
210 // See if this is a generic print operand
211 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000212 case 'a': // Print as a memory address.
213 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000214 O << "["
215 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
216 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000217 return false;
218 }
219 // Fallthrough
220 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000221 if (!MI->getOperand(OpNum).isImm())
222 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000223 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000224 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000225 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000226 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000227 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000228 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000229 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000230 if (MI->getOperand(OpNum).isReg()) {
231 unsigned Reg = MI->getOperand(OpNum).getReg();
232 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000233 // Find the 'd' register that has this 's' register as a sub-register,
234 // and determine the lane number.
235 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
236 if (!ARM::DPRRegClass.contains(*SR))
237 continue;
238 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
239 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
240 return false;
241 }
Eric Christopher76178832011-05-24 22:10:34 +0000242 }
Eric Christopher1b724942011-05-24 23:27:13 +0000243 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000244 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000245 if (!MI->getOperand(OpNum).isImm())
246 return true;
247 O << ~(MI->getOperand(OpNum).getImm());
248 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000249 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000250 if (!MI->getOperand(OpNum).isImm())
251 return true;
252 O << (MI->getOperand(OpNum).getImm() & 0xffff);
253 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000254 case 'M': { // A register range suitable for LDM/STM.
255 if (!MI->getOperand(OpNum).isReg())
256 return true;
257 const MachineOperand &MO = MI->getOperand(OpNum);
258 unsigned RegBegin = MO.getReg();
259 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
260 // already got the operands in registers that are operands to the
261 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000262 O << "{";
263 if (ARM::GPRPairRegClass.contains(RegBegin)) {
264 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
265 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000266 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000267 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
268 }
269 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000270
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000271 // FIXME: The register allocator not only may not have given us the
272 // registers in sequence, but may not be in ascending registers. This
273 // will require changes in the register allocator that'll need to be
274 // propagated down here if the operands change.
275 unsigned RegOps = OpNum + 1;
276 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000277 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000278 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
279 RegOps++;
280 }
281
282 O << "}";
283
284 return false;
285 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000286 case 'R': // The most significant register of a pair.
287 case 'Q': { // The least significant register of a pair.
288 if (OpNum == 0)
289 return true;
290 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
291 if (!FlagsOP.isImm())
292 return true;
293 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000294
295 // This operand may not be the one that actually provides the register. If
296 // it's tied to a previous one then we should refer instead to that one
297 // for registers and their classes.
298 unsigned TiedIdx;
299 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
300 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
301 unsigned OpFlags = MI->getOperand(OpNum).getImm();
302 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
303 }
304 Flags = MI->getOperand(OpNum).getImm();
305
306 // Later code expects OpNum to be pointing at the register rather than
307 // the flags.
308 OpNum += 1;
309 }
310
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000311 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000312 unsigned RC;
313 InlineAsm::hasRegClassConstraint(Flags, RC);
314 if (RC == ARM::GPRPairRegClassID) {
315 if (NumVals != 1)
316 return true;
317 const MachineOperand &MO = MI->getOperand(OpNum);
318 if (!MO.isReg())
319 return true;
320 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
321 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
322 ARM::gsub_0 : ARM::gsub_1);
323 O << ARMInstPrinter::getRegisterName(Reg);
324 return false;
325 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000326 if (NumVals != 2)
327 return true;
328 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
329 if (RegOp >= MI->getNumOperands())
330 return true;
331 const MachineOperand &MO = MI->getOperand(RegOp);
332 if (!MO.isReg())
333 return true;
334 unsigned Reg = MO.getReg();
335 O << ARMInstPrinter::getRegisterName(Reg);
336 return false;
337 }
338
Eric Christopherd4562562011-05-24 22:27:43 +0000339 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000340 case 'f': { // The high doubleword register of a NEON quad register.
341 if (!MI->getOperand(OpNum).isReg())
342 return true;
343 unsigned Reg = MI->getOperand(OpNum).getReg();
344 if (!ARM::QPRRegClass.contains(Reg))
345 return true;
346 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
347 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
348 ARM::dsub_0 : ARM::dsub_1);
349 O << ARMInstPrinter::getRegisterName(SubReg);
350 return false;
351 }
352
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000353 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000354 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000355 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000356 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000357 const MachineOperand &MO = MI->getOperand(OpNum);
358 if (!MO.isReg())
359 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000360 const MachineFunction &MF = *MI->getParent()->getParent();
361 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000362 unsigned Reg = MO.getReg();
363 if(!ARM::GPRPairRegClass.contains(Reg))
364 return false;
365 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000366 O << ARMInstPrinter::getRegisterName(Reg);
367 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000368 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000369 }
Evan Cheng10043e22007-01-19 07:51:42 +0000370 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000371
Chris Lattner76c564b2010-04-04 04:47:45 +0000372 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000373 return false;
374}
375
Bob Wilsona2c462b2009-05-19 05:53:42 +0000376bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000377 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000378 const char *ExtraCode,
379 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000380 // Does this asm operand have a single letter operand modifier?
381 if (ExtraCode && ExtraCode[0]) {
382 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000383
Eric Christopher8c5e4192011-05-25 20:51:58 +0000384 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000385 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000386 default: return true; // Unknown modifier.
387 case 'm': // The base register of a memory operand.
388 if (!MI->getOperand(OpNum).isReg())
389 return true;
390 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
391 return false;
392 }
393 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000394
Bob Wilson3b515602009-10-13 20:50:28 +0000395 const MachineOperand &MO = MI->getOperand(OpNum);
396 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000397 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000398 return false;
399}
400
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000401static bool isThumb(const MCSubtargetInfo& STI) {
402 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
403}
404
405void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000406 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000407 // If either end mode is unknown (EndInfo == NULL) or different than
408 // the start mode, then restore the start mode.
409 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000410 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000411 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000412 }
413}
414
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000415void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000416 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000417 Reloc::Model RelocM = TM.getRelocationModel();
418 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
419 // Declare all the text sections up front (before the DWARF sections
420 // emitted by AsmPrinter::doInitialization) so the assembler will keep
421 // them together at the beginning of the object file. This helps
422 // avoid out-of-range branches that are due a fundamental limitation of
423 // the way symbol offsets are encoded with the current Darwin ARM
424 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000425 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000426 static_cast<const TargetLoweringObjectFileMachO &>(
427 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000428
429 // Collect the set of sections our functions will go into.
430 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
431 SmallPtrSet<const MCSection *, 8> > TextSections;
432 // Default text section comes first.
433 TextSections.insert(TLOFMacho.getTextSection());
434 // Now any user defined text sections from function attributes.
435 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
436 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000437 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000438 // Now the coalescable sections.
439 TextSections.insert(TLOFMacho.getTextCoalSection());
440 TextSections.insert(TLOFMacho.getConstTextCoalSection());
441
442 // Emit the sections in the .s file header to fix the order.
443 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
444 OutStreamer.SwitchSection(TextSections[i]);
445
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000446 if (RelocM == Reloc::DynamicNoPIC) {
447 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000448 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000449 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000450 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000451 OutStreamer.SwitchSection(sect);
452 } else {
453 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000454 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000455 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000456 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000457 OutStreamer.SwitchSection(sect);
458 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000459 const MCSection *StaticInitSect =
460 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000461 MachO::S_REGULAR |
462 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000463 SectionKind::getText());
464 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000465 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000466
467 // Compiling with debug info should not affect the code
468 // generation. Ensure the cstring section comes before the
469 // optional __DWARF secion. Otherwise, PC-relative loads would
470 // have to use different instruction sequences at "-g" in order to
471 // reach global data in the same object file.
472 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000473 }
474
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000475 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000476 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000477
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000478 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000479 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000480 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000481}
482
Tim Northover23723012014-04-29 10:06:05 +0000483static void
484emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
485 MachineModuleInfoImpl::StubValueTy &MCSym) {
486 // L_foo$stub:
487 OutStreamer.EmitLabel(StubLabel);
488 // .indirect_symbol _foo
489 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
490
491 if (MCSym.getInt())
492 // External to current translation unit.
493 OutStreamer.EmitIntValue(0, 4/*size*/);
494 else
495 // Internal to current translation unit.
496 //
497 // When we place the LSDA into the TEXT section, the type info
498 // pointers need to be indirect and pc-rel. We accomplish this by
499 // using NLPs; however, sometimes the types are local to the file.
500 // We need to fill in the value for the NLP in those cases.
501 OutStreamer.EmitValue(
502 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
503 4 /*size*/);
504}
505
Anton Korobeynikov04083522008-08-07 09:54:23 +0000506
Chris Lattneree9399a2009-10-19 17:59:19 +0000507void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000508 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000509 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000510 const TargetLoweringObjectFileMachO &TLOFMacho =
511 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000512 MachineModuleInfoMachO &MMIMacho =
513 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000514
Evan Cheng10043e22007-01-19 07:51:42 +0000515 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000517
Chris Lattner6462adc2009-10-19 18:38:33 +0000518 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000519 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000520 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000521 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000522
Tim Northover23723012014-04-29 10:06:05 +0000523 for (auto &Stub : Stubs)
524 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000525
526 Stubs.clear();
527 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000528 }
529
Chris Lattner3334deb2009-10-19 18:44:38 +0000530 Stubs = MMIMacho.GetHiddenGVStubList();
531 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000532 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000533 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000534
535 for (auto &Stub : Stubs)
536 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000537
538 Stubs.clear();
539 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000540 }
541
Evan Cheng10043e22007-01-19 07:51:42 +0000542 // Funny Darwin hack: This flag tells the linker that no global symbols
543 // contain code that falls through to other global symbols (e.g. the obvious
544 // implementation of multiple entry points). If this doesn't occur, the
545 // linker can safely perform dead code stripping. Since LLVM never
546 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000547 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000548 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000549
550 // Emit a .data.rel section containing any stubs that were created.
551 if (Subtarget->isTargetELF()) {
552 const TargetLoweringObjectFileELF &TLOFELF =
553 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
554
555 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
556
557 // Output stubs for external and common global variables.
558 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
559 if (!Stubs.empty()) {
560 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
561 const DataLayout *TD = TM.getDataLayout();
562
563 for (auto &stub: Stubs) {
564 OutStreamer.EmitLabel(stub.first);
565 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
566 TD->getPointerSize(0));
567 }
568 Stubs.clear();
569 }
570 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000571}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000572
Chris Lattner71eb0772009-10-19 20:20:46 +0000573//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000574// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
575// FIXME:
576// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000577// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000578// Instead of subclassing the MCELFStreamer, we do the work here.
579
Amara Emerson5035ee02013-10-07 16:55:23 +0000580static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
581 const ARMSubtarget *Subtarget) {
582 if (CPU == "xscale")
583 return ARMBuildAttrs::v5TEJ;
584
585 if (Subtarget->hasV8Ops())
586 return ARMBuildAttrs::v8;
587 else if (Subtarget->hasV7Ops()) {
588 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
589 return ARMBuildAttrs::v7E_M;
590 return ARMBuildAttrs::v7;
591 } else if (Subtarget->hasV6T2Ops())
592 return ARMBuildAttrs::v6T2;
593 else if (Subtarget->hasV6MOps())
594 return ARMBuildAttrs::v6S_M;
595 else if (Subtarget->hasV6Ops())
596 return ARMBuildAttrs::v6;
597 else if (Subtarget->hasV5TEOps())
598 return ARMBuildAttrs::v5TE;
599 else if (Subtarget->hasV5TOps())
600 return ARMBuildAttrs::v5T;
601 else if (Subtarget->hasV4TOps())
602 return ARMBuildAttrs::v4T;
603 else
604 return ARMBuildAttrs::v4;
605}
606
Jason W Kimbff84d42010-10-06 22:36:46 +0000607void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000608 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000609 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000610
Logan Chien8cbb80d2013-10-28 17:51:12 +0000611 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000612
Jason W Kimbff84d42010-10-06 22:36:46 +0000613 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000614
Ana Pazos93a07c22013-12-06 22:48:17 +0000615 // FIXME: remove krait check when GNU tools support krait cpu
616 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000617 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000618
Logan Chien8cbb80d2013-10-28 17:51:12 +0000619 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
620 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000621
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000622 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000623 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000624 if (Subtarget->hasV7Ops()) {
625 if (Subtarget->isAClass()) {
626 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
627 ARMBuildAttrs::ApplicationProfile);
628 } else if (Subtarget->isRClass()) {
629 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
630 ARMBuildAttrs::RealTimeProfile);
631 } else if (Subtarget->isMClass()) {
632 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
633 ARMBuildAttrs::MicroControllerProfile);
634 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000635 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000636
Logan Chien8cbb80d2013-10-28 17:51:12 +0000637 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
638 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000639 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000640 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
641 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000642 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000643 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
644 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000645 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000646
Logan Chien8cbb80d2013-10-28 17:51:12 +0000647 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000648 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000649 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000650 if (Subtarget->hasFPARMv8()) {
651 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000652 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000653 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000654 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000655 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000656 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000657 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000658 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000659 ATS.emitFPU(ARM::NEON);
660 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000661 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000662 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
663 ARMBuildAttrs::AllowNeonARMv8);
664 } else {
665 if (Subtarget->hasFPARMv8())
666 ATS.emitFPU(ARM::FP_ARMV8);
667 else if (Subtarget->hasVFP4())
668 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
669 else if (Subtarget->hasVFP3())
670 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
671 else if (Subtarget->hasVFP2())
672 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000673 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000674
Amara Emersonceeb1c42014-05-27 13:30:21 +0000675 if (TM.getRelocationModel() == Reloc::PIC_) {
676 // PIC specific attributes.
677 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
678 ARMBuildAttrs::AddressRWPCRel);
679 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
680 ARMBuildAttrs::AddressROPCRel);
681 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
682 ARMBuildAttrs::AddressGOT);
683 } else {
684 // Allow direct addressing of imported data for all other relocation models.
685 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
686 ARMBuildAttrs::AddressDirect);
687 }
688
Jason W Kimbff84d42010-10-06 22:36:46 +0000689 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000690 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000691 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
692 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
693 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000694 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000695
Amara Emersonac695082013-10-11 16:03:43 +0000696 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000697 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
698 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000699 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000700 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
701 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000702
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000703 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000704 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000705 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
706 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000707
Bradley Smithc848beb2013-11-01 11:21:16 +0000708 // ABI_HardFP_use attribute to indicate single precision FP.
709 if (Subtarget->isFPOnlySP())
710 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
711 ARMBuildAttrs::HardFPSinglePrecision);
712
Jason W Kimbff84d42010-10-06 22:36:46 +0000713 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000714 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
715 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
716
Jason W Kimbff84d42010-10-06 22:36:46 +0000717 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000718
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000719 if (Subtarget->hasFP16())
720 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
721
Bradley Smith25219752013-11-01 13:27:35 +0000722 if (Subtarget->hasMPExtension())
723 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
724
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000725 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
726 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
727 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
728 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
729 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
730 // otherwise, the default value (AllowDIVIfExists) applies.
731 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
732 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000733
Oliver Stannard5dc29342014-06-20 10:08:11 +0000734 if (MMI) {
735 if (const Module *SourceModule = MMI->getModule()) {
736 // ABI_PCS_wchar_t to indicate wchar_t width
737 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
738 if (auto WCharWidthValue = cast_or_null<ConstantInt>(
739 SourceModule->getModuleFlag("wchar_size"))) {
740 int WCharWidth = WCharWidthValue->getZExtValue();
741 assert((WCharWidth == 2 || WCharWidth == 4) &&
742 "wchar_t width must be 2 or 4 bytes");
743 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
744 }
745
746 // ABI_enum_size to indicate enum width
747 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
748 // (all enums contain a value needing 32 bits to encode).
749 if (auto EnumWidthValue = cast_or_null<ConstantInt>(
750 SourceModule->getModuleFlag("min_enum_size"))) {
751 int EnumWidth = EnumWidthValue->getZExtValue();
752 assert((EnumWidth == 1 || EnumWidth == 4) &&
753 "Minimum enum width must be 1 or 4 bytes");
754 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
755 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
756 }
757 }
758 }
759
Bradley Smith25219752013-11-01 13:27:35 +0000760 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
761 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
762 ARMBuildAttrs::AllowTZVirtualization);
763 else if (Subtarget->hasTrustZone())
764 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
765 ARMBuildAttrs::AllowTZ);
766 else if (Subtarget->hasVirtualization())
767 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
768 ARMBuildAttrs::AllowVirtualization);
769
Logan Chien8cbb80d2013-10-28 17:51:12 +0000770 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000771}
772
Jason W Kimbff84d42010-10-06 22:36:46 +0000773//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000774
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000775static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
776 unsigned LabelId, MCContext &Ctx) {
777
778 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
779 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
780 return Label;
781}
782
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000783static MCSymbolRefExpr::VariantKind
784getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
785 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000786 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000787 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
788 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
789 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
790 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
791 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000792 }
David Blaikie46a9f012012-01-20 21:51:11 +0000793 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000794}
795
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000796MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
797 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000798 if (Subtarget->isTargetMachO()) {
799 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
800 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000801
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000802 if (!IsIndirect)
803 return getSymbol(GV);
804
805 // FIXME: Remove this when Darwin transition to @GOT like syntax.
806 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
807 MachineModuleInfoMachO &MMIMachO =
808 MMI->getObjFileInfo<MachineModuleInfoMachO>();
809 MachineModuleInfoImpl::StubValueTy &StubSym =
810 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
811 : MMIMachO.getGVStubEntry(MCSym);
812 if (!StubSym.getPointer())
813 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
814 !GV->hasInternalLinkage());
815 return MCSym;
816 } else if (Subtarget->isTargetCOFF()) {
817 assert(Subtarget->isTargetWindows() &&
818 "Windows is the only supported COFF target");
819
820 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
821 if (!IsIndirect)
822 return getSymbol(GV);
823
824 SmallString<128> Name;
825 Name = "__imp_";
826 getNameWithPrefix(Name, GV);
827
828 return OutContext.GetOrCreateSymbol(Name);
829 } else if (Subtarget->isTargetELF()) {
830 return getSymbol(GV);
831 }
832 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000833}
834
Jim Grosbach38f8e762010-11-09 18:45:04 +0000835void ARMAsmPrinter::
836EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Rafael Espindola58873562014-01-03 19:21:54 +0000837 const DataLayout *DL = TM.getDataLayout();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000838 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000839
840 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000841
Jim Grosbachca21cd72010-11-10 17:59:10 +0000842 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000843 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000844 SmallString<128> Str;
845 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000846 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000847 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000848 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000849 const BlockAddress *BA =
850 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
851 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000852 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000853 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000854
855 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
856 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000857 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000858 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000859 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000860 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000861 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000862 } else {
863 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000864 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
865 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000866 }
867
868 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000869 const MCExpr *Expr =
870 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
871 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000872
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000873 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000874 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000875 getFunctionNumber(),
876 ACPV->getLabelId(),
877 OutContext);
878 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
879 PCRelExpr =
880 MCBinaryExpr::CreateAdd(PCRelExpr,
881 MCConstantExpr::Create(ACPV->getPCAdjustment(),
882 OutContext),
883 OutContext);
884 if (ACPV->mustAddCurrentAddress()) {
885 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
886 // label, so just emit a local label end reference that instead.
887 MCSymbol *DotSym = OutContext.CreateTempSymbol();
888 OutStreamer.EmitLabel(DotSym);
889 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
890 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000891 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000892 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000893 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000894 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000895}
896
Jim Grosbach284eebc2010-09-22 17:39:48 +0000897void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
898 unsigned Opcode = MI->getOpcode();
899 int OpNum = 1;
900 if (Opcode == ARM::BR_JTadd)
901 OpNum = 2;
902 else if (Opcode == ARM::BR_JTm)
903 OpNum = 3;
904
905 const MachineOperand &MO1 = MI->getOperand(OpNum);
906 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
907 unsigned JTI = MO1.getIndex();
908
909 // Emit a label for the jump table.
910 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
911 OutStreamer.EmitLabel(JTISymbol);
912
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000913 // Mark the jump table as data-in-code.
914 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
915
Jim Grosbach284eebc2010-09-22 17:39:48 +0000916 // Emit each entry of the table.
917 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
918 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
919 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
920
921 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
922 MachineBasicBlock *MBB = JTBBs[i];
923 // Construct an MCExpr for the entry. We want a value of the form:
924 // (BasicBlockAddr - TableBeginAddr)
925 //
926 // For example, a table with entries jumping to basic blocks BB0 and BB1
927 // would look like:
928 // LJTI_0_0:
929 // .word (LBB0 - LJTI_0_0)
930 // .word (LBB1 - LJTI_0_0)
931 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
932
933 if (TM.getRelocationModel() == Reloc::PIC_)
934 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
935 OutContext),
936 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000937 // If we're generating a table of Thumb addresses in static relocation
938 // model, we need to add one to keep interworking correctly.
939 else if (AFI->isThumbFunction())
940 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
941 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000942 OutStreamer.EmitValue(Expr, 4);
943 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000944 // Mark the end of jump table data-in-code region.
945 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000946}
947
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000948void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
949 unsigned Opcode = MI->getOpcode();
950 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
951 const MachineOperand &MO1 = MI->getOperand(OpNum);
952 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
953 unsigned JTI = MO1.getIndex();
954
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000955 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
956 OutStreamer.EmitLabel(JTISymbol);
957
958 // Emit each entry of the table.
959 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
960 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
961 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000962 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000963 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000964 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000965 // Mark the jump table as data-in-code.
966 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
967 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000968 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000969 // Mark the jump table as data-in-code.
970 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
971 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000972
973 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
974 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000975 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000976 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000977 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +0000978 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +0000979 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000980 .addExpr(MBBSymbolExpr)
981 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000982 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000983 continue;
984 }
985 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +0000986 // MCExpr for the entry. We want a value of the form:
987 // (BasicBlockAddr - TableBeginAddr) / 2
988 //
989 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
990 // would look like:
991 // LJTI_0_0:
992 // .byte (LBB0 - LJTI_0_0) / 2
993 // .byte (LBB1 - LJTI_0_0) / 2
994 const MCExpr *Expr =
995 MCBinaryExpr::CreateSub(MBBSymbolExpr,
996 MCSymbolRefExpr::Create(JTISymbol, OutContext),
997 OutContext);
998 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
999 OutContext);
1000 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001001 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001002 // Mark the end of jump table data-in-code region. 32-bit offsets use
1003 // actual branch instructions here, so we don't mark those as a data-region
1004 // at all.
1005 if (OffsetWidth != 4)
1006 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001007}
1008
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001009void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1010 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1011 "Only instruction which are involved into frame setup code are allowed");
1012
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001013 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001014 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001015 const MachineFunction &MF = *MI->getParent()->getParent();
1016 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001017 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001018
1019 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001020 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001021 unsigned SrcReg, DstReg;
1022
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001023 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1024 // Two special cases:
1025 // 1) tPUSH does not have src/dst regs.
1026 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1027 // load. Yes, this is pretty fragile, but for now I don't see better
1028 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001029 SrcReg = DstReg = ARM::SP;
1030 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001031 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001032 DstReg = MI->getOperand(0).getReg();
1033 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001034
1035 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001036 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001037 // Register saves.
1038 assert(DstReg == ARM::SP &&
1039 "Only stack pointer as a destination reg is supported");
1040
1041 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001042 // Skip src & dst reg, and pred ops.
1043 unsigned StartOp = 2 + 2;
1044 // Use all the operands.
1045 unsigned NumOffset = 0;
1046
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001047 switch (Opc) {
1048 default:
1049 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001050 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001051 case ARM::tPUSH:
1052 // Special case here: no src & dst reg, but two extra imp ops.
1053 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001054 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001055 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001056 case ARM::VSTMDDB_UPD:
1057 assert(SrcReg == ARM::SP &&
1058 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001059 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001060 i != NumOps; ++i) {
1061 const MachineOperand &MO = MI->getOperand(i);
1062 // Actually, there should never be any impdef stuff here. Skip it
1063 // temporary to workaround PR11902.
1064 if (MO.isImplicit())
1065 continue;
1066 RegList.push_back(MO.getReg());
1067 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001068 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001069 case ARM::STR_PRE_IMM:
1070 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001071 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001072 assert(MI->getOperand(2).getReg() == ARM::SP &&
1073 "Only stack pointer as a source reg is supported");
1074 RegList.push_back(SrcReg);
1075 break;
1076 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001077 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1078 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001079 } else {
1080 // Changes of stack / frame pointer.
1081 if (SrcReg == ARM::SP) {
1082 int64_t Offset = 0;
1083 switch (Opc) {
1084 default:
1085 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001086 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001087 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001088 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001089 Offset = 0;
1090 break;
1091 case ARM::ADDri:
1092 Offset = -MI->getOperand(2).getImm();
1093 break;
1094 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001095 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001096 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001097 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001098 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001099 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001100 break;
1101 case ARM::tADDspi:
1102 case ARM::tADDrSPi:
1103 Offset = -MI->getOperand(2).getImm()*4;
1104 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001105 case ARM::tLDRpci: {
1106 // Grab the constpool index and check, whether it corresponds to
1107 // original or cloned constpool entry.
1108 unsigned CPI = MI->getOperand(1).getIndex();
1109 const MachineConstantPool *MCP = MF.getConstantPool();
1110 if (CPI >= MCP->getConstants().size())
1111 CPI = AFI.getOriginalCPIdx(CPI);
1112 assert(CPI != -1U && "Invalid constpool index");
1113
1114 // Derive the actual offset.
1115 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1116 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1117 // FIXME: Check for user, it should be "add" instruction!
1118 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001119 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001120 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001121 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001122
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001123 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1124 if (DstReg == FramePtr && FramePtr != ARM::SP)
1125 // Set-up of the frame pointer. Positive values correspond to "add"
1126 // instruction.
1127 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1128 else if (DstReg == ARM::SP) {
1129 // Change of SP by an offset. Positive values correspond to "sub"
1130 // instruction.
1131 ATS.emitPad(Offset);
1132 } else {
1133 // Move of SP to a register. Positive values correspond to an "add"
1134 // instruction.
1135 ATS.emitMovSP(DstReg, -Offset);
1136 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001137 }
1138 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001139 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001140 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001141 }
1142 else {
1143 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001144 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001145 }
1146 }
1147}
1148
Jim Grosbach95dee402011-07-08 17:40:42 +00001149// Simple pseudo-instructions have their lowering (with expansion to real
1150// instructions) auto-generated.
1151#include "ARMGenMCPseudoLowering.inc"
1152
Jim Grosbach05eccf02010-09-29 15:23:40 +00001153void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola58873562014-01-03 19:21:54 +00001154 const DataLayout *DL = TM.getDataLayout();
1155
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001156 // If we just ended a constant pool, mark it as such.
1157 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1158 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1159 InConstantPool = false;
1160 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001161
Jim Grosbach51b55422011-08-23 21:32:34 +00001162 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001163 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001164 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001165 EmitUnwindingInstruction(MI);
1166
Jim Grosbach95dee402011-07-08 17:40:42 +00001167 // Do any auto-generated pseudo lowerings.
1168 if (emitPseudoExpansionLowering(OutStreamer, MI))
1169 return;
1170
Andrew Trick924123a2011-09-21 02:20:46 +00001171 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1172 "Pseudo flag setting opcode should be expanded early");
1173
Jim Grosbach95dee402011-07-08 17:40:42 +00001174 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001175 unsigned Opc = MI->getOpcode();
1176 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001177 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001178 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001179 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001180 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001181 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001182 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001183 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001184 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001185 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001186 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1187 : ARM::ADR))
1188 .addReg(MI->getOperand(0).getReg())
1189 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1190 // Add predicate operands.
1191 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001192 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001193 return;
1194 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001195 case ARM::LEApcrelJT:
1196 case ARM::tLEApcrelJT:
1197 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001198 MCSymbol *JTIPICSymbol =
1199 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1200 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001201 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001202 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001203 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1204 : ARM::ADR))
1205 .addReg(MI->getOperand(0).getReg())
1206 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1207 // Add predicate operands.
1208 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001209 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001210 return;
1211 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001212 // Darwin call instructions are just normal call instructions with different
1213 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001214 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001215 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001216 .addReg(ARM::LR)
1217 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001218 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001219 .addImm(ARMCC::AL)
1220 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001221 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001222 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001223
David Woodhousee6c13e42014-01-28 23:12:42 +00001224 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001225 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001226 return;
1227 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001228 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001229 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001230 .addReg(ARM::LR)
1231 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001232 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001233 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001234 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001235
David Woodhousee6c13e42014-01-28 23:12:42 +00001236 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001237 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001238 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001239 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001240 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001241 return;
1242 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001243 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001244 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001245 .addReg(ARM::LR)
1246 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001247 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001248 .addImm(ARMCC::AL)
1249 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001250 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001251 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001252
David Woodhousee6c13e42014-01-28 23:12:42 +00001253 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001254 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001255 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001256 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001257 .addImm(ARMCC::AL)
1258 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001259 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001260 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001261 return;
1262 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001263 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001264 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001265 .addReg(ARM::LR)
1266 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001267 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001268 .addImm(ARMCC::AL)
1269 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001270 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001271 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001272
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001273 const MachineOperand &Op = MI->getOperand(0);
1274 const GlobalValue *GV = Op.getGlobal();
1275 const unsigned TF = Op.getTargetFlags();
1276 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001277 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001278 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001279 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001280 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001281 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001282 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001283 return;
1284 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001285 case ARM::MOVi16_ga_pcrel:
1286 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001287 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001288 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001289 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1290
Evan Cheng2f2435d2011-01-21 18:55:51 +00001291 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001292 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001293 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001294 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001295
Rafael Espindola58873562014-01-03 19:21:54 +00001296 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001297 getFunctionNumber(),
1298 MI->getOperand(2).getImm(), OutContext);
1299 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1300 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1301 const MCExpr *PCRelExpr =
1302 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1303 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001304 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001305 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001306 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001307
Evan Chengdfce83c2011-01-17 08:03:18 +00001308 // Add predicate operands.
1309 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1310 TmpInst.addOperand(MCOperand::CreateReg(0));
1311 // Add 's' bit operand (always reg0 for this)
1312 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001313 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001314 return;
1315 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001316 case ARM::MOVTi16_ga_pcrel:
1317 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001318 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001319 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1320 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001321 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1322 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1323
Evan Cheng2f2435d2011-01-21 18:55:51 +00001324 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001325 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001326 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001327 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001328
Rafael Espindola58873562014-01-03 19:21:54 +00001329 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001330 getFunctionNumber(),
1331 MI->getOperand(3).getImm(), OutContext);
1332 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1333 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1334 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001335 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1336 MCBinaryExpr::CreateAdd(LabelSymExpr,
1337 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001338 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001339 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001340 // Add predicate operands.
1341 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1342 TmpInst.addOperand(MCOperand::CreateReg(0));
1343 // Add 's' bit operand (always reg0 for this)
1344 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001345 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001346 return;
1347 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001348 case ARM::tPICADD: {
1349 // This is a pseudo op for a label + instruction sequence, which looks like:
1350 // LPC0:
1351 // add r0, pc
1352 // This adds the address of LPC0 to r0.
1353
1354 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001355 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001356 getFunctionNumber(), MI->getOperand(2).getImm(),
1357 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001358
1359 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001360 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001361 .addReg(MI->getOperand(0).getReg())
1362 .addReg(MI->getOperand(0).getReg())
1363 .addReg(ARM::PC)
1364 // Add predicate operands.
1365 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001366 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001367 return;
1368 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001369 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001370 // This is a pseudo op for a label + instruction sequence, which looks like:
1371 // LPC0:
1372 // add r0, pc, r0
1373 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001374
Chris Lattneradd57492009-10-19 22:23:04 +00001375 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001376 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001377 getFunctionNumber(), MI->getOperand(2).getImm(),
1378 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001379
Jim Grosbach7ae94222010-09-14 21:05:34 +00001380 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001381 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001382 .addReg(MI->getOperand(0).getReg())
1383 .addReg(ARM::PC)
1384 .addReg(MI->getOperand(1).getReg())
1385 // Add predicate operands.
1386 .addImm(MI->getOperand(3).getImm())
1387 .addReg(MI->getOperand(4).getReg())
1388 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001389 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001390 return;
1391 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001392 case ARM::PICSTR:
1393 case ARM::PICSTRB:
1394 case ARM::PICSTRH:
1395 case ARM::PICLDR:
1396 case ARM::PICLDRB:
1397 case ARM::PICLDRH:
1398 case ARM::PICLDRSB:
1399 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001400 // This is a pseudo op for a label + instruction sequence, which looks like:
1401 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001402 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001403 // The LCP0 label is referenced by a constant pool entry in order to get
1404 // a PC-relative address at the ldr instruction.
1405
1406 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001407 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001408 getFunctionNumber(), MI->getOperand(2).getImm(),
1409 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001410
1411 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001412 unsigned Opcode;
1413 switch (MI->getOpcode()) {
1414 default:
1415 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001416 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1417 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001418 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001419 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001420 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001421 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1422 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1423 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1424 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001425 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001426 .addReg(MI->getOperand(0).getReg())
1427 .addReg(ARM::PC)
1428 .addReg(MI->getOperand(1).getReg())
1429 .addImm(0)
1430 // Add predicate operands.
1431 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001432 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001433
1434 return;
1435 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001436 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001437 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1438 /// in the function. The first operand is the ID# for this instruction, the
1439 /// second is the index into the MachineConstantPool that this is, the third
1440 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001441 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001442 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1443 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1444
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001445 // If this is the first entry of the pool, mark it.
1446 if (!InConstantPool) {
1447 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1448 InConstantPool = true;
1449 }
1450
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001451 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001452
1453 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1454 if (MCPE.isMachineConstantPoolEntry())
1455 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1456 else
1457 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001458 return;
1459 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001460 case ARM::t2BR_JT: {
1461 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001462 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001463 .addReg(ARM::PC)
1464 .addReg(MI->getOperand(0).getReg())
1465 // Add predicate operands.
1466 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001467 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001468
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001469 // Output the data for the jump table itself
1470 EmitJump2Table(MI);
1471 return;
1472 }
1473 case ARM::t2TBB_JT: {
1474 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001475 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001476 .addReg(ARM::PC)
1477 .addReg(MI->getOperand(0).getReg())
1478 // Add predicate operands.
1479 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001480 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001481
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001482 // Output the data for the jump table itself
1483 EmitJump2Table(MI);
1484 // Make sure the next instruction is 2-byte aligned.
1485 EmitAlignment(1);
1486 return;
1487 }
1488 case ARM::t2TBH_JT: {
1489 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001490 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001491 .addReg(ARM::PC)
1492 .addReg(MI->getOperand(0).getReg())
1493 // Add predicate operands.
1494 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001495 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001496
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001497 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001498 EmitJump2Table(MI);
1499 return;
1500 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001501 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001502 case ARM::BR_JTr: {
1503 // Lower and emit the instruction itself, then the jump table following it.
1504 // mov pc, target
1505 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001506 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001507 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001508 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001509 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1510 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1511 // Add predicate operands.
1512 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1513 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001514 // Add 's' bit operand (always reg0 for this)
1515 if (Opc == ARM::MOVr)
1516 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001517 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001518
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001519 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001520 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001521 EmitAlignment(2);
1522
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001523 // Output the data for the jump table itself
1524 EmitJumpTable(MI);
1525 return;
1526 }
1527 case ARM::BR_JTm: {
1528 // Lower and emit the instruction itself, then the jump table following it.
1529 // ldr pc, target
1530 MCInst TmpInst;
1531 if (MI->getOperand(1).getReg() == 0) {
1532 // literal offset
1533 TmpInst.setOpcode(ARM::LDRi12);
1534 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1535 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1536 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1537 } else {
1538 TmpInst.setOpcode(ARM::LDRrs);
1539 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1540 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1541 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1542 TmpInst.addOperand(MCOperand::CreateImm(0));
1543 }
1544 // Add predicate operands.
1545 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1546 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001547 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001548
1549 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001550 EmitJumpTable(MI);
1551 return;
1552 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001553 case ARM::BR_JTadd: {
1554 // Lower and emit the instruction itself, then the jump table following it.
1555 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001556 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001557 .addReg(ARM::PC)
1558 .addReg(MI->getOperand(0).getReg())
1559 .addReg(MI->getOperand(1).getReg())
1560 // Add predicate operands.
1561 .addImm(ARMCC::AL)
1562 .addReg(0)
1563 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001564 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001565
1566 // Output the data for the jump table itself
1567 EmitJumpTable(MI);
1568 return;
1569 }
Jim Grosbach85030542010-09-23 18:05:37 +00001570 case ARM::TRAP: {
1571 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1572 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001573 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001574 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001575 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001576 OutStreamer.AddComment("trap");
1577 OutStreamer.EmitIntValue(Val, 4);
1578 return;
1579 }
1580 break;
1581 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001582 case ARM::TRAPNaCl: {
1583 //.long 0xe7fedef0 @ trap
1584 uint32_t Val = 0xe7fedef0UL;
1585 OutStreamer.AddComment("trap");
1586 OutStreamer.EmitIntValue(Val, 4);
1587 return;
1588 }
Jim Grosbach85030542010-09-23 18:05:37 +00001589 case ARM::tTRAP: {
1590 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1591 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001592 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001593 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001594 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001595 OutStreamer.AddComment("trap");
1596 OutStreamer.EmitIntValue(Val, 2);
1597 return;
1598 }
1599 break;
1600 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001601 case ARM::t2Int_eh_sjlj_setjmp:
1602 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001603 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001604 // Two incoming args: GPR:$src, GPR:$val
1605 // mov $val, pc
1606 // adds $val, #7
1607 // str $val, [$src, #4]
1608 // movs r0, #0
1609 // b 1f
1610 // movs r0, #1
1611 // 1:
1612 unsigned SrcReg = MI->getOperand(0).getReg();
1613 unsigned ValReg = MI->getOperand(1).getReg();
1614 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001615 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001616 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001617 .addReg(ValReg)
1618 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001619 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001620 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001621 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001622
David Woodhousee6c13e42014-01-28 23:12:42 +00001623 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001624 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001625 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001626 .addReg(ARM::CPSR)
1627 .addReg(ValReg)
1628 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001629 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001630 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001631 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001632
David Woodhousee6c13e42014-01-28 23:12:42 +00001633 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001634 .addReg(ValReg)
1635 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001636 // The offset immediate is #4. The operand value is scaled by 4 for the
1637 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001638 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001639 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001640 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001641 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001642
David Woodhousee6c13e42014-01-28 23:12:42 +00001643 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001644 .addReg(ARM::R0)
1645 .addReg(ARM::CPSR)
1646 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001647 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001648 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001649 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001650
1651 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001652 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001653 .addExpr(SymbolExpr)
1654 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001655 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001656
1657 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001658 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001659 .addReg(ARM::R0)
1660 .addReg(ARM::CPSR)
1661 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001662 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001663 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001664 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001665
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001666 OutStreamer.EmitLabel(Label);
1667 return;
1668 }
1669
Jim Grosbachc0aed712010-09-23 23:33:56 +00001670 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001671 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001672 // Two incoming args: GPR:$src, GPR:$val
1673 // add $val, pc, #8
1674 // str $val, [$src, #+4]
1675 // mov r0, #0
1676 // add pc, pc, #0
1677 // mov r0, #1
1678 unsigned SrcReg = MI->getOperand(0).getReg();
1679 unsigned ValReg = MI->getOperand(1).getReg();
1680
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001681 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001682 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001683 .addReg(ValReg)
1684 .addReg(ARM::PC)
1685 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001686 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001687 .addImm(ARMCC::AL)
1688 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001689 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001690 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001691
David Woodhousee6c13e42014-01-28 23:12:42 +00001692 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001693 .addReg(ValReg)
1694 .addReg(SrcReg)
1695 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001696 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001697 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001698 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001699
David Woodhousee6c13e42014-01-28 23:12:42 +00001700 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001701 .addReg(ARM::R0)
1702 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001703 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704 .addImm(ARMCC::AL)
1705 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001706 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001707 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001708
David Woodhousee6c13e42014-01-28 23:12:42 +00001709 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001710 .addReg(ARM::PC)
1711 .addReg(ARM::PC)
1712 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001713 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001714 .addImm(ARMCC::AL)
1715 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001716 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001717 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001718
1719 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001720 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001721 .addReg(ARM::R0)
1722 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001723 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724 .addImm(ARMCC::AL)
1725 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001726 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001727 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001728 return;
1729 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001730 case ARM::Int_eh_sjlj_longjmp: {
1731 // ldr sp, [$src, #8]
1732 // ldr $scratch, [$src, #4]
1733 // ldr r7, [$src]
1734 // bx $scratch
1735 unsigned SrcReg = MI->getOperand(0).getReg();
1736 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001737 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001738 .addReg(ARM::SP)
1739 .addReg(SrcReg)
1740 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001741 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001742 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001743 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001744
David Woodhousee6c13e42014-01-28 23:12:42 +00001745 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001746 .addReg(ScratchReg)
1747 .addReg(SrcReg)
1748 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001749 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001751 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001752
David Woodhousee6c13e42014-01-28 23:12:42 +00001753 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001754 .addReg(ARM::R7)
1755 .addReg(SrcReg)
1756 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001757 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001759 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760
David Woodhousee6c13e42014-01-28 23:12:42 +00001761 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001762 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001763 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001765 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001766 return;
1767 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001768 case ARM::tInt_eh_sjlj_longjmp: {
1769 // ldr $scratch, [$src, #8]
1770 // mov sp, $scratch
1771 // ldr $scratch, [$src, #4]
1772 // ldr r7, [$src]
1773 // bx $scratch
1774 unsigned SrcReg = MI->getOperand(0).getReg();
1775 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001776 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addReg(ScratchReg)
1778 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001779 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001780 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001782 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001784 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785
David Woodhousee6c13e42014-01-28 23:12:42 +00001786 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addReg(ARM::SP)
1788 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001789 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001790 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001791 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001792
David Woodhousee6c13e42014-01-28 23:12:42 +00001793 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001794 .addReg(ScratchReg)
1795 .addReg(SrcReg)
1796 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001797 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001799 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001800
David Woodhousee6c13e42014-01-28 23:12:42 +00001801 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001802 .addReg(ARM::R7)
1803 .addReg(SrcReg)
1804 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001805 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001806 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001807 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808
David Woodhousee6c13e42014-01-28 23:12:42 +00001809 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001811 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001813 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001814 return;
1815 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001816 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001817
Chris Lattner71eb0772009-10-19 20:20:46 +00001818 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001819 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001820
David Woodhousee6c13e42014-01-28 23:12:42 +00001821 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001822}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001823
1824//===----------------------------------------------------------------------===//
1825// Target Registry Stuff
1826//===----------------------------------------------------------------------===//
1827
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001828// Force static initialization.
1829extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001830 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1831 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1832 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1833 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001834}