blob: 34ec90bf9151a59f3fc13136d6db016e6401e717 [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14def BroadwellModel : SchedMachineModel {
15 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
16 // instructions per cycle.
17 let IssueWidth = 4;
18 let MicroOpBufferSize = 192; // Based on the reorder buffer.
19 let LoadLatency = 5;
20 let MispredictPenalty = 16;
21
22 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
23 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000024
25 // This flag is set to allow the scheduler to assign a default model to
26 // unrecognized opcodes.
27 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000028}
29
30let SchedModel = BroadwellModel in {
31
32// Broadwell can issue micro-ops to 8 different ports in one cycle.
33
34// Ports 0, 1, 5, and 6 handle all computation.
35// Port 4 gets the data half of stores. Store data can be available later than
36// the store address, but since we don't model the latency of stores, we can
37// ignore that.
38// Ports 2 and 3 are identical. They handle loads and the address half of
39// stores. Port 7 can handle address calculations.
40def BWPort0 : ProcResource<1>;
41def BWPort1 : ProcResource<1>;
42def BWPort2 : ProcResource<1>;
43def BWPort3 : ProcResource<1>;
44def BWPort4 : ProcResource<1>;
45def BWPort5 : ProcResource<1>;
46def BWPort6 : ProcResource<1>;
47def BWPort7 : ProcResource<1>;
48
49// Many micro-ops are capable of issuing on multiple ports.
50def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
51def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
52def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
53def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
54def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
55def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
56def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
57def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
58def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
59def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
60def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
61def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
62
63// 60 Entry Unified Scheduler
64def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
65 BWPort5, BWPort6, BWPort7]> {
66 let BufferSize=60;
67}
68
69// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
70// cycles after the memory operand.
71def : ReadAdvance<ReadAfterLd, 5>;
72
73// Many SchedWrites are defined in pairs with and without a folded load.
74// Instructions with folded loads are usually micro-fused, so they only appear
75// as two micro-ops when queued in the reservation station.
76// This multiclass defines the resource usage for variants with and without
77// folded loads.
78multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
79 ProcResourceKind ExePort,
80 int Lat> {
81 // Register variant is using a single cycle on ExePort.
82 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
83
84 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
85 // latency.
86 def : WriteRes<SchedRW.Folded, [BWPort23, ExePort]> {
87 let Latency = !add(Lat, 5);
88 }
89}
90
91// A folded store needs a cycle on port 4 for the store data, but it does not
92// need an extra port 2/3 cycle to recompute the address.
93def : WriteRes<WriteRMW, [BWPort4]>;
94
95// Arithmetic.
96defm : BWWriteResPair<WriteALU, BWPort0156, 1>; // Simple integer ALU op.
97defm : BWWriteResPair<WriteIMul, BWPort1, 3>; // Integer multiplication.
98def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
99def BWDivider : ProcResource<1>; // Integer division issued on port 0.
100def : WriteRes<WriteIDiv, [BWPort0, BWDivider]> { // Integer division.
101 let Latency = 25;
102 let ResourceCycles = [1, 10];
103}
104def : WriteRes<WriteIDivLd, [BWPort23, BWPort0, BWDivider]> {
105 let Latency = 29;
106 let ResourceCycles = [1, 1, 10];
107}
108
109def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
110
111// Integer shifts and rotates.
112defm : BWWriteResPair<WriteShift, BWPort06, 1>;
113
114// Loads, stores, and moves, not folded with other operations.
115def : WriteRes<WriteLoad, [BWPort23]> { let Latency = 5; }
116def : WriteRes<WriteStore, [BWPort237, BWPort4]>;
117def : WriteRes<WriteMove, [BWPort0156]>;
118
119// Idioms that clear a register, like xorps %xmm0, %xmm0.
120// These can often bypass execution ports completely.
121def : WriteRes<WriteZero, []>;
122
Sanjoy Das1074eb22017-12-12 19:11:31 +0000123// Treat misc copies as a move.
124def : InstRW<[WriteMove], (instrs COPY)>;
125
Gadi Haber323f2e12017-10-24 20:19:47 +0000126// Branches don't produce values, so they have no latency, but they still
127// consume resources. Indirect branches can fold loads.
128defm : BWWriteResPair<WriteJump, BWPort06, 1>;
129
130// Floating point. This covers both scalar and vector operations.
131defm : BWWriteResPair<WriteFAdd, BWPort1, 3>; // Floating point add/sub/compare.
132defm : BWWriteResPair<WriteFMul, BWPort0, 5>; // Floating point multiplication.
133defm : BWWriteResPair<WriteFDiv, BWPort0, 12>; // 10-14 cycles. // Floating point division.
134defm : BWWriteResPair<WriteFSqrt, BWPort0, 15>; // Floating point square root.
135defm : BWWriteResPair<WriteFRcp, BWPort0, 5>; // Floating point reciprocal estimate.
136defm : BWWriteResPair<WriteFRsqrt, BWPort0, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrim97160be2017-11-27 10:41:32 +0000137defm : BWWriteResPair<WriteFMA, BWPort01, 5>; // Fused Multiply Add.
Gadi Haber323f2e12017-10-24 20:19:47 +0000138defm : BWWriteResPair<WriteFShuffle, BWPort5, 1>; // Floating point vector shuffles.
139defm : BWWriteResPair<WriteFBlend, BWPort015, 1>; // Floating point vector blends.
140def : WriteRes<WriteFVarBlend, [BWPort5]> { // Fp vector variable blends.
141 let Latency = 2;
142 let ResourceCycles = [2];
143}
144def : WriteRes<WriteFVarBlendLd, [BWPort5, BWPort23]> {
145 let Latency = 6;
146 let ResourceCycles = [2, 1];
147}
148
149// FMA Scheduling helper class.
150// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
151
152// Vector integer operations.
153defm : BWWriteResPair<WriteVecALU, BWPort15, 1>; // Vector integer ALU op, no logicals.
154defm : BWWriteResPair<WriteVecShift, BWPort0, 1>; // Vector integer shifts.
155defm : BWWriteResPair<WriteVecIMul, BWPort0, 5>; // Vector integer multiply.
156defm : BWWriteResPair<WriteShuffle, BWPort5, 1>; // Vector shuffles.
157defm : BWWriteResPair<WriteBlend, BWPort15, 1>; // Vector blends.
158
159def : WriteRes<WriteVarBlend, [BWPort5]> { // Vector variable blends.
160 let Latency = 2;
161 let ResourceCycles = [2];
162}
163def : WriteRes<WriteVarBlendLd, [BWPort5, BWPort23]> {
164 let Latency = 6;
165 let ResourceCycles = [2, 1];
166}
167
168def : WriteRes<WriteMPSAD, [BWPort0, BWPort5]> { // Vector MPSAD.
169 let Latency = 6;
170 let ResourceCycles = [1, 2];
171}
172def : WriteRes<WriteMPSADLd, [BWPort23, BWPort0, BWPort5]> {
173 let Latency = 6;
174 let ResourceCycles = [1, 1, 2];
175}
176
177// Vector bitwise operations.
178// These are often used on both floating point and integer vectors.
179defm : BWWriteResPair<WriteVecLogic, BWPort015, 1>; // Vector and/or/xor.
180
181// Conversion between integer and float.
182defm : BWWriteResPair<WriteCvtF2I, BWPort1, 3>; // Float -> Integer.
183defm : BWWriteResPair<WriteCvtI2F, BWPort1, 4>; // Integer -> Float.
184defm : BWWriteResPair<WriteCvtF2F, BWPort1, 3>; // Float -> Float size conversion.
185
186// Strings instructions.
187// Packed Compare Implicit Length Strings, Return Mask
188// String instructions.
189def : WriteRes<WritePCmpIStrM, [BWPort0]> {
190 let Latency = 10;
191 let ResourceCycles = [3];
192}
193def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
194 let Latency = 10;
195 let ResourceCycles = [3, 1];
196}
197// Packed Compare Explicit Length Strings, Return Mask
198def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort16, BWPort5]> {
199 let Latency = 10;
200 let ResourceCycles = [3, 2, 4];
201}
202def : WriteRes<WritePCmpEStrMLd, [BWPort05, BWPort16, BWPort23]> {
203 let Latency = 10;
204 let ResourceCycles = [6, 2, 1];
205}
206 // Packed Compare Implicit Length Strings, Return Index
207def : WriteRes<WritePCmpIStrI, [BWPort0]> {
208 let Latency = 11;
209 let ResourceCycles = [3];
210}
211def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
212 let Latency = 11;
213 let ResourceCycles = [3, 1];
214}
215// Packed Compare Explicit Length Strings, Return Index
216def : WriteRes<WritePCmpEStrI, [BWPort05, BWPort16]> {
217 let Latency = 11;
218 let ResourceCycles = [6, 2];
219}
220def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort16, BWPort5, BWPort23]> {
221 let Latency = 11;
222 let ResourceCycles = [3, 2, 2, 1];
223}
224
225// AES instructions.
226def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
227 let Latency = 7;
228 let ResourceCycles = [1];
229}
230def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
231 let Latency = 7;
232 let ResourceCycles = [1, 1];
233}
234def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
235 let Latency = 14;
236 let ResourceCycles = [2];
237}
238def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
239 let Latency = 14;
240 let ResourceCycles = [2, 1];
241}
242def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5]> { // Key Generation.
243 let Latency = 10;
244 let ResourceCycles = [2, 8];
245}
246def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23]> {
247 let Latency = 10;
248 let ResourceCycles = [2, 7, 1];
249}
250
251// Carry-less multiplication instructions.
252def : WriteRes<WriteCLMul, [BWPort0, BWPort5]> {
253 let Latency = 7;
254 let ResourceCycles = [2, 1];
255}
256def : WriteRes<WriteCLMulLd, [BWPort0, BWPort5, BWPort23]> {
257 let Latency = 7;
258 let ResourceCycles = [2, 1, 1];
259}
260
261// Catch-all for expensive system instructions.
262def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
263
264// AVX2.
265defm : BWWriteResPair<WriteFShuffle256, BWPort5, 3>; // Fp 256-bit width vector shuffles.
266defm : BWWriteResPair<WriteShuffle256, BWPort5, 3>; // 256-bit width vector shuffles.
267def : WriteRes<WriteVarVecShift, [BWPort0, BWPort5]> { // Variable vector shifts.
268 let Latency = 2;
269 let ResourceCycles = [2, 1];
270}
271def : WriteRes<WriteVarVecShiftLd, [BWPort0, BWPort5, BWPort23]> {
272 let Latency = 6;
273 let ResourceCycles = [2, 1, 1];
274}
275
276// Old microcoded instructions that nobody use.
277def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
278
279// Fence instructions.
280def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
281
282// Nop, not very useful expect it provides a model for nops!
283def : WriteRes<WriteNop, []>;
284
285////////////////////////////////////////////////////////////////////////////////
286// Horizontal add/sub instructions.
287////////////////////////////////////////////////////////////////////////////////
288// HADD, HSUB PS/PD
289// x,x / v,v,v.
290def : WriteRes<WriteFHAdd, [BWPort1]> {
291 let Latency = 3;
292}
293
294// x,m / v,v,m.
295def : WriteRes<WriteFHAddLd, [BWPort1, BWPort23]> {
296 let Latency = 7;
297 let ResourceCycles = [1, 1];
298}
299
300// PHADD|PHSUB (S) W/D.
301// v <- v,v.
302def : WriteRes<WritePHAdd, [BWPort15]>;
303
304// v <- v,m.
305def : WriteRes<WritePHAddLd, [BWPort15, BWPort23]> {
306 let Latency = 5;
307 let ResourceCycles = [1, 1];
308}
309
310// Remaining instrs.
311
312def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
313 let Latency = 1;
314 let NumMicroOps = 1;
315 let ResourceCycles = [1];
316}
317def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr")>;
318def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64grr")>;
319def: InstRW<[BWWriteResGroup1], (instregex "MMX_PMOVMSKBrr")>;
320def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDri")>;
321def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDrr")>;
322def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQri")>;
323def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQrr")>;
324def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWri")>;
325def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWrr")>;
326def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADri")>;
327def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADrr")>;
328def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWri")>;
329def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWrr")>;
330def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDri")>;
331def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDrr")>;
332def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQri")>;
333def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQrr")>;
334def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWri")>;
335def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWrr")>;
336def: InstRW<[BWWriteResGroup1], (instregex "MOVPDI2DIrr")>;
337def: InstRW<[BWWriteResGroup1], (instregex "MOVPQIto64rr")>;
338def: InstRW<[BWWriteResGroup1], (instregex "PSLLDri")>;
339def: InstRW<[BWWriteResGroup1], (instregex "PSLLQri")>;
340def: InstRW<[BWWriteResGroup1], (instregex "PSLLWri")>;
341def: InstRW<[BWWriteResGroup1], (instregex "PSRADri")>;
342def: InstRW<[BWWriteResGroup1], (instregex "PSRAWri")>;
343def: InstRW<[BWWriteResGroup1], (instregex "PSRLDri")>;
344def: InstRW<[BWWriteResGroup1], (instregex "PSRLQri")>;
345def: InstRW<[BWWriteResGroup1], (instregex "PSRLWri")>;
346def: InstRW<[BWWriteResGroup1], (instregex "VMOVPDI2DIrr")>;
347def: InstRW<[BWWriteResGroup1], (instregex "VMOVPQIto64rr")>;
348def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDYri")>;
349def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDri")>;
350def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQYri")>;
351def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQri")>;
352def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQYrr")>;
353def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQrr")>;
354def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWYri")>;
355def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWri")>;
356def: InstRW<[BWWriteResGroup1], (instregex "VPSRADYri")>;
357def: InstRW<[BWWriteResGroup1], (instregex "VPSRADri")>;
358def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWYri")>;
359def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWri")>;
360def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDYri")>;
361def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDri")>;
362def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQYri")>;
363def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQri")>;
364def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQYrr")>;
365def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQrr")>;
366def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWYri")>;
367def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWri")>;
368def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDYrr")>;
369def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDrr")>;
370def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSYrr")>;
371def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSrr")>;
372
373def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
374 let Latency = 1;
375 let NumMicroOps = 1;
376 let ResourceCycles = [1];
377}
378def: InstRW<[BWWriteResGroup2], (instregex "COMP_FST0r")>;
379def: InstRW<[BWWriteResGroup2], (instregex "COM_FST0r")>;
380def: InstRW<[BWWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
381def: InstRW<[BWWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
382def: InstRW<[BWWriteResGroup2], (instregex "UCOM_FPr")>;
383def: InstRW<[BWWriteResGroup2], (instregex "UCOM_Fr")>;
384def: InstRW<[BWWriteResGroup2], (instregex "VMASKMOVDQU")>;
385
386def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
387 let Latency = 1;
388 let NumMicroOps = 1;
389 let ResourceCycles = [1];
390}
391def: InstRW<[BWWriteResGroup3], (instregex "ANDNPDrr")>;
392def: InstRW<[BWWriteResGroup3], (instregex "ANDNPSrr")>;
393def: InstRW<[BWWriteResGroup3], (instregex "ANDPDrr")>;
394def: InstRW<[BWWriteResGroup3], (instregex "ANDPSrr")>;
395def: InstRW<[BWWriteResGroup3], (instregex "INSERTPSrr")>;
396def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr")>;
397def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64to64rr")>;
398def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
399def: InstRW<[BWWriteResGroup3], (instregex "MMX_PALIGNR64irr")>;
400def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFBrr64")>;
401def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFWri")>;
402def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHBWirr")>;
403def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHDQirr")>;
404def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHWDirr")>;
405def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLBWirr")>;
406def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLDQirr")>;
407def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLWDirr")>;
408def: InstRW<[BWWriteResGroup3], (instregex "MOV64toPQIrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000409def: InstRW<[BWWriteResGroup3], (instregex "MOVAPDrr")>;
410def: InstRW<[BWWriteResGroup3], (instregex "MOVAPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000411def: InstRW<[BWWriteResGroup3], (instregex "MOVDDUPrr")>;
412def: InstRW<[BWWriteResGroup3], (instregex "MOVDI2PDIrr")>;
413def: InstRW<[BWWriteResGroup3], (instregex "MOVHLPSrr")>;
414def: InstRW<[BWWriteResGroup3], (instregex "MOVLHPSrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000415def: InstRW<[BWWriteResGroup3], (instregex "MOVSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000416def: InstRW<[BWWriteResGroup3], (instregex "MOVSHDUPrr")>;
417def: InstRW<[BWWriteResGroup3], (instregex "MOVSLDUPrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000418def: InstRW<[BWWriteResGroup3], (instregex "MOVSSrr")>;
419def: InstRW<[BWWriteResGroup3], (instregex "MOVUPDrr")>;
420def: InstRW<[BWWriteResGroup3], (instregex "MOVUPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000421def: InstRW<[BWWriteResGroup3], (instregex "ORPDrr")>;
422def: InstRW<[BWWriteResGroup3], (instregex "ORPSrr")>;
423def: InstRW<[BWWriteResGroup3], (instregex "PACKSSDWrr")>;
424def: InstRW<[BWWriteResGroup3], (instregex "PACKSSWBrr")>;
425def: InstRW<[BWWriteResGroup3], (instregex "PACKUSDWrr")>;
426def: InstRW<[BWWriteResGroup3], (instregex "PACKUSWBrr")>;
427def: InstRW<[BWWriteResGroup3], (instregex "PALIGNRrri")>;
428def: InstRW<[BWWriteResGroup3], (instregex "PBLENDWrri")>;
429def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBDrr")>;
430def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBQrr")>;
431def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBWrr")>;
432def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXDQrr")>;
433def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWDrr")>;
434def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWQrr")>;
435def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBDrr")>;
436def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBQrr")>;
437def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBWrr")>;
438def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXDQrr")>;
439def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWDrr")>;
440def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWQrr")>;
441def: InstRW<[BWWriteResGroup3], (instregex "PSHUFBrr")>;
442def: InstRW<[BWWriteResGroup3], (instregex "PSHUFDri")>;
443def: InstRW<[BWWriteResGroup3], (instregex "PSHUFHWri")>;
444def: InstRW<[BWWriteResGroup3], (instregex "PSHUFLWri")>;
445def: InstRW<[BWWriteResGroup3], (instregex "PSLLDQri")>;
446def: InstRW<[BWWriteResGroup3], (instregex "PSRLDQri")>;
447def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHBWrr")>;
448def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHDQrr")>;
449def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHQDQrr")>;
450def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHWDrr")>;
451def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLBWrr")>;
452def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLDQrr")>;
453def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLQDQrr")>;
454def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLWDrr")>;
455def: InstRW<[BWWriteResGroup3], (instregex "SHUFPDrri")>;
456def: InstRW<[BWWriteResGroup3], (instregex "SHUFPSrri")>;
457def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPDrr")>;
458def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPSrr")>;
459def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPDrr")>;
460def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPSrr")>;
461def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDYrr")>;
462def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDrr")>;
463def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSYrr")>;
464def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSrr")>;
465def: InstRW<[BWWriteResGroup3], (instregex "VANDPDYrr")>;
466def: InstRW<[BWWriteResGroup3], (instregex "VANDPDrr")>;
467def: InstRW<[BWWriteResGroup3], (instregex "VANDPSYrr")>;
468def: InstRW<[BWWriteResGroup3], (instregex "VANDPSrr")>;
469def: InstRW<[BWWriteResGroup3], (instregex "VBROADCASTSSrr")>;
470def: InstRW<[BWWriteResGroup3], (instregex "VINSERTPSrr")>;
471def: InstRW<[BWWriteResGroup3], (instregex "VMOV64toPQIrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000472def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDYrr")>;
473def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDrr")>;
474def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSYrr")>;
475def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000476def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPYrr")>;
477def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPrr")>;
478def: InstRW<[BWWriteResGroup3], (instregex "VMOVDI2PDIrr")>;
479def: InstRW<[BWWriteResGroup3], (instregex "VMOVHLPSrr")>;
480def: InstRW<[BWWriteResGroup3], (instregex "VMOVLHPSrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000481def: InstRW<[BWWriteResGroup3], (instregex "VMOVSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000482def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPYrr")>;
483def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPrr")>;
484def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPYrr")>;
485def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000486def: InstRW<[BWWriteResGroup3], (instregex "VMOVSSrr")>;
487def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDYrr")>;
488def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDrr")>;
489def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSYrr")>;
490def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000491def: InstRW<[BWWriteResGroup3], (instregex "VORPDYrr")>;
492def: InstRW<[BWWriteResGroup3], (instregex "VORPDrr")>;
493def: InstRW<[BWWriteResGroup3], (instregex "VORPSYrr")>;
494def: InstRW<[BWWriteResGroup3], (instregex "VORPSrr")>;
495def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWYrr")>;
496def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWrr")>;
497def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBYrr")>;
498def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBrr")>;
499def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWYrr")>;
500def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWrr")>;
501def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBYrr")>;
502def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBrr")>;
503def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRYrri")>;
504def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRrri")>;
505def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWYrri")>;
506def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWrri")>;
507def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTDrr")>;
508def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTQrr")>;
509def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYri")>;
510def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYrr")>;
511def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDri")>;
512def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDrr")>;
513def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYri")>;
514def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYrr")>;
515def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSri")>;
516def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSrr")>;
517def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBDrr")>;
518def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBQrr")>;
519def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBWrr")>;
520def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXDQrr")>;
521def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWDrr")>;
522def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWQrr")>;
523def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBDrr")>;
524def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBQrr")>;
525def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBWrr")>;
526def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXDQrr")>;
527def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWDrr")>;
528def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWQrr")>;
529def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBYrr")>;
530def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBrr")>;
531def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDYri")>;
532def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDri")>;
533def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWYri")>;
534def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWri")>;
535def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWYri")>;
536def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWri")>;
537def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQYri")>;
538def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQri")>;
539def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQYri")>;
540def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQri")>;
541def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWYrr")>;
542def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWrr")>;
543def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQYrr")>;
544def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQrr")>;
545def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQYrr")>;
546def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQrr")>;
547def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDYrr")>;
548def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDrr")>;
549def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWYrr")>;
550def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWrr")>;
551def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQYrr")>;
552def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQrr")>;
553def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQYrr")>;
554def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQrr")>;
555def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDYrr")>;
556def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDrr")>;
557def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDYrri")>;
558def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDrri")>;
559def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSYrri")>;
560def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSrri")>;
561def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDYrr")>;
562def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDrr")>;
563def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSYrr")>;
564def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSrr")>;
565def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDYrr")>;
566def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDrr")>;
567def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSYrr")>;
568def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSrr")>;
569def: InstRW<[BWWriteResGroup3], (instregex "VXORPDYrr")>;
570def: InstRW<[BWWriteResGroup3], (instregex "VXORPDrr")>;
571def: InstRW<[BWWriteResGroup3], (instregex "VXORPSYrr")>;
572def: InstRW<[BWWriteResGroup3], (instregex "VXORPSrr")>;
573def: InstRW<[BWWriteResGroup3], (instregex "XORPDrr")>;
574def: InstRW<[BWWriteResGroup3], (instregex "XORPSrr")>;
575
576def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
577 let Latency = 1;
578 let NumMicroOps = 1;
579 let ResourceCycles = [1];
580}
581def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
582
583def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
584 let Latency = 1;
585 let NumMicroOps = 1;
586 let ResourceCycles = [1];
587}
588def: InstRW<[BWWriteResGroup5], (instregex "FINCSTP")>;
589def: InstRW<[BWWriteResGroup5], (instregex "FNOP")>;
590
591def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
592 let Latency = 1;
593 let NumMicroOps = 1;
594 let ResourceCycles = [1];
595}
Craig Topper1a88c502017-12-10 09:14:39 +0000596def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000597def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)rr")>;
598def: InstRW<[BWWriteResGroup6], (instregex "ADC8rr")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000599def: InstRW<[BWWriteResGroup6], (instregex "ADCX(32|64)rr")>;
600def: InstRW<[BWWriteResGroup6], (instregex "ADOX(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000601def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8")>;
602def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)rr")>;
603def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)ri8")>;
604def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)rr")>;
605def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)ri8")>;
606def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)rr")>;
607def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)ri8")>;
608def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)rr")>;
609def: InstRW<[BWWriteResGroup6], (instregex "CDQ")>;
Craig Topperf4cd9082018-01-19 05:47:32 +0000610def: InstRW<[BWWriteResGroup6], (instregex "CMOV(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000611def: InstRW<[BWWriteResGroup6], (instregex "CQO")>;
Craig Topperf4cd9082018-01-19 05:47:32 +0000612def: InstRW<[BWWriteResGroup6], (instregex "J(A|AE|B|BE|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)_1")>;
613def: InstRW<[BWWriteResGroup6], (instregex "J(A|AE|B|BE|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)_4")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000614def: InstRW<[BWWriteResGroup6], (instregex "JMP_1")>;
615def: InstRW<[BWWriteResGroup6], (instregex "JMP_4")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000616def: InstRW<[BWWriteResGroup6], (instregex "RORX(32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000617def: InstRW<[BWWriteResGroup6], (instregex "SAR(16|32|64)r1")>;
618def: InstRW<[BWWriteResGroup6], (instregex "SAR(16|32|64)ri")>;
619def: InstRW<[BWWriteResGroup6], (instregex "SAR8r1")>;
620def: InstRW<[BWWriteResGroup6], (instregex "SAR8ri")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000621def: InstRW<[BWWriteResGroup6], (instregex "SARX(32|64)rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000622def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000623def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)rr")>;
624def: InstRW<[BWWriteResGroup6], (instregex "SBB8rr")>;
Craig Topperf4cd9082018-01-19 05:47:32 +0000625def: InstRW<[BWWriteResGroup6], (instregex "SET(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000626def: InstRW<[BWWriteResGroup6], (instregex "SHL(16|32|64)r1")>;
627def: InstRW<[BWWriteResGroup6], (instregex "SHL(16|32|64)ri")>;
628def: InstRW<[BWWriteResGroup6], (instregex "SHL8r1")>;
629def: InstRW<[BWWriteResGroup6], (instregex "SHL8ri")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000630def: InstRW<[BWWriteResGroup6], (instregex "SHLX(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000631def: InstRW<[BWWriteResGroup6], (instregex "SHR(16|32|64)r1")>;
632def: InstRW<[BWWriteResGroup6], (instregex "SHR(16|32|64)ri")>;
633def: InstRW<[BWWriteResGroup6], (instregex "SHR8r1")>;
634def: InstRW<[BWWriteResGroup6], (instregex "SHR8ri")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000635def: InstRW<[BWWriteResGroup6], (instregex "SHRX(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000636
637def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
638 let Latency = 1;
639 let NumMicroOps = 1;
640 let ResourceCycles = [1];
641}
Craig Toppera42a2ba2017-12-16 18:35:31 +0000642def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr")>;
643def: InstRW<[BWWriteResGroup7], (instregex "BLSI(32|64)rr")>;
644def: InstRW<[BWWriteResGroup7], (instregex "BLSMSK(32|64)rr")>;
645def: InstRW<[BWWriteResGroup7], (instregex "BLSR(32|64)rr")>;
646def: InstRW<[BWWriteResGroup7], (instregex "BZHI(32|64)rr")>;
Craig Topper28e55382017-12-10 09:14:42 +0000647def: InstRW<[BWWriteResGroup7], (instregex "LEA(16|32|64)(_32)?r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000648def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSBrr64")>;
649def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSDrr64")>;
650def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSWrr64")>;
651def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDBirr")>;
652def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDDirr")>;
653def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDQirr")>;
654def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSBirr")>;
655def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSWirr")>;
656def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSBirr")>;
657def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSWirr")>;
658def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDWirr")>;
659def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGBirr")>;
660def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGWirr")>;
661def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQBirr")>;
662def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQDirr")>;
663def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQWirr")>;
664def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTBirr")>;
665def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTDirr")>;
666def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTWirr")>;
667def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXSWirr")>;
668def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXUBirr")>;
669def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINSWirr")>;
670def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINUBirr")>;
671def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNBrr64")>;
672def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNDrr64")>;
673def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNWrr64")>;
674def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBBirr")>;
675def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBDirr")>;
676def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBQirr")>;
677def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSBirr")>;
678def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSWirr")>;
679def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSBirr")>;
680def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSWirr")>;
681def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBWirr")>;
682def: InstRW<[BWWriteResGroup7], (instregex "PABSBrr")>;
683def: InstRW<[BWWriteResGroup7], (instregex "PABSDrr")>;
684def: InstRW<[BWWriteResGroup7], (instregex "PABSWrr")>;
685def: InstRW<[BWWriteResGroup7], (instregex "PADDBrr")>;
686def: InstRW<[BWWriteResGroup7], (instregex "PADDDrr")>;
687def: InstRW<[BWWriteResGroup7], (instregex "PADDQrr")>;
688def: InstRW<[BWWriteResGroup7], (instregex "PADDSBrr")>;
689def: InstRW<[BWWriteResGroup7], (instregex "PADDSWrr")>;
690def: InstRW<[BWWriteResGroup7], (instregex "PADDUSBrr")>;
691def: InstRW<[BWWriteResGroup7], (instregex "PADDUSWrr")>;
692def: InstRW<[BWWriteResGroup7], (instregex "PADDWrr")>;
693def: InstRW<[BWWriteResGroup7], (instregex "PAVGBrr")>;
694def: InstRW<[BWWriteResGroup7], (instregex "PAVGWrr")>;
695def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQBrr")>;
696def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQDrr")>;
697def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQQrr")>;
698def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQWrr")>;
699def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTBrr")>;
700def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTDrr")>;
701def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTWrr")>;
702def: InstRW<[BWWriteResGroup7], (instregex "PMAXSBrr")>;
703def: InstRW<[BWWriteResGroup7], (instregex "PMAXSDrr")>;
704def: InstRW<[BWWriteResGroup7], (instregex "PMAXSWrr")>;
705def: InstRW<[BWWriteResGroup7], (instregex "PMAXUBrr")>;
706def: InstRW<[BWWriteResGroup7], (instregex "PMAXUDrr")>;
707def: InstRW<[BWWriteResGroup7], (instregex "PMAXUWrr")>;
708def: InstRW<[BWWriteResGroup7], (instregex "PMINSBrr")>;
709def: InstRW<[BWWriteResGroup7], (instregex "PMINSDrr")>;
710def: InstRW<[BWWriteResGroup7], (instregex "PMINSWrr")>;
711def: InstRW<[BWWriteResGroup7], (instregex "PMINUBrr")>;
712def: InstRW<[BWWriteResGroup7], (instregex "PMINUDrr")>;
713def: InstRW<[BWWriteResGroup7], (instregex "PMINUWrr")>;
714def: InstRW<[BWWriteResGroup7], (instregex "PSIGNBrr128")>;
715def: InstRW<[BWWriteResGroup7], (instregex "PSIGNDrr128")>;
716def: InstRW<[BWWriteResGroup7], (instregex "PSIGNWrr128")>;
717def: InstRW<[BWWriteResGroup7], (instregex "PSUBBrr")>;
718def: InstRW<[BWWriteResGroup7], (instregex "PSUBDrr")>;
719def: InstRW<[BWWriteResGroup7], (instregex "PSUBQrr")>;
720def: InstRW<[BWWriteResGroup7], (instregex "PSUBSBrr")>;
721def: InstRW<[BWWriteResGroup7], (instregex "PSUBSWrr")>;
722def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSBrr")>;
723def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSWrr")>;
724def: InstRW<[BWWriteResGroup7], (instregex "PSUBWrr")>;
725def: InstRW<[BWWriteResGroup7], (instregex "VPABSBYrr")>;
726def: InstRW<[BWWriteResGroup7], (instregex "VPABSBrr")>;
727def: InstRW<[BWWriteResGroup7], (instregex "VPABSDYrr")>;
728def: InstRW<[BWWriteResGroup7], (instregex "VPABSDrr")>;
729def: InstRW<[BWWriteResGroup7], (instregex "VPABSWYrr")>;
730def: InstRW<[BWWriteResGroup7], (instregex "VPABSWrr")>;
731def: InstRW<[BWWriteResGroup7], (instregex "VPADDBYrr")>;
732def: InstRW<[BWWriteResGroup7], (instregex "VPADDBrr")>;
733def: InstRW<[BWWriteResGroup7], (instregex "VPADDDYrr")>;
734def: InstRW<[BWWriteResGroup7], (instregex "VPADDDrr")>;
735def: InstRW<[BWWriteResGroup7], (instregex "VPADDQYrr")>;
736def: InstRW<[BWWriteResGroup7], (instregex "VPADDQrr")>;
737def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBYrr")>;
738def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBrr")>;
739def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWYrr")>;
740def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWrr")>;
741def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBYrr")>;
742def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBrr")>;
743def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWYrr")>;
744def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWrr")>;
745def: InstRW<[BWWriteResGroup7], (instregex "VPADDWYrr")>;
746def: InstRW<[BWWriteResGroup7], (instregex "VPADDWrr")>;
747def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBYrr")>;
748def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBrr")>;
749def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWYrr")>;
750def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWrr")>;
751def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBYrr")>;
752def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBrr")>;
753def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDYrr")>;
754def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDrr")>;
755def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQYrr")>;
756def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQrr")>;
757def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWYrr")>;
758def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWrr")>;
759def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBYrr")>;
760def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBrr")>;
761def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDYrr")>;
762def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDrr")>;
763def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWYrr")>;
764def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWrr")>;
765def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBYrr")>;
766def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBrr")>;
767def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDYrr")>;
768def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDrr")>;
769def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWYrr")>;
770def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWrr")>;
771def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBYrr")>;
772def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBrr")>;
773def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDYrr")>;
774def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDrr")>;
775def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWYrr")>;
776def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWrr")>;
777def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBYrr")>;
778def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBrr")>;
779def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDYrr")>;
780def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDrr")>;
781def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWYrr")>;
782def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWrr")>;
783def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBYrr")>;
784def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBrr")>;
785def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDYrr")>;
786def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDrr")>;
787def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWYrr")>;
788def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWrr")>;
789def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBYrr256")>;
790def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBrr128")>;
791def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDYrr256")>;
792def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDrr128")>;
793def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWYrr256")>;
794def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWrr128")>;
795def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBYrr")>;
796def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBrr")>;
797def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDYrr")>;
798def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDrr")>;
799def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQYrr")>;
800def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQrr")>;
801def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBYrr")>;
802def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBrr")>;
803def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWYrr")>;
804def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWrr")>;
805def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBYrr")>;
806def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBrr")>;
807def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWYrr")>;
808def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWrr")>;
809def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWYrr")>;
810def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWrr")>;
811
812def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
813 let Latency = 1;
814 let NumMicroOps = 1;
815 let ResourceCycles = [1];
816}
817def: InstRW<[BWWriteResGroup8], (instregex "BLENDPDrri")>;
818def: InstRW<[BWWriteResGroup8], (instregex "BLENDPSrri")>;
819def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVD64from64rr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000820def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000821def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDNirr")>;
822def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDirr")>;
823def: InstRW<[BWWriteResGroup8], (instregex "MMX_PORirr")>;
824def: InstRW<[BWWriteResGroup8], (instregex "MMX_PXORirr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000825def: InstRW<[BWWriteResGroup8], (instregex "MOVDQArr")>;
826def: InstRW<[BWWriteResGroup8], (instregex "MOVDQUrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000827def: InstRW<[BWWriteResGroup8], (instregex "MOVPQI2QIrr")>;
828def: InstRW<[BWWriteResGroup8], (instregex "PANDNrr")>;
829def: InstRW<[BWWriteResGroup8], (instregex "PANDrr")>;
830def: InstRW<[BWWriteResGroup8], (instregex "PORrr")>;
831def: InstRW<[BWWriteResGroup8], (instregex "PXORrr")>;
832def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDYrri")>;
833def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDrri")>;
834def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSYrri")>;
835def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSrri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000836def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQAYrr")>;
837def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQArr")>;
838def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUYrr")>;
839def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000840def: InstRW<[BWWriteResGroup8], (instregex "VMOVPQI2QIrr")>;
841def: InstRW<[BWWriteResGroup8], (instregex "VMOVZPQILo2PQIrr")>;
842def: InstRW<[BWWriteResGroup8], (instregex "VPANDNYrr")>;
843def: InstRW<[BWWriteResGroup8], (instregex "VPANDNrr")>;
844def: InstRW<[BWWriteResGroup8], (instregex "VPANDYrr")>;
845def: InstRW<[BWWriteResGroup8], (instregex "VPANDrr")>;
846def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDYrri")>;
847def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDrri")>;
848def: InstRW<[BWWriteResGroup8], (instregex "VPORYrr")>;
849def: InstRW<[BWWriteResGroup8], (instregex "VPORrr")>;
850def: InstRW<[BWWriteResGroup8], (instregex "VPXORYrr")>;
851def: InstRW<[BWWriteResGroup8], (instregex "VPXORrr")>;
852
853def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
854 let Latency = 1;
855 let NumMicroOps = 1;
856 let ResourceCycles = [1];
857}
Craig Topper1a88c502017-12-10 09:14:39 +0000858def: InstRW<[BWWriteResGroup9], (instregex "ADD(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000859def: InstRW<[BWWriteResGroup9], (instregex "ADD(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000860def: InstRW<[BWWriteResGroup9], (instregex "ADD8i8")>;
861def: InstRW<[BWWriteResGroup9], (instregex "ADD8ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000862def: InstRW<[BWWriteResGroup9], (instregex "ADD8rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000863def: InstRW<[BWWriteResGroup9], (instregex "AND(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000864def: InstRW<[BWWriteResGroup9], (instregex "AND(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000865def: InstRW<[BWWriteResGroup9], (instregex "AND8i8")>;
866def: InstRW<[BWWriteResGroup9], (instregex "AND8ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000867def: InstRW<[BWWriteResGroup9], (instregex "AND8rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000868def: InstRW<[BWWriteResGroup9], (instregex "CBW")>;
869def: InstRW<[BWWriteResGroup9], (instregex "CLC")>;
870def: InstRW<[BWWriteResGroup9], (instregex "CMC")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000871def: InstRW<[BWWriteResGroup9], (instregex "CMP(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000872def: InstRW<[BWWriteResGroup9], (instregex "CMP(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000873def: InstRW<[BWWriteResGroup9], (instregex "CMP8i8")>;
874def: InstRW<[BWWriteResGroup9], (instregex "CMP8ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000875def: InstRW<[BWWriteResGroup9], (instregex "CMP8rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000876def: InstRW<[BWWriteResGroup9], (instregex "CWDE")>;
877def: InstRW<[BWWriteResGroup9], (instregex "DEC(16|32|64)r")>;
878def: InstRW<[BWWriteResGroup9], (instregex "DEC8r")>;
879def: InstRW<[BWWriteResGroup9], (instregex "INC(16|32|64)r")>;
880def: InstRW<[BWWriteResGroup9], (instregex "INC8r")>;
881def: InstRW<[BWWriteResGroup9], (instregex "LAHF")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000882def: InstRW<[BWWriteResGroup9], (instregex "MOV(16|32|64)rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000883def: InstRW<[BWWriteResGroup9], (instregex "MOV8ri(_alt)?")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000884def: InstRW<[BWWriteResGroup9], (instregex "MOV8rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000885def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr16")>;
886def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr32")>;
887def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr8")>;
888def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr16")>;
889def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr8")>;
890def: InstRW<[BWWriteResGroup9], (instregex "NEG(16|32|64)r")>;
891def: InstRW<[BWWriteResGroup9], (instregex "NEG8r")>;
892def: InstRW<[BWWriteResGroup9], (instregex "NOOP")>;
893def: InstRW<[BWWriteResGroup9], (instregex "NOT(16|32|64)r")>;
894def: InstRW<[BWWriteResGroup9], (instregex "NOT8r")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000895def: InstRW<[BWWriteResGroup9], (instregex "OR(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000896def: InstRW<[BWWriteResGroup9], (instregex "OR(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000897def: InstRW<[BWWriteResGroup9], (instregex "OR8i8")>;
898def: InstRW<[BWWriteResGroup9], (instregex "OR8ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000899def: InstRW<[BWWriteResGroup9], (instregex "OR8rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000900def: InstRW<[BWWriteResGroup9], (instregex "SAHF")>;
901def: InstRW<[BWWriteResGroup9], (instregex "SGDT64m")>;
902def: InstRW<[BWWriteResGroup9], (instregex "SIDT64m")>;
903def: InstRW<[BWWriteResGroup9], (instregex "SLDT64m")>;
904def: InstRW<[BWWriteResGroup9], (instregex "SMSW16m")>;
905def: InstRW<[BWWriteResGroup9], (instregex "STC")>;
906def: InstRW<[BWWriteResGroup9], (instregex "STRm")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000907def: InstRW<[BWWriteResGroup9], (instregex "SUB(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000908def: InstRW<[BWWriteResGroup9], (instregex "SUB(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000909def: InstRW<[BWWriteResGroup9], (instregex "SUB8i8")>;
910def: InstRW<[BWWriteResGroup9], (instregex "SUB8ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000911def: InstRW<[BWWriteResGroup9], (instregex "SUB8rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000912def: InstRW<[BWWriteResGroup9], (instregex "SYSCALL")>;
913def: InstRW<[BWWriteResGroup9], (instregex "TEST(16|32|64)rr")>;
914def: InstRW<[BWWriteResGroup9], (instregex "TEST8i8")>;
915def: InstRW<[BWWriteResGroup9], (instregex "TEST8ri")>;
916def: InstRW<[BWWriteResGroup9], (instregex "TEST8rr")>;
917def: InstRW<[BWWriteResGroup9], (instregex "XCHG(16|32|64)rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000918def: InstRW<[BWWriteResGroup9], (instregex "XOR(16|32|64)ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000919def: InstRW<[BWWriteResGroup9], (instregex "XOR(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000920def: InstRW<[BWWriteResGroup9], (instregex "XOR8i8")>;
921def: InstRW<[BWWriteResGroup9], (instregex "XOR8ri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000922def: InstRW<[BWWriteResGroup9], (instregex "XOR8rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000923
924def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
925 let Latency = 1;
926 let NumMicroOps = 2;
927 let ResourceCycles = [1,1];
928}
929def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm")>;
930def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64from64rm")>;
931def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64mr")>;
932def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVNTQmr")>;
933def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVQ64mr")>;
934def: InstRW<[BWWriteResGroup10], (instregex "MOV(16|32|64)mr")>;
935def: InstRW<[BWWriteResGroup10], (instregex "MOV8mi")>;
936def: InstRW<[BWWriteResGroup10], (instregex "MOV8mr")>;
937def: InstRW<[BWWriteResGroup10], (instregex "MOVAPDmr")>;
938def: InstRW<[BWWriteResGroup10], (instregex "MOVAPSmr")>;
939def: InstRW<[BWWriteResGroup10], (instregex "MOVDQAmr")>;
940def: InstRW<[BWWriteResGroup10], (instregex "MOVDQUmr")>;
941def: InstRW<[BWWriteResGroup10], (instregex "MOVHPDmr")>;
942def: InstRW<[BWWriteResGroup10], (instregex "MOVHPSmr")>;
943def: InstRW<[BWWriteResGroup10], (instregex "MOVLPDmr")>;
944def: InstRW<[BWWriteResGroup10], (instregex "MOVLPSmr")>;
945def: InstRW<[BWWriteResGroup10], (instregex "MOVNTDQmr")>;
946def: InstRW<[BWWriteResGroup10], (instregex "MOVNTI_64mr")>;
947def: InstRW<[BWWriteResGroup10], (instregex "MOVNTImr")>;
948def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPDmr")>;
949def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPSmr")>;
950def: InstRW<[BWWriteResGroup10], (instregex "MOVPDI2DImr")>;
951def: InstRW<[BWWriteResGroup10], (instregex "MOVPQI2QImr")>;
952def: InstRW<[BWWriteResGroup10], (instregex "MOVPQIto64mr")>;
Craig Topper90c9c152017-12-10 09:14:44 +0000953def: InstRW<[BWWriteResGroup10], (instregex "MOVSDmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000954def: InstRW<[BWWriteResGroup10], (instregex "MOVSSmr")>;
955def: InstRW<[BWWriteResGroup10], (instregex "MOVUPDmr")>;
956def: InstRW<[BWWriteResGroup10], (instregex "MOVUPSmr")>;
957def: InstRW<[BWWriteResGroup10], (instregex "ST_FP32m")>;
958def: InstRW<[BWWriteResGroup10], (instregex "ST_FP64m")>;
959def: InstRW<[BWWriteResGroup10], (instregex "ST_FP80m")>;
960def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTF128mr")>;
961def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTI128mr")>;
962def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDYmr")>;
963def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDmr")>;
964def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSYmr")>;
965def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSmr")>;
966def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAYmr")>;
967def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAmr")>;
968def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUYmr")>;
969def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUmr")>;
970def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPDmr")>;
971def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPSmr")>;
972def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPDmr")>;
973def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPSmr")>;
974def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQYmr")>;
975def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQmr")>;
976def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDYmr")>;
977def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDmr")>;
978def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSYmr")>;
979def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSmr")>;
980def: InstRW<[BWWriteResGroup10], (instregex "VMOVPDI2DImr")>;
981def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQI2QImr")>;
982def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQIto64mr")>;
983def: InstRW<[BWWriteResGroup10], (instregex "VMOVSDmr")>;
984def: InstRW<[BWWriteResGroup10], (instregex "VMOVSSmr")>;
985def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDYmr")>;
986def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDmr")>;
987def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSYmr")>;
988def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSmr")>;
989
990def BWWriteResGroup11 : SchedWriteRes<[BWPort5]> {
991 let Latency = 2;
992 let NumMicroOps = 2;
993 let ResourceCycles = [2];
994}
995def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPDrr0")>;
996def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPSrr0")>;
997def: InstRW<[BWWriteResGroup11], (instregex "MMX_PINSRWirri")>;
998def: InstRW<[BWWriteResGroup11], (instregex "PBLENDVBrr0")>;
999def: InstRW<[BWWriteResGroup11], (instregex "PINSRBrr")>;
1000def: InstRW<[BWWriteResGroup11], (instregex "PINSRDrr")>;
1001def: InstRW<[BWWriteResGroup11], (instregex "PINSRQrr")>;
1002def: InstRW<[BWWriteResGroup11], (instregex "PINSRWrri")>;
1003def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDYrr")>;
1004def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDrr")>;
1005def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSYrr")>;
1006def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSrr")>;
1007def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBYrr")>;
1008def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBrr")>;
1009def: InstRW<[BWWriteResGroup11], (instregex "VPINSRBrr")>;
1010def: InstRW<[BWWriteResGroup11], (instregex "VPINSRDrr")>;
1011def: InstRW<[BWWriteResGroup11], (instregex "VPINSRQrr")>;
1012def: InstRW<[BWWriteResGroup11], (instregex "VPINSRWrri")>;
1013
1014def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
1015 let Latency = 2;
1016 let NumMicroOps = 2;
1017 let ResourceCycles = [2];
1018}
1019def: InstRW<[BWWriteResGroup12], (instregex "FDECSTP")>;
1020
1021def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
1022 let Latency = 2;
1023 let NumMicroOps = 2;
1024 let ResourceCycles = [2];
1025}
1026def: InstRW<[BWWriteResGroup13], (instregex "ROL(16|32|64)r1")>;
1027def: InstRW<[BWWriteResGroup13], (instregex "ROL(16|32|64)ri")>;
1028def: InstRW<[BWWriteResGroup13], (instregex "ROL8r1")>;
1029def: InstRW<[BWWriteResGroup13], (instregex "ROL8ri")>;
1030def: InstRW<[BWWriteResGroup13], (instregex "ROR(16|32|64)r1")>;
1031def: InstRW<[BWWriteResGroup13], (instregex "ROR(16|32|64)ri")>;
1032def: InstRW<[BWWriteResGroup13], (instregex "ROR8r1")>;
1033def: InstRW<[BWWriteResGroup13], (instregex "ROR8ri")>;
1034
1035def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
1036 let Latency = 2;
1037 let NumMicroOps = 2;
1038 let ResourceCycles = [2];
1039}
1040def: InstRW<[BWWriteResGroup14], (instregex "LFENCE")>;
1041def: InstRW<[BWWriteResGroup14], (instregex "MFENCE")>;
1042def: InstRW<[BWWriteResGroup14], (instregex "WAIT")>;
1043def: InstRW<[BWWriteResGroup14], (instregex "XGETBV")>;
1044
1045def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
1046 let Latency = 2;
1047 let NumMicroOps = 2;
1048 let ResourceCycles = [1,1];
1049}
1050def: InstRW<[BWWriteResGroup15], (instregex "CVTPS2PDrr")>;
1051def: InstRW<[BWWriteResGroup15], (instregex "CVTSS2SDrr")>;
1052def: InstRW<[BWWriteResGroup15], (instregex "EXTRACTPSrr")>;
1053def: InstRW<[BWWriteResGroup15], (instregex "MMX_PEXTRWirri")>;
1054def: InstRW<[BWWriteResGroup15], (instregex "PEXTRBrr")>;
1055def: InstRW<[BWWriteResGroup15], (instregex "PEXTRDrr")>;
1056def: InstRW<[BWWriteResGroup15], (instregex "PEXTRQrr")>;
1057def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWri")>;
1058def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWrr_REV")>;
1059def: InstRW<[BWWriteResGroup15], (instregex "PSLLDrr")>;
1060def: InstRW<[BWWriteResGroup15], (instregex "PSLLQrr")>;
1061def: InstRW<[BWWriteResGroup15], (instregex "PSLLWrr")>;
1062def: InstRW<[BWWriteResGroup15], (instregex "PSRADrr")>;
1063def: InstRW<[BWWriteResGroup15], (instregex "PSRAWrr")>;
1064def: InstRW<[BWWriteResGroup15], (instregex "PSRLDrr")>;
1065def: InstRW<[BWWriteResGroup15], (instregex "PSRLQrr")>;
1066def: InstRW<[BWWriteResGroup15], (instregex "PSRLWrr")>;
1067def: InstRW<[BWWriteResGroup15], (instregex "PTESTrr")>;
1068def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSYrr")>;
1069def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSrr")>;
1070def: InstRW<[BWWriteResGroup15], (instregex "VCVTPS2PDrr")>;
1071def: InstRW<[BWWriteResGroup15], (instregex "VCVTSS2SDrr")>;
1072def: InstRW<[BWWriteResGroup15], (instregex "VEXTRACTPSrr")>;
1073def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRBrr")>;
1074def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRDrr")>;
1075def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRQrr")>;
1076def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWri")>;
1077def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWrr_REV")>;
1078def: InstRW<[BWWriteResGroup15], (instregex "VPSLLDrr")>;
1079def: InstRW<[BWWriteResGroup15], (instregex "VPSLLQrr")>;
1080def: InstRW<[BWWriteResGroup15], (instregex "VPSLLWrr")>;
1081def: InstRW<[BWWriteResGroup15], (instregex "VPSRADrr")>;
1082def: InstRW<[BWWriteResGroup15], (instregex "VPSRAWrr")>;
1083def: InstRW<[BWWriteResGroup15], (instregex "VPSRLDrr")>;
1084def: InstRW<[BWWriteResGroup15], (instregex "VPSRLQrr")>;
1085def: InstRW<[BWWriteResGroup15], (instregex "VPSRLWrr")>;
1086def: InstRW<[BWWriteResGroup15], (instregex "VPTESTrr")>;
1087
1088def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
1089 let Latency = 2;
1090 let NumMicroOps = 2;
1091 let ResourceCycles = [1,1];
1092}
1093def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
1094
1095def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
1096 let Latency = 2;
1097 let NumMicroOps = 2;
1098 let ResourceCycles = [1,1];
1099}
1100def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
1101
1102def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
1103 let Latency = 2;
1104 let NumMicroOps = 2;
1105 let ResourceCycles = [1,1];
1106}
1107def: InstRW<[BWWriteResGroup18], (instregex "SFENCE")>;
1108
1109def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
1110 let Latency = 2;
1111 let NumMicroOps = 2;
1112 let ResourceCycles = [1,1];
1113}
Craig Toppera42a2ba2017-12-16 18:35:31 +00001114def: InstRW<[BWWriteResGroup19], (instregex "BEXTR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001115def: InstRW<[BWWriteResGroup19], (instregex "BSWAP(16|32|64)r")>;
1116
1117def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
1118 let Latency = 2;
1119 let NumMicroOps = 2;
1120 let ResourceCycles = [1,1];
1121}
1122def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8")>;
1123def: InstRW<[BWWriteResGroup20], (instregex "ADC8ri")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001124def: InstRW<[BWWriteResGroup20], (instregex "CMOV(A|BE)(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001125def: InstRW<[BWWriteResGroup20], (instregex "CWD")>;
1126def: InstRW<[BWWriteResGroup20], (instregex "JRCXZ")>;
1127def: InstRW<[BWWriteResGroup20], (instregex "SBB8i8")>;
1128def: InstRW<[BWWriteResGroup20], (instregex "SBB8ri")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001129def: InstRW<[BWWriteResGroup20], (instregex "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001130
1131def BWWriteResGroup21 : SchedWriteRes<[BWPort4,BWPort5,BWPort237]> {
1132 let Latency = 2;
1133 let NumMicroOps = 3;
1134 let ResourceCycles = [1,1,1];
1135}
1136def: InstRW<[BWWriteResGroup21], (instregex "EXTRACTPSmr")>;
1137def: InstRW<[BWWriteResGroup21], (instregex "PEXTRBmr")>;
1138def: InstRW<[BWWriteResGroup21], (instregex "PEXTRDmr")>;
1139def: InstRW<[BWWriteResGroup21], (instregex "PEXTRQmr")>;
1140def: InstRW<[BWWriteResGroup21], (instregex "PEXTRWmr")>;
1141def: InstRW<[BWWriteResGroup21], (instregex "STMXCSR")>;
1142def: InstRW<[BWWriteResGroup21], (instregex "VEXTRACTPSmr")>;
1143def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRBmr")>;
1144def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRDmr")>;
1145def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRQmr")>;
1146def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRWmr")>;
1147def: InstRW<[BWWriteResGroup21], (instregex "VSTMXCSR")>;
1148
1149def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
1150 let Latency = 2;
1151 let NumMicroOps = 3;
1152 let ResourceCycles = [1,1,1];
1153}
1154def: InstRW<[BWWriteResGroup22], (instregex "FNSTCW16m")>;
1155
1156def BWWriteResGroup23 : SchedWriteRes<[BWPort4,BWPort237,BWPort06]> {
1157 let Latency = 2;
1158 let NumMicroOps = 3;
1159 let ResourceCycles = [1,1,1];
1160}
Craig Topperf4cd9082018-01-19 05:47:32 +00001161def: InstRW<[BWWriteResGroup23], (instregex "SET(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001162
1163def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
1164 let Latency = 2;
1165 let NumMicroOps = 3;
1166 let ResourceCycles = [1,1,1];
1167}
1168def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
1169
1170def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1171 let Latency = 2;
1172 let NumMicroOps = 3;
1173 let ResourceCycles = [1,1,1];
1174}
Craig Topper391c6f92017-12-10 01:24:08 +00001175def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)r(mr)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001176def: InstRW<[BWWriteResGroup25], (instregex "PUSH64i8")>;
1177def: InstRW<[BWWriteResGroup25], (instregex "STOSB")>;
1178def: InstRW<[BWWriteResGroup25], (instregex "STOSL")>;
1179def: InstRW<[BWWriteResGroup25], (instregex "STOSQ")>;
1180def: InstRW<[BWWriteResGroup25], (instregex "STOSW")>;
1181
1182def BWWriteResGroup26 : SchedWriteRes<[BWPort0]> {
1183 let Latency = 3;
1184 let NumMicroOps = 1;
1185 let ResourceCycles = [1];
1186}
1187def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPDrr")>;
1188def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPSrr")>;
1189def: InstRW<[BWWriteResGroup26], (instregex "PMOVMSKBrr")>;
1190def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDYrr")>;
1191def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDrr")>;
1192def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSYrr")>;
1193def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSrr")>;
1194def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBYrr")>;
1195def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBrr")>;
1196
1197def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
1198 let Latency = 3;
1199 let NumMicroOps = 1;
1200 let ResourceCycles = [1];
1201}
1202def: InstRW<[BWWriteResGroup27], (instregex "ADDPDrr")>;
1203def: InstRW<[BWWriteResGroup27], (instregex "ADDPSrr")>;
1204def: InstRW<[BWWriteResGroup27], (instregex "ADDSDrr")>;
1205def: InstRW<[BWWriteResGroup27], (instregex "ADDSSrr")>;
1206def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPDrr")>;
1207def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPSrr")>;
1208def: InstRW<[BWWriteResGroup27], (instregex "ADD_FPrST0")>;
1209def: InstRW<[BWWriteResGroup27], (instregex "ADD_FST0r")>;
1210def: InstRW<[BWWriteResGroup27], (instregex "ADD_FrST0")>;
1211def: InstRW<[BWWriteResGroup27], (instregex "BSF(16|32|64)rr")>;
1212def: InstRW<[BWWriteResGroup27], (instregex "BSR(16|32|64)rr")>;
1213def: InstRW<[BWWriteResGroup27], (instregex "CMPPDrri")>;
1214def: InstRW<[BWWriteResGroup27], (instregex "CMPPSrri")>;
Craig Topper6c659102017-12-10 09:14:37 +00001215def: InstRW<[BWWriteResGroup27], (instregex "CMPSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001216def: InstRW<[BWWriteResGroup27], (instregex "CMPSSrr")>;
1217def: InstRW<[BWWriteResGroup27], (instregex "COMISDrr")>;
1218def: InstRW<[BWWriteResGroup27], (instregex "COMISSrr")>;
1219def: InstRW<[BWWriteResGroup27], (instregex "CVTDQ2PSrr")>;
1220def: InstRW<[BWWriteResGroup27], (instregex "CVTPS2DQrr")>;
1221def: InstRW<[BWWriteResGroup27], (instregex "CVTTPS2DQrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001222def: InstRW<[BWWriteResGroup27], (instregex "IMUL(32|64)rr(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001223def: InstRW<[BWWriteResGroup27], (instregex "IMUL8r")>;
1224def: InstRW<[BWWriteResGroup27], (instregex "LZCNT(16|32|64)rr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001225def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)PDrr")>;
1226def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)PSrr")>;
1227def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)SDrr")>;
1228def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)SSrr")>;
1229def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)PDrr")>;
1230def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)PSrr")>;
1231def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)SDrr")>;
1232def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001233def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr")>;
1234def: InstRW<[BWWriteResGroup27], (instregex "MUL8r")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00001235def: InstRW<[BWWriteResGroup27], (instregex "PDEP(32|64)rr")>;
1236def: InstRW<[BWWriteResGroup27], (instregex "PEXT(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001237def: InstRW<[BWWriteResGroup27], (instregex "POPCNT(16|32|64)rr")>;
1238def: InstRW<[BWWriteResGroup27], (instregex "SHLD(16|32|64)rri8")>;
1239def: InstRW<[BWWriteResGroup27], (instregex "SHRD(16|32|64)rri8")>;
1240def: InstRW<[BWWriteResGroup27], (instregex "SUBPDrr")>;
1241def: InstRW<[BWWriteResGroup27], (instregex "SUBPSrr")>;
1242def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FPrST0")>;
1243def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FST0r")>;
1244def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FrST0")>;
1245def: InstRW<[BWWriteResGroup27], (instregex "SUBSDrr")>;
1246def: InstRW<[BWWriteResGroup27], (instregex "SUBSSrr")>;
1247def: InstRW<[BWWriteResGroup27], (instregex "SUB_FPrST0")>;
1248def: InstRW<[BWWriteResGroup27], (instregex "SUB_FST0r")>;
1249def: InstRW<[BWWriteResGroup27], (instregex "SUB_FrST0")>;
1250def: InstRW<[BWWriteResGroup27], (instregex "TZCNT(16|32|64)rr")>;
1251def: InstRW<[BWWriteResGroup27], (instregex "UCOMISDrr")>;
1252def: InstRW<[BWWriteResGroup27], (instregex "UCOMISSrr")>;
1253def: InstRW<[BWWriteResGroup27], (instregex "VADDPDYrr")>;
1254def: InstRW<[BWWriteResGroup27], (instregex "VADDPDrr")>;
1255def: InstRW<[BWWriteResGroup27], (instregex "VADDPSYrr")>;
1256def: InstRW<[BWWriteResGroup27], (instregex "VADDPSrr")>;
1257def: InstRW<[BWWriteResGroup27], (instregex "VADDSDrr")>;
1258def: InstRW<[BWWriteResGroup27], (instregex "VADDSSrr")>;
1259def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDYrr")>;
1260def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDrr")>;
1261def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSYrr")>;
1262def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSrr")>;
1263def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDYrri")>;
1264def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDrri")>;
1265def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSYrri")>;
1266def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSrri")>;
1267def: InstRW<[BWWriteResGroup27], (instregex "VCMPSDrr")>;
1268def: InstRW<[BWWriteResGroup27], (instregex "VCMPSSrr")>;
1269def: InstRW<[BWWriteResGroup27], (instregex "VCOMISDrr")>;
1270def: InstRW<[BWWriteResGroup27], (instregex "VCOMISSrr")>;
1271def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSYrr")>;
1272def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSrr")>;
1273def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQYrr")>;
1274def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQrr")>;
1275def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQYrr")>;
1276def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001277def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PDYrr")>;
1278def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PDrr")>;
1279def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PSYrr")>;
1280def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PSrr")>;
1281def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)SDrr")>;
1282def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)SSrr")>;
1283def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PDYrr")>;
1284def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PDrr")>;
1285def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PSYrr")>;
1286def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PSrr")>;
1287def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)SDrr")>;
1288def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001289def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDYrr")>;
1290def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDrr")>;
1291def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSYrr")>;
1292def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSrr")>;
1293def: InstRW<[BWWriteResGroup27], (instregex "VSUBSDrr")>;
1294def: InstRW<[BWWriteResGroup27], (instregex "VSUBSSrr")>;
1295def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISDrr")>;
1296def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISSrr")>;
1297
1298def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
1299 let Latency = 3;
1300 let NumMicroOps = 2;
1301 let ResourceCycles = [1,1];
1302}
Craig Topper391c6f92017-12-10 01:24:08 +00001303def: InstRW<[BWWriteResGroup27_16], (instregex "IMUL16rr(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001304
1305def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
1306 let Latency = 3;
1307 let NumMicroOps = 1;
1308 let ResourceCycles = [1];
1309}
1310def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSDYrr")>;
1311def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSSYrr")>;
1312def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTF128rr")>;
1313def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTI128rr")>;
1314def: InstRW<[BWWriteResGroup28], (instregex "VINSERTF128rr")>;
1315def: InstRW<[BWWriteResGroup28], (instregex "VINSERTI128rr")>;
1316def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBYrr")>;
1317def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr")>;
1318def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTDYrr")>;
1319def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTQYrr")>;
1320def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWYrr")>;
1321def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWrr")>;
1322def: InstRW<[BWWriteResGroup28], (instregex "VPERM2F128rr")>;
1323def: InstRW<[BWWriteResGroup28], (instregex "VPERM2I128rr")>;
1324def: InstRW<[BWWriteResGroup28], (instregex "VPERMDYrr")>;
1325def: InstRW<[BWWriteResGroup28], (instregex "VPERMPDYri")>;
1326def: InstRW<[BWWriteResGroup28], (instregex "VPERMPSYrr")>;
1327def: InstRW<[BWWriteResGroup28], (instregex "VPERMQYri")>;
1328def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBDYrr")>;
1329def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBQYrr")>;
1330def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBWYrr")>;
1331def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXDQYrr")>;
1332def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWDYrr")>;
1333def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWQYrr")>;
1334def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBDYrr")>;
1335def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBQYrr")>;
1336def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBWYrr")>;
1337def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXDQYrr")>;
1338def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWDYrr")>;
1339def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWQYrr")>;
1340
1341def BWWriteResGroup29 : SchedWriteRes<[BWPort01]> {
1342 let Latency = 3;
1343 let NumMicroOps = 1;
1344 let ResourceCycles = [1];
1345}
1346def: InstRW<[BWWriteResGroup29], (instregex "MULPDrr")>;
1347def: InstRW<[BWWriteResGroup29], (instregex "MULPSrr")>;
1348def: InstRW<[BWWriteResGroup29], (instregex "MULSDrr")>;
1349def: InstRW<[BWWriteResGroup29], (instregex "MULSSrr")>;
1350def: InstRW<[BWWriteResGroup29], (instregex "VMULPDYrr")>;
1351def: InstRW<[BWWriteResGroup29], (instregex "VMULPDrr")>;
1352def: InstRW<[BWWriteResGroup29], (instregex "VMULPSYrr")>;
1353def: InstRW<[BWWriteResGroup29], (instregex "VMULPSrr")>;
1354def: InstRW<[BWWriteResGroup29], (instregex "VMULSDrr")>;
1355def: InstRW<[BWWriteResGroup29], (instregex "VMULSSrr")>;
1356
1357def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
1358 let Latency = 3;
1359 let NumMicroOps = 3;
1360 let ResourceCycles = [3];
1361}
1362def: InstRW<[BWWriteResGroup30], (instregex "XADD(16|32|64)rr")>;
1363def: InstRW<[BWWriteResGroup30], (instregex "XADD8rr")>;
1364def: InstRW<[BWWriteResGroup30], (instregex "XCHG8rr")>;
1365
1366def BWWriteResGroup31 : SchedWriteRes<[BWPort0,BWPort5]> {
1367 let Latency = 3;
1368 let NumMicroOps = 3;
1369 let ResourceCycles = [2,1];
1370}
1371def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDYrr")>;
1372def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDrr")>;
1373def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDYrr")>;
1374def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDrr")>;
1375def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDYrr")>;
1376def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDrr")>;
1377
1378def BWWriteResGroup32 : SchedWriteRes<[BWPort5,BWPort15]> {
1379 let Latency = 3;
1380 let NumMicroOps = 3;
1381 let ResourceCycles = [2,1];
1382}
1383def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDSWrr64")>;
1384def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDWrr64")>;
1385def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDrr64")>;
1386def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBDrr64")>;
1387def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBSWrr64")>;
1388def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBWrr64")>;
1389def: InstRW<[BWWriteResGroup32], (instregex "PHADDDrr")>;
1390def: InstRW<[BWWriteResGroup32], (instregex "PHADDSWrr128")>;
1391def: InstRW<[BWWriteResGroup32], (instregex "PHADDWrr")>;
1392def: InstRW<[BWWriteResGroup32], (instregex "PHSUBDrr")>;
1393def: InstRW<[BWWriteResGroup32], (instregex "PHSUBSWrr128")>;
1394def: InstRW<[BWWriteResGroup32], (instregex "PHSUBWrr")>;
1395def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDYrr")>;
1396def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDrr")>;
1397def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr128")>;
1398def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr256")>;
1399def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWYrr")>;
1400def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWrr")>;
1401def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDYrr")>;
1402def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDrr")>;
1403def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr128")>;
1404def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr256")>;
1405def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWYrr")>;
1406def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWrr")>;
1407
1408def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
1409 let Latency = 3;
1410 let NumMicroOps = 3;
1411 let ResourceCycles = [2,1];
1412}
1413def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr")>;
1414def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSWBirr")>;
1415def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKUSWBirr")>;
1416
1417def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
1418 let Latency = 3;
1419 let NumMicroOps = 3;
1420 let ResourceCycles = [1,2];
1421}
1422def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
1423
1424def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
1425 let Latency = 3;
1426 let NumMicroOps = 3;
1427 let ResourceCycles = [1,2];
1428}
1429def: InstRW<[BWWriteResGroup35], (instregex "RCL(16|32|64)r1")>;
1430def: InstRW<[BWWriteResGroup35], (instregex "RCL(16|32|64)ri")>;
1431def: InstRW<[BWWriteResGroup35], (instregex "RCL8r1")>;
1432def: InstRW<[BWWriteResGroup35], (instregex "RCL8ri")>;
1433def: InstRW<[BWWriteResGroup35], (instregex "RCR(16|32|64)r1")>;
1434def: InstRW<[BWWriteResGroup35], (instregex "RCR(16|32|64)ri")>;
1435def: InstRW<[BWWriteResGroup35], (instregex "RCR8r1")>;
1436def: InstRW<[BWWriteResGroup35], (instregex "RCR8ri")>;
1437
1438def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
1439 let Latency = 3;
1440 let NumMicroOps = 3;
1441 let ResourceCycles = [2,1];
1442}
1443def: InstRW<[BWWriteResGroup36], (instregex "ROL(16|32|64)rCL")>;
1444def: InstRW<[BWWriteResGroup36], (instregex "ROL8rCL")>;
1445def: InstRW<[BWWriteResGroup36], (instregex "ROR(16|32|64)rCL")>;
1446def: InstRW<[BWWriteResGroup36], (instregex "ROR8rCL")>;
1447def: InstRW<[BWWriteResGroup36], (instregex "SAR(16|32|64)rCL")>;
1448def: InstRW<[BWWriteResGroup36], (instregex "SAR8rCL")>;
1449def: InstRW<[BWWriteResGroup36], (instregex "SHL(16|32|64)rCL")>;
1450def: InstRW<[BWWriteResGroup36], (instregex "SHL8rCL")>;
1451def: InstRW<[BWWriteResGroup36], (instregex "SHR(16|32|64)rCL")>;
1452def: InstRW<[BWWriteResGroup36], (instregex "SHR8rCL")>;
1453
1454def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
1455 let Latency = 3;
1456 let NumMicroOps = 4;
1457 let ResourceCycles = [1,1,1,1];
1458}
1459def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
1460
1461def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
1462 let Latency = 3;
1463 let NumMicroOps = 4;
1464 let ResourceCycles = [1,1,1,1];
1465}
1466def: InstRW<[BWWriteResGroup38], (instregex "CALL64pcrel32")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001467def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001468
1469def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
1470 let Latency = 4;
1471 let NumMicroOps = 2;
1472 let ResourceCycles = [1,1];
1473}
1474def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SI64rr")>;
1475def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SIrr")>;
1476def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SI64rr")>;
1477def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SIrr")>;
1478def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SI64rr")>;
1479def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SIrr")>;
1480def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SI64rr")>;
1481def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SIrr")>;
1482def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SI64rr")>;
1483def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SIrr")>;
1484def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SI64rr")>;
1485def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SIrr")>;
1486def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SI64rr")>;
1487def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SIrr")>;
1488def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SI64rr")>;
1489def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SIrr")>;
1490
1491def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
1492 let Latency = 4;
1493 let NumMicroOps = 2;
1494 let ResourceCycles = [1,1];
1495}
1496def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
1497def: InstRW<[BWWriteResGroup40], (instregex "VPSLLDYrr")>;
1498def: InstRW<[BWWriteResGroup40], (instregex "VPSLLQYrr")>;
1499def: InstRW<[BWWriteResGroup40], (instregex "VPSLLWYrr")>;
1500def: InstRW<[BWWriteResGroup40], (instregex "VPSRADYrr")>;
1501def: InstRW<[BWWriteResGroup40], (instregex "VPSRAWYrr")>;
1502def: InstRW<[BWWriteResGroup40], (instregex "VPSRLDYrr")>;
1503def: InstRW<[BWWriteResGroup40], (instregex "VPSRLQYrr")>;
1504def: InstRW<[BWWriteResGroup40], (instregex "VPSRLWYrr")>;
1505def: InstRW<[BWWriteResGroup40], (instregex "VPTESTYrr")>;
1506
1507def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
1508 let Latency = 4;
1509 let NumMicroOps = 2;
1510 let ResourceCycles = [1,1];
1511}
1512def: InstRW<[BWWriteResGroup41], (instregex "FNSTSW16r")>;
1513
1514def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
1515 let Latency = 4;
1516 let NumMicroOps = 2;
1517 let ResourceCycles = [1,1];
1518}
1519def: InstRW<[BWWriteResGroup42], (instregex "CVTDQ2PDrr")>;
1520def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2DQrr")>;
1521def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2PSrr")>;
1522def: InstRW<[BWWriteResGroup42], (instregex "CVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001523def: InstRW<[BWWriteResGroup42], (instregex "CVTSI642SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001524def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SDrr")>;
1525def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SSrr")>;
1526def: InstRW<[BWWriteResGroup42], (instregex "CVTTPD2DQrr")>;
1527def: InstRW<[BWWriteResGroup42], (instregex "IMUL(32|64)r")>;
1528def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPD2PIirr")>;
1529def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr")>;
1530def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPS2PIirr")>;
1531def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPD2PIirr")>;
1532def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPS2PIirr")>;
1533def: InstRW<[BWWriteResGroup42], (instregex "MUL(32|64)r")>;
1534def: InstRW<[BWWriteResGroup42], (instregex "MULX64rr")>;
1535def: InstRW<[BWWriteResGroup42], (instregex "VCVTDQ2PDrr")>;
1536def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2DQrr")>;
1537def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2PSrr")>;
1538def: InstRW<[BWWriteResGroup42], (instregex "VCVTPS2PHrr")>;
1539def: InstRW<[BWWriteResGroup42], (instregex "VCVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001540def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI642SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001541def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SDrr")>;
1542def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SSrr")>;
1543def: InstRW<[BWWriteResGroup42], (instregex "VCVTTPD2DQrr")>;
1544
1545def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1546 let Latency = 4;
1547 let NumMicroOps = 4;
1548}
1549def: InstRW<[BWWriteResGroup42_16], (instregex "IMUL16r")>;
1550def: InstRW<[BWWriteResGroup42_16], (instregex "MUL16r")>;
1551
1552def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
1553 let Latency = 4;
1554 let NumMicroOps = 3;
1555 let ResourceCycles = [1,1,1];
1556}
1557def: InstRW<[BWWriteResGroup43], (instregex "FNSTSWm")>;
1558
1559def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
1560 let Latency = 4;
1561 let NumMicroOps = 3;
1562 let ResourceCycles = [1,1,1];
1563}
1564def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP16m")>;
1565def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP32m")>;
1566def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP64m")>;
1567def: InstRW<[BWWriteResGroup44], (instregex "IST_F16m")>;
1568def: InstRW<[BWWriteResGroup44], (instregex "IST_F32m")>;
1569def: InstRW<[BWWriteResGroup44], (instregex "IST_FP16m")>;
1570def: InstRW<[BWWriteResGroup44], (instregex "IST_FP32m")>;
1571def: InstRW<[BWWriteResGroup44], (instregex "IST_FP64m")>;
1572def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHYmr")>;
1573def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHmr")>;
1574
1575def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
1576 let Latency = 4;
1577 let NumMicroOps = 4;
1578 let ResourceCycles = [4];
1579}
1580def: InstRW<[BWWriteResGroup45], (instregex "FNCLEX")>;
1581
1582def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
1583 let Latency = 4;
1584 let NumMicroOps = 4;
1585 let ResourceCycles = [1,3];
1586}
1587def: InstRW<[BWWriteResGroup46], (instregex "VZEROUPPER")>;
1588
1589def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
1590 let Latency = 5;
1591 let NumMicroOps = 1;
1592 let ResourceCycles = [1];
1593}
1594def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDUBSWrr64")>;
1595def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDWDirr")>;
1596def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHRSWrr64")>;
1597def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHUWirr")>;
1598def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHWirr")>;
1599def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULLWirr")>;
1600def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULUDQirr")>;
1601def: InstRW<[BWWriteResGroup47], (instregex "MMX_PSADBWirr")>;
1602def: InstRW<[BWWriteResGroup47], (instregex "MUL_FPrST0")>;
1603def: InstRW<[BWWriteResGroup47], (instregex "MUL_FST0r")>;
1604def: InstRW<[BWWriteResGroup47], (instregex "MUL_FrST0")>;
1605def: InstRW<[BWWriteResGroup47], (instregex "PCLMULQDQrr")>;
1606def: InstRW<[BWWriteResGroup47], (instregex "PCMPGTQrr")>;
1607def: InstRW<[BWWriteResGroup47], (instregex "PHMINPOSUWrr128")>;
1608def: InstRW<[BWWriteResGroup47], (instregex "PMADDUBSWrr")>;
1609def: InstRW<[BWWriteResGroup47], (instregex "PMADDWDrr")>;
1610def: InstRW<[BWWriteResGroup47], (instregex "PMULDQrr")>;
1611def: InstRW<[BWWriteResGroup47], (instregex "PMULHRSWrr")>;
1612def: InstRW<[BWWriteResGroup47], (instregex "PMULHUWrr")>;
1613def: InstRW<[BWWriteResGroup47], (instregex "PMULHWrr")>;
1614def: InstRW<[BWWriteResGroup47], (instregex "PMULLWrr")>;
1615def: InstRW<[BWWriteResGroup47], (instregex "PMULUDQrr")>;
1616def: InstRW<[BWWriteResGroup47], (instregex "PSADBWrr")>;
1617def: InstRW<[BWWriteResGroup47], (instregex "RCPPSr")>;
1618def: InstRW<[BWWriteResGroup47], (instregex "RCPSSr")>;
1619def: InstRW<[BWWriteResGroup47], (instregex "RSQRTPSr")>;
1620def: InstRW<[BWWriteResGroup47], (instregex "RSQRTSSr")>;
1621def: InstRW<[BWWriteResGroup47], (instregex "VPCLMULQDQrr")>;
1622def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQYrr")>;
1623def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQrr")>;
1624def: InstRW<[BWWriteResGroup47], (instregex "VPHMINPOSUWrr128")>;
1625def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWYrr")>;
1626def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWrr")>;
1627def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDYrr")>;
1628def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDrr")>;
1629def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQYrr")>;
1630def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQrr")>;
1631def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWYrr")>;
1632def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWrr")>;
1633def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWYrr")>;
1634def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWrr")>;
1635def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWYrr")>;
1636def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWrr")>;
1637def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWYrr")>;
1638def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWrr")>;
1639def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQYrr")>;
1640def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQrr")>;
1641def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWYrr")>;
1642def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWrr")>;
1643def: InstRW<[BWWriteResGroup47], (instregex "VRCPPSr")>;
1644def: InstRW<[BWWriteResGroup47], (instregex "VRCPSSr")>;
1645def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTPSr")>;
1646def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTSSr")>;
1647
1648def BWWriteResGroup48 : SchedWriteRes<[BWPort01]> {
1649 let Latency = 5;
1650 let NumMicroOps = 1;
1651 let ResourceCycles = [1];
1652}
Craig Topperf82867c2017-12-13 23:11:30 +00001653def: InstRW<[BWWriteResGroup48],
1654 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)(Y)?r",
1655 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001656
1657def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
1658 let Latency = 5;
1659 let NumMicroOps = 1;
1660 let ResourceCycles = [1];
1661}
1662def: InstRW<[BWWriteResGroup49], (instregex "LDDQUrm")>;
1663def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64from64rm")>;
1664def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64rm")>;
1665def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64to64rm")>;
1666def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVQ64rm")>;
1667def: InstRW<[BWWriteResGroup49], (instregex "MOV(16|32|64)rm")>;
1668def: InstRW<[BWWriteResGroup49], (instregex "MOV64toPQIrm")>;
1669def: InstRW<[BWWriteResGroup49], (instregex "MOV8rm")>;
1670def: InstRW<[BWWriteResGroup49], (instregex "MOVAPDrm")>;
1671def: InstRW<[BWWriteResGroup49], (instregex "MOVAPSrm")>;
1672def: InstRW<[BWWriteResGroup49], (instregex "MOVDDUPrm")>;
1673def: InstRW<[BWWriteResGroup49], (instregex "MOVDI2PDIrm")>;
1674def: InstRW<[BWWriteResGroup49], (instregex "MOVDQArm")>;
1675def: InstRW<[BWWriteResGroup49], (instregex "MOVDQUrm")>;
1676def: InstRW<[BWWriteResGroup49], (instregex "MOVNTDQArm")>;
Craig Topper90c9c152017-12-10 09:14:44 +00001677def: InstRW<[BWWriteResGroup49], (instregex "MOVQI2PQIrm")>;
1678def: InstRW<[BWWriteResGroup49], (instregex "MOVSDrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001679def: InstRW<[BWWriteResGroup49], (instregex "MOVSHDUPrm")>;
1680def: InstRW<[BWWriteResGroup49], (instregex "MOVSLDUPrm")>;
1681def: InstRW<[BWWriteResGroup49], (instregex "MOVSSrm")>;
1682def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16")>;
1683def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm32")>;
1684def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm8")>;
1685def: InstRW<[BWWriteResGroup49], (instregex "MOVUPDrm")>;
1686def: InstRW<[BWWriteResGroup49], (instregex "MOVUPSrm")>;
1687def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm16")>;
1688def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm8")>;
1689def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHNTA")>;
1690def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT0")>;
1691def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT1")>;
1692def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT2")>;
1693def: InstRW<[BWWriteResGroup49], (instregex "VBROADCASTSSrm")>;
1694def: InstRW<[BWWriteResGroup49], (instregex "VLDDQUrm")>;
1695def: InstRW<[BWWriteResGroup49], (instregex "VMOV64toPQIrm")>;
1696def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPDrm")>;
1697def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPSrm")>;
1698def: InstRW<[BWWriteResGroup49], (instregex "VMOVDDUPrm")>;
1699def: InstRW<[BWWriteResGroup49], (instregex "VMOVDI2PDIrm")>;
1700def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQArm")>;
1701def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQUrm")>;
1702def: InstRW<[BWWriteResGroup49], (instregex "VMOVNTDQArm")>;
1703def: InstRW<[BWWriteResGroup49], (instregex "VMOVQI2PQIrm")>;
1704def: InstRW<[BWWriteResGroup49], (instregex "VMOVSDrm")>;
1705def: InstRW<[BWWriteResGroup49], (instregex "VMOVSHDUPrm")>;
1706def: InstRW<[BWWriteResGroup49], (instregex "VMOVSLDUPrm")>;
1707def: InstRW<[BWWriteResGroup49], (instregex "VMOVSSrm")>;
1708def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPDrm")>;
1709def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPSrm")>;
1710def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTDrm")>;
1711def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTQrm")>;
1712
1713def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
1714 let Latency = 5;
1715 let NumMicroOps = 3;
1716 let ResourceCycles = [1,2];
1717}
Craig Toppera0be5a02017-12-10 19:47:56 +00001718def: InstRW<[BWWriteResGroup50], (instregex "CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001719def: InstRW<[BWWriteResGroup50], (instregex "HADDPDrr")>;
1720def: InstRW<[BWWriteResGroup50], (instregex "HADDPSrr")>;
1721def: InstRW<[BWWriteResGroup50], (instregex "HSUBPDrr")>;
1722def: InstRW<[BWWriteResGroup50], (instregex "HSUBPSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001723def: InstRW<[BWWriteResGroup50], (instregex "VCVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001724def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDYrr")>;
1725def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDrr")>;
1726def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSYrr")>;
1727def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSrr")>;
1728def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDYrr")>;
1729def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDrr")>;
1730def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSYrr")>;
1731def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSrr")>;
1732
1733def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
1734 let Latency = 5;
1735 let NumMicroOps = 3;
1736 let ResourceCycles = [1,1,1];
1737}
1738def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
1739
1740def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1741 let Latency = 5;
1742 let NumMicroOps = 3;
1743 let ResourceCycles = [1,1,1];
1744}
1745def: InstRW<[BWWriteResGroup52], (instregex "MULX32rr")>;
1746
1747def BWWriteResGroup53 : SchedWriteRes<[BWPort0,BWPort4,BWPort237,BWPort15]> {
1748 let Latency = 5;
1749 let NumMicroOps = 4;
1750 let ResourceCycles = [1,1,1,1];
1751}
1752def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDYmr")>;
1753def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDmr")>;
1754def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSYmr")>;
1755def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSmr")>;
1756def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDYmr")>;
1757def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDmr")>;
1758def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQYmr")>;
1759def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQmr")>;
1760
1761def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
1762 let Latency = 5;
1763 let NumMicroOps = 5;
1764 let ResourceCycles = [1,4];
1765}
1766def: InstRW<[BWWriteResGroup54], (instregex "PAUSE")>;
1767
1768def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
1769 let Latency = 5;
1770 let NumMicroOps = 5;
1771 let ResourceCycles = [1,4];
1772}
1773def: InstRW<[BWWriteResGroup55], (instregex "XSETBV")>;
1774
1775def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
1776 let Latency = 5;
1777 let NumMicroOps = 5;
1778 let ResourceCycles = [2,3];
1779}
1780def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(16|32|64)rr")>;
1781def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG8rr")>;
1782
1783def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1784 let Latency = 5;
1785 let NumMicroOps = 6;
1786 let ResourceCycles = [1,1,4];
1787}
1788def: InstRW<[BWWriteResGroup57], (instregex "PUSHF16")>;
1789def: InstRW<[BWWriteResGroup57], (instregex "PUSHF64")>;
1790
1791def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
1792 let Latency = 6;
1793 let NumMicroOps = 1;
1794 let ResourceCycles = [1];
1795}
1796def: InstRW<[BWWriteResGroup58], (instregex "LD_F32m")>;
1797def: InstRW<[BWWriteResGroup58], (instregex "LD_F64m")>;
1798def: InstRW<[BWWriteResGroup58], (instregex "LD_F80m")>;
1799def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTF128")>;
1800def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTI128")>;
1801def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSDYrm")>;
1802def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSSYrm")>;
1803def: InstRW<[BWWriteResGroup58], (instregex "VLDDQUYrm")>;
1804def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPDYrm")>;
1805def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPSYrm")>;
1806def: InstRW<[BWWriteResGroup58], (instregex "VMOVDDUPYrm")>;
1807def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQAYrm")>;
1808def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQUYrm")>;
1809def: InstRW<[BWWriteResGroup58], (instregex "VMOVNTDQAYrm")>;
1810def: InstRW<[BWWriteResGroup58], (instregex "VMOVSHDUPYrm")>;
1811def: InstRW<[BWWriteResGroup58], (instregex "VMOVSLDUPYrm")>;
1812def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPDYrm")>;
1813def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPSYrm")>;
1814def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTDYrm")>;
1815def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTQYrm")>;
1816def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPDr")>;
1817def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPSr")>;
1818def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSDr")>;
1819def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSSr")>;
1820def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPDr")>;
1821def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPSr")>;
1822def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSDr")>;
1823def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSSr")>;
1824def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPDr")>;
1825def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPSr")>;
1826
1827def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
1828 let Latency = 6;
1829 let NumMicroOps = 2;
1830 let ResourceCycles = [1,1];
1831}
1832def: InstRW<[BWWriteResGroup59], (instregex "CVTPS2PDrm")>;
1833def: InstRW<[BWWriteResGroup59], (instregex "CVTSS2SDrm")>;
1834def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLDrm")>;
1835def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLQrm")>;
1836def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLWrm")>;
1837def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRADrm")>;
1838def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRAWrm")>;
1839def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLDrm")>;
1840def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLQrm")>;
1841def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLWrm")>;
1842def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSYrm")>;
1843def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSrm")>;
1844def: InstRW<[BWWriteResGroup59], (instregex "VCVTPS2PDrm")>;
1845def: InstRW<[BWWriteResGroup59], (instregex "VCVTSS2SDrm")>;
1846def: InstRW<[BWWriteResGroup59], (instregex "VPSLLVQrm")>;
1847def: InstRW<[BWWriteResGroup59], (instregex "VPSRLVQrm")>;
1848def: InstRW<[BWWriteResGroup59], (instregex "VTESTPDrm")>;
1849def: InstRW<[BWWriteResGroup59], (instregex "VTESTPSrm")>;
1850
1851def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
1852 let Latency = 6;
1853 let NumMicroOps = 2;
1854 let ResourceCycles = [1,1];
1855}
1856def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr")>;
1857def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2DQYrr")>;
1858def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2PSYrr")>;
1859def: InstRW<[BWWriteResGroup60], (instregex "VCVTPS2PHYrr")>;
1860def: InstRW<[BWWriteResGroup60], (instregex "VCVTTPD2DQYrr")>;
1861
1862def BWWriteResGroup61 : SchedWriteRes<[BWPort5,BWPort23]> {
1863 let Latency = 6;
1864 let NumMicroOps = 2;
1865 let ResourceCycles = [1,1];
1866}
1867def: InstRW<[BWWriteResGroup61], (instregex "ANDNPDrm")>;
1868def: InstRW<[BWWriteResGroup61], (instregex "ANDNPSrm")>;
1869def: InstRW<[BWWriteResGroup61], (instregex "ANDPDrm")>;
1870def: InstRW<[BWWriteResGroup61], (instregex "ANDPSrm")>;
1871def: InstRW<[BWWriteResGroup61], (instregex "INSERTPSrm")>;
1872def: InstRW<[BWWriteResGroup61], (instregex "MMX_PALIGNR64irm")>;
1873def: InstRW<[BWWriteResGroup61], (instregex "MMX_PINSRWirmi")>;
1874def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFBrm64")>;
1875def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFWmi")>;
1876def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHBWirm")>;
1877def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHDQirm")>;
1878def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHWDirm")>;
1879def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLBWirm")>;
1880def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLDQirm")>;
1881def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLWDirm")>;
1882def: InstRW<[BWWriteResGroup61], (instregex "MOVHPDrm")>;
1883def: InstRW<[BWWriteResGroup61], (instregex "MOVHPSrm")>;
1884def: InstRW<[BWWriteResGroup61], (instregex "MOVLPDrm")>;
1885def: InstRW<[BWWriteResGroup61], (instregex "MOVLPSrm")>;
1886def: InstRW<[BWWriteResGroup61], (instregex "ORPDrm")>;
1887def: InstRW<[BWWriteResGroup61], (instregex "ORPSrm")>;
1888def: InstRW<[BWWriteResGroup61], (instregex "PACKSSDWrm")>;
1889def: InstRW<[BWWriteResGroup61], (instregex "PACKSSWBrm")>;
1890def: InstRW<[BWWriteResGroup61], (instregex "PACKUSDWrm")>;
1891def: InstRW<[BWWriteResGroup61], (instregex "PACKUSWBrm")>;
1892def: InstRW<[BWWriteResGroup61], (instregex "PALIGNRrmi")>;
1893def: InstRW<[BWWriteResGroup61], (instregex "PBLENDWrmi")>;
1894def: InstRW<[BWWriteResGroup61], (instregex "PINSRBrm")>;
1895def: InstRW<[BWWriteResGroup61], (instregex "PINSRDrm")>;
1896def: InstRW<[BWWriteResGroup61], (instregex "PINSRQrm")>;
1897def: InstRW<[BWWriteResGroup61], (instregex "PINSRWrmi")>;
1898def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBDrm")>;
1899def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBQrm")>;
1900def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBWrm")>;
1901def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXDQrm")>;
1902def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWDrm")>;
1903def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWQrm")>;
1904def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBDrm")>;
1905def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBQrm")>;
1906def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBWrm")>;
1907def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXDQrm")>;
1908def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWDrm")>;
1909def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWQrm")>;
1910def: InstRW<[BWWriteResGroup61], (instregex "PSHUFBrm")>;
1911def: InstRW<[BWWriteResGroup61], (instregex "PSHUFDmi")>;
1912def: InstRW<[BWWriteResGroup61], (instregex "PSHUFHWmi")>;
1913def: InstRW<[BWWriteResGroup61], (instregex "PSHUFLWmi")>;
1914def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHBWrm")>;
1915def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHDQrm")>;
1916def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHQDQrm")>;
1917def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHWDrm")>;
1918def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLBWrm")>;
1919def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLDQrm")>;
1920def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLQDQrm")>;
1921def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLWDrm")>;
1922def: InstRW<[BWWriteResGroup61], (instregex "SHUFPDrmi")>;
1923def: InstRW<[BWWriteResGroup61], (instregex "SHUFPSrmi")>;
1924def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPDrm")>;
1925def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPSrm")>;
1926def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPDrm")>;
1927def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPSrm")>;
1928def: InstRW<[BWWriteResGroup61], (instregex "VANDNPDrm")>;
1929def: InstRW<[BWWriteResGroup61], (instregex "VANDNPSrm")>;
1930def: InstRW<[BWWriteResGroup61], (instregex "VANDPDrm")>;
1931def: InstRW<[BWWriteResGroup61], (instregex "VANDPSrm")>;
1932def: InstRW<[BWWriteResGroup61], (instregex "VINSERTPSrm")>;
1933def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPDrm")>;
1934def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPSrm")>;
1935def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPDrm")>;
1936def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPSrm")>;
1937def: InstRW<[BWWriteResGroup61], (instregex "VORPDrm")>;
1938def: InstRW<[BWWriteResGroup61], (instregex "VORPSrm")>;
1939def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSDWrm")>;
1940def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSWBrm")>;
1941def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSDWrm")>;
1942def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSWBrm")>;
1943def: InstRW<[BWWriteResGroup61], (instregex "VPALIGNRrmi")>;
1944def: InstRW<[BWWriteResGroup61], (instregex "VPBLENDWrmi")>;
1945def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDmi")>;
1946def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDrm")>;
1947def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSmi")>;
1948def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSrm")>;
1949def: InstRW<[BWWriteResGroup61], (instregex "VPINSRBrm")>;
1950def: InstRW<[BWWriteResGroup61], (instregex "VPINSRDrm")>;
1951def: InstRW<[BWWriteResGroup61], (instregex "VPINSRQrm")>;
1952def: InstRW<[BWWriteResGroup61], (instregex "VPINSRWrmi")>;
1953def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBDrm")>;
1954def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBQrm")>;
1955def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBWrm")>;
1956def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXDQrm")>;
1957def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWDrm")>;
1958def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWQrm")>;
1959def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBDrm")>;
1960def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBQrm")>;
1961def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBWrm")>;
1962def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXDQrm")>;
1963def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWDrm")>;
1964def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWQrm")>;
1965def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFBrm")>;
1966def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFDmi")>;
1967def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFHWmi")>;
1968def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFLWmi")>;
1969def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHBWrm")>;
1970def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHDQrm")>;
1971def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHQDQrm")>;
1972def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHWDrm")>;
1973def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLBWrm")>;
1974def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLDQrm")>;
1975def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLQDQrm")>;
1976def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLWDrm")>;
1977def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPDrmi")>;
1978def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPSrmi")>;
1979def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPDrm")>;
1980def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPSrm")>;
1981def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPDrm")>;
1982def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPSrm")>;
1983def: InstRW<[BWWriteResGroup61], (instregex "VXORPDrm")>;
1984def: InstRW<[BWWriteResGroup61], (instregex "VXORPSrm")>;
1985def: InstRW<[BWWriteResGroup61], (instregex "XORPDrm")>;
1986def: InstRW<[BWWriteResGroup61], (instregex "XORPSrm")>;
1987
1988def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
1989 let Latency = 6;
1990 let NumMicroOps = 2;
1991 let ResourceCycles = [1,1];
1992}
1993def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64")>;
1994def: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
1995
1996def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
1997 let Latency = 6;
1998 let NumMicroOps = 2;
1999 let ResourceCycles = [1,1];
2000}
2001def: InstRW<[BWWriteResGroup63], (instregex "ADC(16|32|64)rm")>;
2002def: InstRW<[BWWriteResGroup63], (instregex "ADC8rm")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00002003def: InstRW<[BWWriteResGroup63], (instregex "ADCX(32|64)rm")>;
2004def: InstRW<[BWWriteResGroup63], (instregex "ADOX(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002005def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00002006def: InstRW<[BWWriteResGroup63], (instregex "CMOV(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)(16|32|64)rm")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00002007def: InstRW<[BWWriteResGroup63], (instregex "RORX(32|64)mi")>;
2008def: InstRW<[BWWriteResGroup63], (instregex "SARX(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002009def: InstRW<[BWWriteResGroup63], (instregex "SBB(16|32|64)rm")>;
2010def: InstRW<[BWWriteResGroup63], (instregex "SBB8rm")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00002011def: InstRW<[BWWriteResGroup63], (instregex "SHLX(32|64)rm")>;
2012def: InstRW<[BWWriteResGroup63], (instregex "SHRX(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002013
2014def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
2015 let Latency = 6;
2016 let NumMicroOps = 2;
2017 let ResourceCycles = [1,1];
2018}
Craig Toppera42a2ba2017-12-16 18:35:31 +00002019def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm")>;
2020def: InstRW<[BWWriteResGroup64], (instregex "BLSI(32|64)rm")>;
2021def: InstRW<[BWWriteResGroup64], (instregex "BLSMSK(32|64)rm")>;
2022def: InstRW<[BWWriteResGroup64], (instregex "BLSR(32|64)rm")>;
2023def: InstRW<[BWWriteResGroup64], (instregex "BZHI(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002024def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSBrm64")>;
2025def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSDrm64")>;
2026def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSWrm64")>;
2027def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDBirm")>;
2028def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDDirm")>;
2029def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDQirm")>;
2030def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSBirm")>;
2031def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSWirm")>;
2032def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSBirm")>;
2033def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSWirm")>;
2034def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDWirm")>;
2035def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGBirm")>;
2036def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGWirm")>;
2037def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQBirm")>;
2038def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQDirm")>;
2039def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQWirm")>;
2040def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTBirm")>;
2041def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTDirm")>;
2042def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTWirm")>;
2043def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXSWirm")>;
2044def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXUBirm")>;
2045def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINSWirm")>;
2046def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINUBirm")>;
2047def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNBrm64")>;
2048def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNDrm64")>;
2049def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNWrm64")>;
2050def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBBirm")>;
2051def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBDirm")>;
2052def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBQirm")>;
2053def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSBirm")>;
2054def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSWirm")>;
2055def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSBirm")>;
2056def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSWirm")>;
2057def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBWirm")>;
2058def: InstRW<[BWWriteResGroup64], (instregex "MOVBE(16|32|64)rm")>;
2059def: InstRW<[BWWriteResGroup64], (instregex "PABSBrm")>;
2060def: InstRW<[BWWriteResGroup64], (instregex "PABSDrm")>;
2061def: InstRW<[BWWriteResGroup64], (instregex "PABSWrm")>;
2062def: InstRW<[BWWriteResGroup64], (instregex "PADDBrm")>;
2063def: InstRW<[BWWriteResGroup64], (instregex "PADDDrm")>;
2064def: InstRW<[BWWriteResGroup64], (instregex "PADDQrm")>;
2065def: InstRW<[BWWriteResGroup64], (instregex "PADDSBrm")>;
2066def: InstRW<[BWWriteResGroup64], (instregex "PADDSWrm")>;
2067def: InstRW<[BWWriteResGroup64], (instregex "PADDUSBrm")>;
2068def: InstRW<[BWWriteResGroup64], (instregex "PADDUSWrm")>;
2069def: InstRW<[BWWriteResGroup64], (instregex "PADDWrm")>;
2070def: InstRW<[BWWriteResGroup64], (instregex "PAVGBrm")>;
2071def: InstRW<[BWWriteResGroup64], (instregex "PAVGWrm")>;
2072def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQBrm")>;
2073def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQDrm")>;
2074def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQQrm")>;
2075def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQWrm")>;
2076def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTBrm")>;
2077def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTDrm")>;
2078def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTWrm")>;
2079def: InstRW<[BWWriteResGroup64], (instregex "PMAXSBrm")>;
2080def: InstRW<[BWWriteResGroup64], (instregex "PMAXSDrm")>;
2081def: InstRW<[BWWriteResGroup64], (instregex "PMAXSWrm")>;
2082def: InstRW<[BWWriteResGroup64], (instregex "PMAXUBrm")>;
2083def: InstRW<[BWWriteResGroup64], (instregex "PMAXUDrm")>;
2084def: InstRW<[BWWriteResGroup64], (instregex "PMAXUWrm")>;
2085def: InstRW<[BWWriteResGroup64], (instregex "PMINSBrm")>;
2086def: InstRW<[BWWriteResGroup64], (instregex "PMINSDrm")>;
2087def: InstRW<[BWWriteResGroup64], (instregex "PMINSWrm")>;
2088def: InstRW<[BWWriteResGroup64], (instregex "PMINUBrm")>;
2089def: InstRW<[BWWriteResGroup64], (instregex "PMINUDrm")>;
2090def: InstRW<[BWWriteResGroup64], (instregex "PMINUWrm")>;
2091def: InstRW<[BWWriteResGroup64], (instregex "PSIGNBrm128")>;
2092def: InstRW<[BWWriteResGroup64], (instregex "PSIGNDrm128")>;
2093def: InstRW<[BWWriteResGroup64], (instregex "PSIGNWrm128")>;
2094def: InstRW<[BWWriteResGroup64], (instregex "PSUBBrm")>;
2095def: InstRW<[BWWriteResGroup64], (instregex "PSUBDrm")>;
2096def: InstRW<[BWWriteResGroup64], (instregex "PSUBQrm")>;
2097def: InstRW<[BWWriteResGroup64], (instregex "PSUBSBrm")>;
2098def: InstRW<[BWWriteResGroup64], (instregex "PSUBSWrm")>;
2099def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSBrm")>;
2100def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSWrm")>;
2101def: InstRW<[BWWriteResGroup64], (instregex "PSUBWrm")>;
2102def: InstRW<[BWWriteResGroup64], (instregex "VPABSBrm")>;
2103def: InstRW<[BWWriteResGroup64], (instregex "VPABSDrm")>;
2104def: InstRW<[BWWriteResGroup64], (instregex "VPABSWrm")>;
2105def: InstRW<[BWWriteResGroup64], (instregex "VPADDBrm")>;
2106def: InstRW<[BWWriteResGroup64], (instregex "VPADDDrm")>;
2107def: InstRW<[BWWriteResGroup64], (instregex "VPADDQrm")>;
2108def: InstRW<[BWWriteResGroup64], (instregex "VPADDSBrm")>;
2109def: InstRW<[BWWriteResGroup64], (instregex "VPADDSWrm")>;
2110def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSBrm")>;
2111def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSWrm")>;
2112def: InstRW<[BWWriteResGroup64], (instregex "VPADDWrm")>;
2113def: InstRW<[BWWriteResGroup64], (instregex "VPAVGBrm")>;
2114def: InstRW<[BWWriteResGroup64], (instregex "VPAVGWrm")>;
2115def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQBrm")>;
2116def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQDrm")>;
2117def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQQrm")>;
2118def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQWrm")>;
2119def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTBrm")>;
2120def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTDrm")>;
2121def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTWrm")>;
2122def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSBrm")>;
2123def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSDrm")>;
2124def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSWrm")>;
2125def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUBrm")>;
2126def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUDrm")>;
2127def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUWrm")>;
2128def: InstRW<[BWWriteResGroup64], (instregex "VPMINSBrm")>;
2129def: InstRW<[BWWriteResGroup64], (instregex "VPMINSDrm")>;
2130def: InstRW<[BWWriteResGroup64], (instregex "VPMINSWrm")>;
2131def: InstRW<[BWWriteResGroup64], (instregex "VPMINUBrm")>;
2132def: InstRW<[BWWriteResGroup64], (instregex "VPMINUDrm")>;
2133def: InstRW<[BWWriteResGroup64], (instregex "VPMINUWrm")>;
2134def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNBrm128")>;
2135def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNDrm128")>;
2136def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNWrm128")>;
2137def: InstRW<[BWWriteResGroup64], (instregex "VPSUBBrm")>;
2138def: InstRW<[BWWriteResGroup64], (instregex "VPSUBDrm")>;
2139def: InstRW<[BWWriteResGroup64], (instregex "VPSUBQrm")>;
2140def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSBrm")>;
2141def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSWrm")>;
2142def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSBrm")>;
2143def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSWrm")>;
2144def: InstRW<[BWWriteResGroup64], (instregex "VPSUBWrm")>;
2145
2146def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
2147 let Latency = 6;
2148 let NumMicroOps = 2;
2149 let ResourceCycles = [1,1];
2150}
2151def: InstRW<[BWWriteResGroup65], (instregex "BLENDPDrmi")>;
2152def: InstRW<[BWWriteResGroup65], (instregex "BLENDPSrmi")>;
2153def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDNirm")>;
2154def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDirm")>;
2155def: InstRW<[BWWriteResGroup65], (instregex "MMX_PORirm")>;
2156def: InstRW<[BWWriteResGroup65], (instregex "MMX_PXORirm")>;
2157def: InstRW<[BWWriteResGroup65], (instregex "PANDNrm")>;
2158def: InstRW<[BWWriteResGroup65], (instregex "PANDrm")>;
2159def: InstRW<[BWWriteResGroup65], (instregex "PORrm")>;
2160def: InstRW<[BWWriteResGroup65], (instregex "PXORrm")>;
2161def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPDrmi")>;
2162def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPSrmi")>;
2163def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm")>;
2164def: InstRW<[BWWriteResGroup65], (instregex "VINSERTI128rm")>;
2165def: InstRW<[BWWriteResGroup65], (instregex "VPANDNrm")>;
2166def: InstRW<[BWWriteResGroup65], (instregex "VPANDrm")>;
2167def: InstRW<[BWWriteResGroup65], (instregex "VPBLENDDrmi")>;
2168def: InstRW<[BWWriteResGroup65], (instregex "VPORrm")>;
2169def: InstRW<[BWWriteResGroup65], (instregex "VPXORrm")>;
2170
2171def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
2172 let Latency = 6;
2173 let NumMicroOps = 2;
2174 let ResourceCycles = [1,1];
2175}
2176def: InstRW<[BWWriteResGroup66], (instregex "ADD(16|32|64)rm")>;
2177def: InstRW<[BWWriteResGroup66], (instregex "ADD8rm")>;
2178def: InstRW<[BWWriteResGroup66], (instregex "AND(16|32|64)rm")>;
2179def: InstRW<[BWWriteResGroup66], (instregex "AND8rm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002180def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002181def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)mr")>;
2182def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)rm")>;
2183def: InstRW<[BWWriteResGroup66], (instregex "CMP8mi")>;
2184def: InstRW<[BWWriteResGroup66], (instregex "CMP8mr")>;
2185def: InstRW<[BWWriteResGroup66], (instregex "CMP8rm")>;
2186def: InstRW<[BWWriteResGroup66], (instregex "OR(16|32|64)rm")>;
2187def: InstRW<[BWWriteResGroup66], (instregex "OR8rm")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002188def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)r(mr)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002189def: InstRW<[BWWriteResGroup66], (instregex "SUB(16|32|64)rm")>;
2190def: InstRW<[BWWriteResGroup66], (instregex "SUB8rm")>;
2191def: InstRW<[BWWriteResGroup66], (instregex "TEST(16|32|64)mr")>;
2192def: InstRW<[BWWriteResGroup66], (instregex "TEST8mi")>;
2193def: InstRW<[BWWriteResGroup66], (instregex "TEST8mr")>;
2194def: InstRW<[BWWriteResGroup66], (instregex "XOR(16|32|64)rm")>;
2195def: InstRW<[BWWriteResGroup66], (instregex "XOR8rm")>;
2196
2197def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
2198 let Latency = 6;
2199 let NumMicroOps = 4;
2200 let ResourceCycles = [1,1,2];
2201}
2202def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL")>;
2203def: InstRW<[BWWriteResGroup67], (instregex "SHRD(16|32|64)rrCL")>;
2204
2205def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
2206 let Latency = 6;
2207 let NumMicroOps = 4;
2208 let ResourceCycles = [1,1,1,1];
2209}
2210def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
2211
2212def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2213 let Latency = 6;
2214 let NumMicroOps = 4;
2215 let ResourceCycles = [1,1,1,1];
2216}
2217def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8")>;
2218def: InstRW<[BWWriteResGroup69], (instregex "BTR(16|32|64)mi8")>;
2219def: InstRW<[BWWriteResGroup69], (instregex "BTS(16|32|64)mi8")>;
2220def: InstRW<[BWWriteResGroup69], (instregex "SAR(16|32|64)m1")>;
2221def: InstRW<[BWWriteResGroup69], (instregex "SAR(16|32|64)mi")>;
2222def: InstRW<[BWWriteResGroup69], (instregex "SAR8m1")>;
2223def: InstRW<[BWWriteResGroup69], (instregex "SAR8mi")>;
2224def: InstRW<[BWWriteResGroup69], (instregex "SHL(16|32|64)m1")>;
2225def: InstRW<[BWWriteResGroup69], (instregex "SHL(16|32|64)mi")>;
2226def: InstRW<[BWWriteResGroup69], (instregex "SHL8m1")>;
2227def: InstRW<[BWWriteResGroup69], (instregex "SHL8mi")>;
2228def: InstRW<[BWWriteResGroup69], (instregex "SHR(16|32|64)m1")>;
2229def: InstRW<[BWWriteResGroup69], (instregex "SHR(16|32|64)mi")>;
2230def: InstRW<[BWWriteResGroup69], (instregex "SHR8m1")>;
2231def: InstRW<[BWWriteResGroup69], (instregex "SHR8mi")>;
2232
2233def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2234 let Latency = 6;
2235 let NumMicroOps = 4;
2236 let ResourceCycles = [1,1,1,1];
2237}
Craig Topper1a88c502017-12-10 09:14:39 +00002238def: InstRW<[BWWriteResGroup70], (instregex "ADD(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002239def: InstRW<[BWWriteResGroup70], (instregex "ADD(16|32|64)mr")>;
2240def: InstRW<[BWWriteResGroup70], (instregex "ADD8mi")>;
2241def: InstRW<[BWWriteResGroup70], (instregex "ADD8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002242def: InstRW<[BWWriteResGroup70], (instregex "AND(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002243def: InstRW<[BWWriteResGroup70], (instregex "AND(16|32|64)mr")>;
2244def: InstRW<[BWWriteResGroup70], (instregex "AND8mi")>;
2245def: InstRW<[BWWriteResGroup70], (instregex "AND8mr")>;
2246def: InstRW<[BWWriteResGroup70], (instregex "DEC(16|32|64)m")>;
2247def: InstRW<[BWWriteResGroup70], (instregex "DEC8m")>;
2248def: InstRW<[BWWriteResGroup70], (instregex "INC(16|32|64)m")>;
2249def: InstRW<[BWWriteResGroup70], (instregex "INC8m")>;
2250def: InstRW<[BWWriteResGroup70], (instregex "NEG(16|32|64)m")>;
2251def: InstRW<[BWWriteResGroup70], (instregex "NEG8m")>;
2252def: InstRW<[BWWriteResGroup70], (instregex "NOT(16|32|64)m")>;
2253def: InstRW<[BWWriteResGroup70], (instregex "NOT8m")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002254def: InstRW<[BWWriteResGroup70], (instregex "OR(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002255def: InstRW<[BWWriteResGroup70], (instregex "OR(16|32|64)mr")>;
2256def: InstRW<[BWWriteResGroup70], (instregex "OR8mi")>;
2257def: InstRW<[BWWriteResGroup70], (instregex "OR8mr")>;
2258def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm")>;
2259def: InstRW<[BWWriteResGroup70], (instregex "PUSH(16|32|64)rmm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002260def: InstRW<[BWWriteResGroup70], (instregex "SUB(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002261def: InstRW<[BWWriteResGroup70], (instregex "SUB(16|32|64)mr")>;
2262def: InstRW<[BWWriteResGroup70], (instregex "SUB8mi")>;
2263def: InstRW<[BWWriteResGroup70], (instregex "SUB8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002264def: InstRW<[BWWriteResGroup70], (instregex "XOR(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002265def: InstRW<[BWWriteResGroup70], (instregex "XOR(16|32|64)mr")>;
2266def: InstRW<[BWWriteResGroup70], (instregex "XOR8mi")>;
2267def: InstRW<[BWWriteResGroup70], (instregex "XOR8mr")>;
2268
2269def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
2270 let Latency = 6;
2271 let NumMicroOps = 6;
2272 let ResourceCycles = [1,5];
2273}
2274def: InstRW<[BWWriteResGroup71], (instregex "STD")>;
2275
2276def BWWriteResGroup72 : SchedWriteRes<[BWPort5]> {
2277 let Latency = 7;
2278 let NumMicroOps = 1;
2279 let ResourceCycles = [1];
2280}
2281def: InstRW<[BWWriteResGroup72], (instregex "AESDECLASTrr")>;
2282def: InstRW<[BWWriteResGroup72], (instregex "AESDECrr")>;
2283def: InstRW<[BWWriteResGroup72], (instregex "AESENCLASTrr")>;
2284def: InstRW<[BWWriteResGroup72], (instregex "AESENCrr")>;
2285def: InstRW<[BWWriteResGroup72], (instregex "VAESDECLASTrr")>;
2286def: InstRW<[BWWriteResGroup72], (instregex "VAESDECrr")>;
2287def: InstRW<[BWWriteResGroup72], (instregex "VAESENCLASTrr")>;
2288def: InstRW<[BWWriteResGroup72], (instregex "VAESENCrr")>;
2289
2290def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
2291 let Latency = 7;
2292 let NumMicroOps = 2;
2293 let ResourceCycles = [1,1];
2294}
2295def: InstRW<[BWWriteResGroup73], (instregex "VPSLLDYrm")>;
2296def: InstRW<[BWWriteResGroup73], (instregex "VPSLLQYrm")>;
2297def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm")>;
2298def: InstRW<[BWWriteResGroup73], (instregex "VPSLLWYrm")>;
2299def: InstRW<[BWWriteResGroup73], (instregex "VPSRADYrm")>;
2300def: InstRW<[BWWriteResGroup73], (instregex "VPSRAWYrm")>;
2301def: InstRW<[BWWriteResGroup73], (instregex "VPSRLDYrm")>;
2302def: InstRW<[BWWriteResGroup73], (instregex "VPSRLQYrm")>;
2303def: InstRW<[BWWriteResGroup73], (instregex "VPSRLVQYrm")>;
2304def: InstRW<[BWWriteResGroup73], (instregex "VPSRLWYrm")>;
2305def: InstRW<[BWWriteResGroup73], (instregex "VTESTPDYrm")>;
2306def: InstRW<[BWWriteResGroup73], (instregex "VTESTPSYrm")>;
2307
2308def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
2309 let Latency = 7;
2310 let NumMicroOps = 2;
2311 let ResourceCycles = [1,1];
2312}
2313def: InstRW<[BWWriteResGroup74], (instregex "FCOM32m")>;
2314def: InstRW<[BWWriteResGroup74], (instregex "FCOM64m")>;
2315def: InstRW<[BWWriteResGroup74], (instregex "FCOMP32m")>;
2316def: InstRW<[BWWriteResGroup74], (instregex "FCOMP64m")>;
2317
2318def BWWriteResGroup75 : SchedWriteRes<[BWPort5,BWPort23]> {
2319 let Latency = 7;
2320 let NumMicroOps = 2;
2321 let ResourceCycles = [1,1];
2322}
2323def: InstRW<[BWWriteResGroup75], (instregex "VANDNPDYrm")>;
2324def: InstRW<[BWWriteResGroup75], (instregex "VANDNPSYrm")>;
2325def: InstRW<[BWWriteResGroup75], (instregex "VANDPDYrm")>;
2326def: InstRW<[BWWriteResGroup75], (instregex "VANDPSYrm")>;
2327def: InstRW<[BWWriteResGroup75], (instregex "VORPDYrm")>;
2328def: InstRW<[BWWriteResGroup75], (instregex "VORPSYrm")>;
2329def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSDWYrm")>;
2330def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSWBYrm")>;
2331def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSDWYrm")>;
2332def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSWBYrm")>;
2333def: InstRW<[BWWriteResGroup75], (instregex "VPALIGNRYrmi")>;
2334def: InstRW<[BWWriteResGroup75], (instregex "VPBLENDWYrmi")>;
2335def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYmi")>;
2336def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYrm")>;
2337def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYmi")>;
2338def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYrm")>;
2339def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFBYrm")>;
2340def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFDYmi")>;
2341def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFHWYmi")>;
2342def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFLWYmi")>;
2343def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHBWYrm")>;
2344def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHDQYrm")>;
2345def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHQDQYrm")>;
2346def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHWDYrm")>;
2347def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLBWYrm")>;
2348def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLDQYrm")>;
2349def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLQDQYrm")>;
2350def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLWDYrm")>;
2351def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPDYrmi")>;
2352def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPSYrmi")>;
2353def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPDYrm")>;
2354def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPSYrm")>;
2355def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPDYrm")>;
2356def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPSYrm")>;
2357def: InstRW<[BWWriteResGroup75], (instregex "VXORPDYrm")>;
2358def: InstRW<[BWWriteResGroup75], (instregex "VXORPSYrm")>;
2359
2360def BWWriteResGroup76 : SchedWriteRes<[BWPort23,BWPort15]> {
2361 let Latency = 7;
2362 let NumMicroOps = 2;
2363 let ResourceCycles = [1,1];
2364}
2365def: InstRW<[BWWriteResGroup76], (instregex "VPABSBYrm")>;
2366def: InstRW<[BWWriteResGroup76], (instregex "VPABSDYrm")>;
2367def: InstRW<[BWWriteResGroup76], (instregex "VPABSWYrm")>;
2368def: InstRW<[BWWriteResGroup76], (instregex "VPADDBYrm")>;
2369def: InstRW<[BWWriteResGroup76], (instregex "VPADDDYrm")>;
2370def: InstRW<[BWWriteResGroup76], (instregex "VPADDQYrm")>;
2371def: InstRW<[BWWriteResGroup76], (instregex "VPADDSBYrm")>;
2372def: InstRW<[BWWriteResGroup76], (instregex "VPADDSWYrm")>;
2373def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSBYrm")>;
2374def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSWYrm")>;
2375def: InstRW<[BWWriteResGroup76], (instregex "VPADDWYrm")>;
2376def: InstRW<[BWWriteResGroup76], (instregex "VPAVGBYrm")>;
2377def: InstRW<[BWWriteResGroup76], (instregex "VPAVGWYrm")>;
2378def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQBYrm")>;
2379def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQDYrm")>;
2380def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQQYrm")>;
2381def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQWYrm")>;
2382def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTBYrm")>;
2383def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTDYrm")>;
2384def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTWYrm")>;
2385def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSBYrm")>;
2386def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSDYrm")>;
2387def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSWYrm")>;
2388def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUBYrm")>;
2389def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUDYrm")>;
2390def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUWYrm")>;
2391def: InstRW<[BWWriteResGroup76], (instregex "VPMINSBYrm")>;
2392def: InstRW<[BWWriteResGroup76], (instregex "VPMINSDYrm")>;
2393def: InstRW<[BWWriteResGroup76], (instregex "VPMINSWYrm")>;
2394def: InstRW<[BWWriteResGroup76], (instregex "VPMINUBYrm")>;
2395def: InstRW<[BWWriteResGroup76], (instregex "VPMINUDYrm")>;
2396def: InstRW<[BWWriteResGroup76], (instregex "VPMINUWYrm")>;
2397def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNBYrm256")>;
2398def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNDYrm256")>;
2399def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNWYrm256")>;
2400def: InstRW<[BWWriteResGroup76], (instregex "VPSUBBYrm")>;
2401def: InstRW<[BWWriteResGroup76], (instregex "VPSUBDYrm")>;
2402def: InstRW<[BWWriteResGroup76], (instregex "VPSUBQYrm")>;
2403def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSBYrm")>;
2404def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSWYrm")>;
2405def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSBYrm")>;
2406def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSWYrm")>;
2407def: InstRW<[BWWriteResGroup76], (instregex "VPSUBWYrm")>;
2408
2409def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
2410 let Latency = 7;
2411 let NumMicroOps = 2;
2412 let ResourceCycles = [1,1];
2413}
2414def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPDYrmi")>;
2415def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPSYrmi")>;
2416def: InstRW<[BWWriteResGroup77], (instregex "VPANDNYrm")>;
2417def: InstRW<[BWWriteResGroup77], (instregex "VPANDYrm")>;
2418def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
2419def: InstRW<[BWWriteResGroup77], (instregex "VPORYrm")>;
2420def: InstRW<[BWWriteResGroup77], (instregex "VPXORYrm")>;
2421
2422def BWWriteResGroup78 : SchedWriteRes<[BWPort0,BWPort5]> {
2423 let Latency = 7;
2424 let NumMicroOps = 3;
2425 let ResourceCycles = [1,2];
2426}
2427def: InstRW<[BWWriteResGroup78], (instregex "MPSADBWrri")>;
2428def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWYrri")>;
2429def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWrri")>;
2430
2431def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
2432 let Latency = 7;
2433 let NumMicroOps = 3;
2434 let ResourceCycles = [2,1];
2435}
2436def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPDrm0")>;
2437def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPSrm0")>;
2438def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm")>;
2439def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSWBirm")>;
2440def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKUSWBirm")>;
2441def: InstRW<[BWWriteResGroup79], (instregex "PBLENDVBrm0")>;
2442def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPDrm")>;
2443def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPSrm")>;
2444def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPDrm")>;
2445def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPSrm")>;
2446def: InstRW<[BWWriteResGroup79], (instregex "VPBLENDVBrm")>;
2447def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVDrm")>;
2448def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVQrm")>;
2449
2450def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
2451 let Latency = 7;
2452 let NumMicroOps = 3;
2453 let ResourceCycles = [1,2];
2454}
2455def: InstRW<[BWWriteResGroup80], (instregex "LEAVE64")>;
2456def: InstRW<[BWWriteResGroup80], (instregex "SCASB")>;
2457def: InstRW<[BWWriteResGroup80], (instregex "SCASL")>;
2458def: InstRW<[BWWriteResGroup80], (instregex "SCASQ")>;
2459def: InstRW<[BWWriteResGroup80], (instregex "SCASW")>;
2460
2461def BWWriteResGroup81 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2462 let Latency = 7;
2463 let NumMicroOps = 3;
2464 let ResourceCycles = [1,1,1];
2465}
2466def: InstRW<[BWWriteResGroup81], (instregex "PSLLDrm")>;
2467def: InstRW<[BWWriteResGroup81], (instregex "PSLLQrm")>;
2468def: InstRW<[BWWriteResGroup81], (instregex "PSLLWrm")>;
2469def: InstRW<[BWWriteResGroup81], (instregex "PSRADrm")>;
2470def: InstRW<[BWWriteResGroup81], (instregex "PSRAWrm")>;
2471def: InstRW<[BWWriteResGroup81], (instregex "PSRLDrm")>;
2472def: InstRW<[BWWriteResGroup81], (instregex "PSRLQrm")>;
2473def: InstRW<[BWWriteResGroup81], (instregex "PSRLWrm")>;
2474def: InstRW<[BWWriteResGroup81], (instregex "PTESTrm")>;
2475def: InstRW<[BWWriteResGroup81], (instregex "VPSLLDrm")>;
2476def: InstRW<[BWWriteResGroup81], (instregex "VPSLLQrm")>;
2477def: InstRW<[BWWriteResGroup81], (instregex "VPSLLWrm")>;
2478def: InstRW<[BWWriteResGroup81], (instregex "VPSRADrm")>;
2479def: InstRW<[BWWriteResGroup81], (instregex "VPSRAWrm")>;
2480def: InstRW<[BWWriteResGroup81], (instregex "VPSRLDrm")>;
2481def: InstRW<[BWWriteResGroup81], (instregex "VPSRLQrm")>;
2482def: InstRW<[BWWriteResGroup81], (instregex "VPSRLWrm")>;
2483def: InstRW<[BWWriteResGroup81], (instregex "VPTESTrm")>;
2484
2485def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
2486 let Latency = 7;
2487 let NumMicroOps = 3;
2488 let ResourceCycles = [1,1,1];
2489}
2490def: InstRW<[BWWriteResGroup82], (instregex "FLDCW16m")>;
2491
2492def BWWriteResGroup83 : SchedWriteRes<[BWPort0,BWPort23,BWPort0156]> {
2493 let Latency = 7;
2494 let NumMicroOps = 3;
2495 let ResourceCycles = [1,1,1];
2496}
2497def: InstRW<[BWWriteResGroup83], (instregex "LDMXCSR")>;
2498def: InstRW<[BWWriteResGroup83], (instregex "VLDMXCSR")>;
2499
2500def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
2501 let Latency = 7;
2502 let NumMicroOps = 3;
2503 let ResourceCycles = [1,1,1];
2504}
2505def: InstRW<[BWWriteResGroup84], (instregex "LRETQ")>;
2506def: InstRW<[BWWriteResGroup84], (instregex "RETQ")>;
2507
2508def BWWriteResGroup85 : SchedWriteRes<[BWPort23,BWPort06,BWPort15]> {
2509 let Latency = 7;
2510 let NumMicroOps = 3;
2511 let ResourceCycles = [1,1,1];
2512}
Craig Toppera42a2ba2017-12-16 18:35:31 +00002513def: InstRW<[BWWriteResGroup85], (instregex "BEXTR(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002514
2515def BWWriteResGroup86 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
2516 let Latency = 7;
2517 let NumMicroOps = 3;
2518 let ResourceCycles = [1,1,1];
2519}
Craig Topperf4cd9082018-01-19 05:47:32 +00002520def: InstRW<[BWWriteResGroup86], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002521
2522def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2523 let Latency = 7;
2524 let NumMicroOps = 5;
2525 let ResourceCycles = [1,1,1,2];
2526}
2527def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)m1")>;
2528def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)mi")>;
2529def: InstRW<[BWWriteResGroup87], (instregex "ROL8m1")>;
2530def: InstRW<[BWWriteResGroup87], (instregex "ROL8mi")>;
2531def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)m1")>;
2532def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)mi")>;
2533def: InstRW<[BWWriteResGroup87], (instregex "ROR8m1")>;
2534def: InstRW<[BWWriteResGroup87], (instregex "ROR8mi")>;
2535
2536def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2537 let Latency = 7;
2538 let NumMicroOps = 5;
2539 let ResourceCycles = [1,1,1,2];
2540}
2541def: InstRW<[BWWriteResGroup88], (instregex "XADD(16|32|64)rm")>;
2542def: InstRW<[BWWriteResGroup88], (instregex "XADD8rm")>;
2543
2544def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
2545 let Latency = 7;
2546 let NumMicroOps = 5;
2547 let ResourceCycles = [1,1,1,1,1];
2548}
2549def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
2550def: InstRW<[BWWriteResGroup89], (instregex "FARCALL64")>;
2551
2552def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
2553 let Latency = 7;
2554 let NumMicroOps = 7;
2555 let ResourceCycles = [2,2,1,2];
2556}
2557def: InstRW<[BWWriteResGroup90], (instregex "LOOP")>;
2558
2559def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
2560 let Latency = 8;
2561 let NumMicroOps = 2;
2562 let ResourceCycles = [1,1];
2563}
2564def: InstRW<[BWWriteResGroup91], (instregex "ADDPDrm")>;
2565def: InstRW<[BWWriteResGroup91], (instregex "ADDPSrm")>;
2566def: InstRW<[BWWriteResGroup91], (instregex "ADDSDrm")>;
2567def: InstRW<[BWWriteResGroup91], (instregex "ADDSSrm")>;
2568def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPDrm")>;
2569def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPSrm")>;
2570def: InstRW<[BWWriteResGroup91], (instregex "BSF(16|32|64)rm")>;
2571def: InstRW<[BWWriteResGroup91], (instregex "BSR(16|32|64)rm")>;
2572def: InstRW<[BWWriteResGroup91], (instregex "CMPPDrmi")>;
2573def: InstRW<[BWWriteResGroup91], (instregex "CMPPSrmi")>;
Craig Topper6c659102017-12-10 09:14:37 +00002574def: InstRW<[BWWriteResGroup91], (instregex "CMPSDrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002575def: InstRW<[BWWriteResGroup91], (instregex "CMPSSrm")>;
2576def: InstRW<[BWWriteResGroup91], (instregex "COMISDrm")>;
2577def: InstRW<[BWWriteResGroup91], (instregex "COMISSrm")>;
2578def: InstRW<[BWWriteResGroup91], (instregex "CVTDQ2PSrm")>;
2579def: InstRW<[BWWriteResGroup91], (instregex "CVTPS2DQrm")>;
2580def: InstRW<[BWWriteResGroup91], (instregex "CVTTPS2DQrm")>;
2581def: InstRW<[BWWriteResGroup91], (instregex "IMUL64m")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002582def: InstRW<[BWWriteResGroup91], (instregex "IMUL(32|64)rm(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002583def: InstRW<[BWWriteResGroup91], (instregex "IMUL8m")>;
2584def: InstRW<[BWWriteResGroup91], (instregex "LZCNT(16|32|64)rm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002585def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)PDrm")>;
2586def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)PSrm")>;
2587def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)SDrm")>;
2588def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)SSrm")>;
2589def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)PDrm")>;
2590def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)PSrm")>;
2591def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)SDrm")>;
2592def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002593def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm")>;
2594def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPS2PIirm")>;
2595def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTTPS2PIirm")>;
2596def: InstRW<[BWWriteResGroup91], (instregex "MUL64m")>;
2597def: InstRW<[BWWriteResGroup91], (instregex "MUL8m")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00002598def: InstRW<[BWWriteResGroup91], (instregex "PDEP(32|64)rm")>;
2599def: InstRW<[BWWriteResGroup91], (instregex "PEXT(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002600def: InstRW<[BWWriteResGroup91], (instregex "POPCNT(16|32|64)rm")>;
2601def: InstRW<[BWWriteResGroup91], (instregex "SUBPDrm")>;
2602def: InstRW<[BWWriteResGroup91], (instregex "SUBPSrm")>;
2603def: InstRW<[BWWriteResGroup91], (instregex "SUBSDrm")>;
2604def: InstRW<[BWWriteResGroup91], (instregex "SUBSSrm")>;
2605def: InstRW<[BWWriteResGroup91], (instregex "TZCNT(16|32|64)rm")>;
2606def: InstRW<[BWWriteResGroup91], (instregex "UCOMISDrm")>;
2607def: InstRW<[BWWriteResGroup91], (instregex "UCOMISSrm")>;
2608def: InstRW<[BWWriteResGroup91], (instregex "VADDPDrm")>;
2609def: InstRW<[BWWriteResGroup91], (instregex "VADDPSrm")>;
2610def: InstRW<[BWWriteResGroup91], (instregex "VADDSDrm")>;
2611def: InstRW<[BWWriteResGroup91], (instregex "VADDSSrm")>;
2612def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPDrm")>;
2613def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPSrm")>;
2614def: InstRW<[BWWriteResGroup91], (instregex "VCMPPDrmi")>;
2615def: InstRW<[BWWriteResGroup91], (instregex "VCMPPSrmi")>;
2616def: InstRW<[BWWriteResGroup91], (instregex "VCMPSDrm")>;
2617def: InstRW<[BWWriteResGroup91], (instregex "VCMPSSrm")>;
2618def: InstRW<[BWWriteResGroup91], (instregex "VCOMISDrm")>;
2619def: InstRW<[BWWriteResGroup91], (instregex "VCOMISSrm")>;
2620def: InstRW<[BWWriteResGroup91], (instregex "VCVTDQ2PSrm")>;
2621def: InstRW<[BWWriteResGroup91], (instregex "VCVTPS2DQrm")>;
2622def: InstRW<[BWWriteResGroup91], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002623def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)PDrm")>;
2624def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)PSrm")>;
2625def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)SDrm")>;
2626def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)SSrm")>;
2627def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)PDrm")>;
2628def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)PSrm")>;
2629def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)SDrm")>;
2630def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002631def: InstRW<[BWWriteResGroup91], (instregex "VSUBPDrm")>;
2632def: InstRW<[BWWriteResGroup91], (instregex "VSUBPSrm")>;
2633def: InstRW<[BWWriteResGroup91], (instregex "VSUBSDrm")>;
2634def: InstRW<[BWWriteResGroup91], (instregex "VSUBSSrm")>;
2635def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISDrm")>;
2636def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISSrm")>;
2637
2638def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2639 let Latency = 8;
2640 let NumMicroOps = 3;
2641 let ResourceCycles = [1,1,1];
2642}
Craig Topper391c6f92017-12-10 01:24:08 +00002643def: InstRW<[BWWriteResGroup91_16], (instregex "IMUL16rm(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002644
2645def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2646 let Latency = 8;
2647 let NumMicroOps = 5;
2648}
2649def: InstRW<[BWWriteResGroup91_16_2], (instregex "IMUL16m")>;
2650def: InstRW<[BWWriteResGroup91_16_2], (instregex "MUL16m")>;
2651
2652def BWWriteResGroup91_32 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2653 let Latency = 8;
2654 let NumMicroOps = 3;
2655 let ResourceCycles = [1,1,1];
2656}
2657def: InstRW<[BWWriteResGroup91_32], (instregex "IMUL32m")>;
2658def: InstRW<[BWWriteResGroup91_32], (instregex "MUL32m")>;
2659
2660def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
2661 let Latency = 8;
2662 let NumMicroOps = 2;
2663 let ResourceCycles = [1,1];
2664}
2665def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm")>;
2666def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBQYrm")>;
2667def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBWYrm")>;
2668def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXDQYrm")>;
2669def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWDYrm")>;
2670def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWQYrm")>;
2671def: InstRW<[BWWriteResGroup92], (instregex "VPMOVZXWDYrm")>;
2672
2673def BWWriteResGroup93 : SchedWriteRes<[BWPort01,BWPort23]> {
2674 let Latency = 8;
2675 let NumMicroOps = 2;
2676 let ResourceCycles = [1,1];
2677}
2678def: InstRW<[BWWriteResGroup93], (instregex "MULPDrm")>;
2679def: InstRW<[BWWriteResGroup93], (instregex "MULPSrm")>;
2680def: InstRW<[BWWriteResGroup93], (instregex "MULSDrm")>;
2681def: InstRW<[BWWriteResGroup93], (instregex "MULSSrm")>;
2682def: InstRW<[BWWriteResGroup93], (instregex "VMULPDrm")>;
2683def: InstRW<[BWWriteResGroup93], (instregex "VMULPSrm")>;
2684def: InstRW<[BWWriteResGroup93], (instregex "VMULSDrm")>;
2685def: InstRW<[BWWriteResGroup93], (instregex "VMULSSrm")>;
2686
2687def BWWriteResGroup94 : SchedWriteRes<[BWPort5,BWPort23]> {
2688 let Latency = 8;
2689 let NumMicroOps = 3;
2690 let ResourceCycles = [2,1];
2691}
2692def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPDYrm")>;
2693def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPSYrm")>;
2694def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPDYrm")>;
2695def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPSYrm")>;
2696def: InstRW<[BWWriteResGroup94], (instregex "VPBLENDVBYrm")>;
2697def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVDYrm")>;
2698def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVQYrm")>;
2699
2700def BWWriteResGroup95 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2701 let Latency = 8;
2702 let NumMicroOps = 4;
2703 let ResourceCycles = [2,1,1];
2704}
2705def: InstRW<[BWWriteResGroup95], (instregex "VPSLLVDrm")>;
2706def: InstRW<[BWWriteResGroup95], (instregex "VPSRAVDrm")>;
2707def: InstRW<[BWWriteResGroup95], (instregex "VPSRLVDrm")>;
2708
2709def BWWriteResGroup96 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
2710 let Latency = 8;
2711 let NumMicroOps = 4;
2712 let ResourceCycles = [2,1,1];
2713}
2714def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDSWrm64")>;
2715def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDWrm64")>;
2716def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDrm64")>;
2717def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBDrm64")>;
2718def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBSWrm64")>;
2719def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBWrm64")>;
2720def: InstRW<[BWWriteResGroup96], (instregex "PHADDDrm")>;
2721def: InstRW<[BWWriteResGroup96], (instregex "PHADDSWrm128")>;
2722def: InstRW<[BWWriteResGroup96], (instregex "PHADDWrm")>;
2723def: InstRW<[BWWriteResGroup96], (instregex "PHSUBDrm")>;
2724def: InstRW<[BWWriteResGroup96], (instregex "PHSUBSWrm128")>;
2725def: InstRW<[BWWriteResGroup96], (instregex "PHSUBWrm")>;
2726def: InstRW<[BWWriteResGroup96], (instregex "VPHADDDrm")>;
2727def: InstRW<[BWWriteResGroup96], (instregex "VPHADDSWrm128")>;
2728def: InstRW<[BWWriteResGroup96], (instregex "VPHADDWrm")>;
2729def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBDrm")>;
2730def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBSWrm128")>;
2731def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBWrm")>;
2732
2733def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2734 let Latency = 8;
2735 let NumMicroOps = 5;
2736 let ResourceCycles = [1,1,1,2];
2737}
2738def: InstRW<[BWWriteResGroup97], (instregex "RCL(16|32|64)m1")>;
2739def: InstRW<[BWWriteResGroup97], (instregex "RCL(16|32|64)mi")>;
2740def: InstRW<[BWWriteResGroup97], (instregex "RCL8m1")>;
2741def: InstRW<[BWWriteResGroup97], (instregex "RCL8mi")>;
2742def: InstRW<[BWWriteResGroup97], (instregex "RCR(16|32|64)m1")>;
2743def: InstRW<[BWWriteResGroup97], (instregex "RCR(16|32|64)mi")>;
2744def: InstRW<[BWWriteResGroup97], (instregex "RCR8m1")>;
2745def: InstRW<[BWWriteResGroup97], (instregex "RCR8mi")>;
2746
2747def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2748 let Latency = 8;
2749 let NumMicroOps = 5;
2750 let ResourceCycles = [1,1,2,1];
2751}
2752def: InstRW<[BWWriteResGroup98], (instregex "ROR(16|32|64)mCL")>;
2753def: InstRW<[BWWriteResGroup98], (instregex "ROR8mCL")>;
2754
2755def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2756 let Latency = 8;
2757 let NumMicroOps = 6;
2758 let ResourceCycles = [1,1,1,3];
2759}
Craig Topper1a88c502017-12-10 09:14:39 +00002760def: InstRW<[BWWriteResGroup99], (instregex "ADC(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002761def: InstRW<[BWWriteResGroup99], (instregex "ADC8mi")>;
2762def: InstRW<[BWWriteResGroup99], (instregex "ADD8mi")>;
2763def: InstRW<[BWWriteResGroup99], (instregex "AND8mi")>;
2764def: InstRW<[BWWriteResGroup99], (instregex "OR8mi")>;
2765def: InstRW<[BWWriteResGroup99], (instregex "SUB8mi")>;
2766def: InstRW<[BWWriteResGroup99], (instregex "XCHG(16|32|64)rm")>;
2767def: InstRW<[BWWriteResGroup99], (instregex "XCHG8rm")>;
2768def: InstRW<[BWWriteResGroup99], (instregex "XOR8mi")>;
2769
2770def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
2771 let Latency = 8;
2772 let NumMicroOps = 6;
2773 let ResourceCycles = [1,1,1,2,1];
2774}
2775def: InstRW<[BWWriteResGroup100], (instregex "ADC(16|32|64)mr")>;
2776def: InstRW<[BWWriteResGroup100], (instregex "ADC8mr")>;
2777def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(16|32|64)rm")>;
2778def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG8rm")>;
2779def: InstRW<[BWWriteResGroup100], (instregex "ROL(16|32|64)mCL")>;
2780def: InstRW<[BWWriteResGroup100], (instregex "ROL8mCL")>;
2781def: InstRW<[BWWriteResGroup100], (instregex "SAR(16|32|64)mCL")>;
2782def: InstRW<[BWWriteResGroup100], (instregex "SAR8mCL")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002783def: InstRW<[BWWriteResGroup100], (instregex "SBB(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002784def: InstRW<[BWWriteResGroup100], (instregex "SBB(16|32|64)mr")>;
2785def: InstRW<[BWWriteResGroup100], (instregex "SBB8mi")>;
2786def: InstRW<[BWWriteResGroup100], (instregex "SBB8mr")>;
2787def: InstRW<[BWWriteResGroup100], (instregex "SHL(16|32|64)mCL")>;
2788def: InstRW<[BWWriteResGroup100], (instregex "SHL8mCL")>;
2789def: InstRW<[BWWriteResGroup100], (instregex "SHR(16|32|64)mCL")>;
2790def: InstRW<[BWWriteResGroup100], (instregex "SHR8mCL")>;
2791
2792def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
2793 let Latency = 9;
2794 let NumMicroOps = 2;
2795 let ResourceCycles = [1,1];
2796}
2797def: InstRW<[BWWriteResGroup101], (instregex "ADD_F32m")>;
2798def: InstRW<[BWWriteResGroup101], (instregex "ADD_F64m")>;
2799def: InstRW<[BWWriteResGroup101], (instregex "ILD_F16m")>;
2800def: InstRW<[BWWriteResGroup101], (instregex "ILD_F32m")>;
2801def: InstRW<[BWWriteResGroup101], (instregex "ILD_F64m")>;
2802def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F32m")>;
2803def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F64m")>;
2804def: InstRW<[BWWriteResGroup101], (instregex "SUB_F32m")>;
2805def: InstRW<[BWWriteResGroup101], (instregex "SUB_F64m")>;
2806def: InstRW<[BWWriteResGroup101], (instregex "VADDPDYrm")>;
2807def: InstRW<[BWWriteResGroup101], (instregex "VADDPSYrm")>;
2808def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPDYrm")>;
2809def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPSYrm")>;
2810def: InstRW<[BWWriteResGroup101], (instregex "VCMPPDYrmi")>;
2811def: InstRW<[BWWriteResGroup101], (instregex "VCMPPSYrmi")>;
2812def: InstRW<[BWWriteResGroup101], (instregex "VCVTDQ2PSYrm")>;
2813def: InstRW<[BWWriteResGroup101], (instregex "VCVTPS2DQYrm")>;
2814def: InstRW<[BWWriteResGroup101], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002815def: InstRW<[BWWriteResGroup101], (instregex "VMAX(C?)PDYrm")>;
2816def: InstRW<[BWWriteResGroup101], (instregex "VMAX(C?)PSYrm")>;
2817def: InstRW<[BWWriteResGroup101], (instregex "VMIN(C?)PDYrm")>;
2818def: InstRW<[BWWriteResGroup101], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002819def: InstRW<[BWWriteResGroup101], (instregex "VSUBPDYrm")>;
2820def: InstRW<[BWWriteResGroup101], (instregex "VSUBPSYrm")>;
2821
2822def BWWriteResGroup102 : SchedWriteRes<[BWPort5,BWPort23]> {
2823 let Latency = 9;
2824 let NumMicroOps = 2;
2825 let ResourceCycles = [1,1];
2826}
2827def: InstRW<[BWWriteResGroup102], (instregex "VPERM2F128rm")>;
2828def: InstRW<[BWWriteResGroup102], (instregex "VPERM2I128rm")>;
2829def: InstRW<[BWWriteResGroup102], (instregex "VPERMDYrm")>;
2830def: InstRW<[BWWriteResGroup102], (instregex "VPERMPDYmi")>;
2831def: InstRW<[BWWriteResGroup102], (instregex "VPERMPSYrm")>;
2832def: InstRW<[BWWriteResGroup102], (instregex "VPERMQYmi")>;
2833def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBDYrm")>;
2834def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBQYrm")>;
2835def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBWYrm")>;
2836def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXDQYrm")>;
2837def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXWQYrm")>;
2838
2839def BWWriteResGroup103 : SchedWriteRes<[BWPort01,BWPort23]> {
2840 let Latency = 9;
2841 let NumMicroOps = 2;
2842 let ResourceCycles = [1,1];
2843}
2844def: InstRW<[BWWriteResGroup103], (instregex "VMULPDYrm")>;
2845def: InstRW<[BWWriteResGroup103], (instregex "VMULPSYrm")>;
2846
2847def BWWriteResGroup104 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
2848 let Latency = 9;
2849 let NumMicroOps = 3;
2850 let ResourceCycles = [1,1,1];
2851}
2852def: InstRW<[BWWriteResGroup104], (instregex "DPPDrri")>;
2853def: InstRW<[BWWriteResGroup104], (instregex "VDPPDrri")>;
2854
2855def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
2856 let Latency = 9;
2857 let NumMicroOps = 3;
2858 let ResourceCycles = [1,1,1];
2859}
2860def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SI64rm")>;
2861def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SIrm")>;
2862def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SI64rm")>;
2863def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SIrm")>;
2864def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SI64rm")>;
2865def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SIrm")>;
2866def: InstRW<[BWWriteResGroup105], (instregex "CVTTSS2SIrm")>;
2867def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SI64rm")>;
2868def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SIrm")>;
2869def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SI64rm")>;
2870def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SIrm")>;
2871def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SI64rm")>;
2872def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SIrm")>;
2873def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SI64rm")>;
2874def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SIrm")>;
2875
2876def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2877 let Latency = 9;
2878 let NumMicroOps = 3;
2879 let ResourceCycles = [1,1,1];
2880}
2881def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
2882
2883def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
2884 let Latency = 9;
2885 let NumMicroOps = 3;
2886 let ResourceCycles = [1,1,1];
2887}
2888def: InstRW<[BWWriteResGroup107], (instregex "CVTDQ2PDrm")>;
2889def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2DQrm")>;
2890def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm")>;
2891def: InstRW<[BWWriteResGroup107], (instregex "CVTSD2SSrm")>;
2892def: InstRW<[BWWriteResGroup107], (instregex "CVTTPD2DQrm")>;
2893def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPD2PIirm")>;
2894def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPI2PDirm")>;
2895def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTTPD2PIirm")>;
2896def: InstRW<[BWWriteResGroup107], (instregex "MULX64rm")>;
2897def: InstRW<[BWWriteResGroup107], (instregex "VCVTDQ2PDrm")>;
2898def: InstRW<[BWWriteResGroup107], (instregex "VCVTSD2SSrm")>;
2899
2900def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
2901 let Latency = 9;
2902 let NumMicroOps = 3;
2903 let ResourceCycles = [1,1,1];
2904}
2905def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBYrm")>;
2906def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBrm")>;
2907def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWYrm")>;
2908def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWrm")>;
2909
2910def BWWriteResGroup109 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2911 let Latency = 9;
2912 let NumMicroOps = 4;
2913 let ResourceCycles = [2,1,1];
2914}
2915def: InstRW<[BWWriteResGroup109], (instregex "VPSLLVDYrm")>;
2916def: InstRW<[BWWriteResGroup109], (instregex "VPSRAVDYrm")>;
2917def: InstRW<[BWWriteResGroup109], (instregex "VPSRLVDYrm")>;
2918
2919def BWWriteResGroup110 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
2920 let Latency = 9;
2921 let NumMicroOps = 4;
2922 let ResourceCycles = [2,1,1];
2923}
2924def: InstRW<[BWWriteResGroup110], (instregex "VPHADDDYrm")>;
2925def: InstRW<[BWWriteResGroup110], (instregex "VPHADDSWrm256")>;
2926def: InstRW<[BWWriteResGroup110], (instregex "VPHADDWYrm")>;
2927def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBDYrm")>;
2928def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBSWrm256")>;
2929def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBWYrm")>;
2930
2931def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
2932 let Latency = 9;
2933 let NumMicroOps = 4;
2934 let ResourceCycles = [1,1,1,1];
2935}
2936def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8")>;
2937def: InstRW<[BWWriteResGroup111], (instregex "SHRD(16|32|64)mri8")>;
2938
2939def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
2940 let Latency = 9;
2941 let NumMicroOps = 5;
2942 let ResourceCycles = [1,1,3];
2943}
2944def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
2945
2946def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
2947 let Latency = 9;
2948 let NumMicroOps = 5;
2949 let ResourceCycles = [1,2,1,1];
2950}
2951def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm")>;
2952def: InstRW<[BWWriteResGroup113], (instregex "LSL(16|32|64)rm")>;
2953
2954def BWWriteResGroup114 : SchedWriteRes<[BWPort0]> {
2955 let Latency = 10;
2956 let NumMicroOps = 2;
2957 let ResourceCycles = [2];
2958}
2959def: InstRW<[BWWriteResGroup114], (instregex "PMULLDrr")>;
2960def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDYrr")>;
2961def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDrr")>;
2962
2963def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
2964 let Latency = 10;
2965 let NumMicroOps = 2;
2966 let ResourceCycles = [1,1];
2967}
2968def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDUBSWrm64")>;
2969def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDWDirm")>;
2970def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHRSWrm64")>;
2971def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHUWirm")>;
2972def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHWirm")>;
2973def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULLWirm")>;
2974def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULUDQirm")>;
2975def: InstRW<[BWWriteResGroup115], (instregex "MMX_PSADBWirm")>;
2976def: InstRW<[BWWriteResGroup115], (instregex "PCLMULQDQrm")>;
2977def: InstRW<[BWWriteResGroup115], (instregex "PCMPGTQrm")>;
2978def: InstRW<[BWWriteResGroup115], (instregex "PHMINPOSUWrm128")>;
2979def: InstRW<[BWWriteResGroup115], (instregex "PMADDUBSWrm")>;
2980def: InstRW<[BWWriteResGroup115], (instregex "PMADDWDrm")>;
2981def: InstRW<[BWWriteResGroup115], (instregex "PMULDQrm")>;
2982def: InstRW<[BWWriteResGroup115], (instregex "PMULHRSWrm")>;
2983def: InstRW<[BWWriteResGroup115], (instregex "PMULHUWrm")>;
2984def: InstRW<[BWWriteResGroup115], (instregex "PMULHWrm")>;
2985def: InstRW<[BWWriteResGroup115], (instregex "PMULLWrm")>;
2986def: InstRW<[BWWriteResGroup115], (instregex "PMULUDQrm")>;
2987def: InstRW<[BWWriteResGroup115], (instregex "PSADBWrm")>;
2988def: InstRW<[BWWriteResGroup115], (instregex "RCPPSm")>;
2989def: InstRW<[BWWriteResGroup115], (instregex "RCPSSm")>;
2990def: InstRW<[BWWriteResGroup115], (instregex "RSQRTPSm")>;
2991def: InstRW<[BWWriteResGroup115], (instregex "RSQRTSSm")>;
2992def: InstRW<[BWWriteResGroup115], (instregex "VPCLMULQDQrm")>;
2993def: InstRW<[BWWriteResGroup115], (instregex "VPCMPGTQrm")>;
2994def: InstRW<[BWWriteResGroup115], (instregex "VPHMINPOSUWrm128")>;
2995def: InstRW<[BWWriteResGroup115], (instregex "VPMADDUBSWrm")>;
2996def: InstRW<[BWWriteResGroup115], (instregex "VPMADDWDrm")>;
2997def: InstRW<[BWWriteResGroup115], (instregex "VPMULDQrm")>;
2998def: InstRW<[BWWriteResGroup115], (instregex "VPMULHRSWrm")>;
2999def: InstRW<[BWWriteResGroup115], (instregex "VPMULHUWrm")>;
3000def: InstRW<[BWWriteResGroup115], (instregex "VPMULHWrm")>;
3001def: InstRW<[BWWriteResGroup115], (instregex "VPMULLWrm")>;
3002def: InstRW<[BWWriteResGroup115], (instregex "VPMULUDQrm")>;
3003def: InstRW<[BWWriteResGroup115], (instregex "VPSADBWrm")>;
3004def: InstRW<[BWWriteResGroup115], (instregex "VRCPPSm")>;
3005def: InstRW<[BWWriteResGroup115], (instregex "VRCPSSm")>;
3006def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTPSm")>;
3007def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTSSm")>;
3008
3009def BWWriteResGroup116 : SchedWriteRes<[BWPort01,BWPort23]> {
3010 let Latency = 10;
3011 let NumMicroOps = 2;
3012 let ResourceCycles = [1,1];
3013}
Craig Topperf82867c2017-12-13 23:11:30 +00003014def: InstRW<[BWWriteResGroup116],
3015 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)m",
3016 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003017
3018def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
3019 let Latency = 10;
3020 let NumMicroOps = 3;
3021 let ResourceCycles = [2,1];
3022}
3023def: InstRW<[BWWriteResGroup117], (instregex "FICOM16m")>;
3024def: InstRW<[BWWriteResGroup117], (instregex "FICOM32m")>;
3025def: InstRW<[BWWriteResGroup117], (instregex "FICOMP16m")>;
3026def: InstRW<[BWWriteResGroup117], (instregex "FICOMP32m")>;
3027
3028def BWWriteResGroup118 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3029 let Latency = 10;
3030 let NumMicroOps = 3;
3031 let ResourceCycles = [1,1,1];
3032}
3033def: InstRW<[BWWriteResGroup118], (instregex "VPTESTYrm")>;
3034
3035def BWWriteResGroup119 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3036 let Latency = 10;
3037 let NumMicroOps = 4;
3038 let ResourceCycles = [1,2,1];
3039}
3040def: InstRW<[BWWriteResGroup119], (instregex "HADDPDrm")>;
3041def: InstRW<[BWWriteResGroup119], (instregex "HADDPSrm")>;
3042def: InstRW<[BWWriteResGroup119], (instregex "HSUBPDrm")>;
3043def: InstRW<[BWWriteResGroup119], (instregex "HSUBPSrm")>;
3044def: InstRW<[BWWriteResGroup119], (instregex "VHADDPDrm")>;
3045def: InstRW<[BWWriteResGroup119], (instregex "VHADDPSrm")>;
3046def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPDrm")>;
3047def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPSrm")>;
3048
3049def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3050 let Latency = 10;
3051 let NumMicroOps = 4;
3052 let ResourceCycles = [1,1,1,1];
3053}
3054def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
3055
3056def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
3057 let Latency = 10;
3058 let NumMicroOps = 4;
3059 let ResourceCycles = [1,1,1,1];
3060}
3061def: InstRW<[BWWriteResGroup121], (instregex "MULX32rm")>;
3062
3063def BWWriteResGroup122 : SchedWriteRes<[BWPort0]> {
3064 let Latency = 11;
3065 let NumMicroOps = 1;
3066 let ResourceCycles = [1];
3067}
3068def: InstRW<[BWWriteResGroup122], (instregex "DIVPSrr")>;
3069def: InstRW<[BWWriteResGroup122], (instregex "DIVSSrr")>;
3070def: InstRW<[BWWriteResGroup122], (instregex "VDIVPSrr")>;
3071def: InstRW<[BWWriteResGroup122], (instregex "VDIVSSrr")>;
3072
3073def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
3074 let Latency = 11;
3075 let NumMicroOps = 2;
3076 let ResourceCycles = [1,1];
3077}
3078def: InstRW<[BWWriteResGroup123], (instregex "MUL_F32m")>;
3079def: InstRW<[BWWriteResGroup123], (instregex "MUL_F64m")>;
3080def: InstRW<[BWWriteResGroup123], (instregex "VPCMPGTQYrm")>;
3081def: InstRW<[BWWriteResGroup123], (instregex "VPMADDUBSWYrm")>;
3082def: InstRW<[BWWriteResGroup123], (instregex "VPMADDWDYrm")>;
3083def: InstRW<[BWWriteResGroup123], (instregex "VPMULDQYrm")>;
3084def: InstRW<[BWWriteResGroup123], (instregex "VPMULHRSWYrm")>;
3085def: InstRW<[BWWriteResGroup123], (instregex "VPMULHUWYrm")>;
3086def: InstRW<[BWWriteResGroup123], (instregex "VPMULHWYrm")>;
3087def: InstRW<[BWWriteResGroup123], (instregex "VPMULLWYrm")>;
3088def: InstRW<[BWWriteResGroup123], (instregex "VPMULUDQYrm")>;
3089def: InstRW<[BWWriteResGroup123], (instregex "VPSADBWYrm")>;
3090
3091def BWWriteResGroup124 : SchedWriteRes<[BWPort01,BWPort23]> {
3092 let Latency = 11;
3093 let NumMicroOps = 2;
3094 let ResourceCycles = [1,1];
3095}
Craig Topperf82867c2017-12-13 23:11:30 +00003096def: InstRW<[BWWriteResGroup124],
3097 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)Ym")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003098
3099def BWWriteResGroup125 : SchedWriteRes<[BWPort0]> {
3100 let Latency = 11;
3101 let NumMicroOps = 3;
3102 let ResourceCycles = [3];
3103}
3104def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRIrr")>;
3105def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRM128rr")>;
3106def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRIrr")>;
3107def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRM128rr")>;
3108
3109def BWWriteResGroup126 : SchedWriteRes<[BWPort0,BWPort015]> {
3110 let Latency = 11;
3111 let NumMicroOps = 3;
3112 let ResourceCycles = [2,1];
3113}
3114def: InstRW<[BWWriteResGroup126], (instregex "VRCPPSYr")>;
3115def: InstRW<[BWWriteResGroup126], (instregex "VRSQRTPSYr")>;
3116
3117def BWWriteResGroup127 : SchedWriteRes<[BWPort1,BWPort23]> {
3118 let Latency = 11;
3119 let NumMicroOps = 3;
3120 let ResourceCycles = [2,1];
3121}
3122def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPDm")>;
3123def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPSm")>;
3124def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSDm")>;
3125def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSSm")>;
3126def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPDm")>;
3127def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPSm")>;
3128def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSDm")>;
3129def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSSm")>;
3130
3131def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3132 let Latency = 11;
3133 let NumMicroOps = 3;
3134 let ResourceCycles = [1,1,1];
3135}
3136def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
3137
3138def BWWriteResGroup129 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3139 let Latency = 11;
3140 let NumMicroOps = 4;
3141 let ResourceCycles = [1,2,1];
3142}
3143def: InstRW<[BWWriteResGroup129], (instregex "VHADDPDYrm")>;
3144def: InstRW<[BWWriteResGroup129], (instregex "VHADDPSYrm")>;
3145def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPDYrm")>;
3146def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPSYrm")>;
3147
3148def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3149 let Latency = 11;
3150 let NumMicroOps = 6;
3151 let ResourceCycles = [1,1,1,1,2];
3152}
3153def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL")>;
3154def: InstRW<[BWWriteResGroup130], (instregex "SHRD(16|32|64)mrCL")>;
3155
3156def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
3157 let Latency = 11;
3158 let NumMicroOps = 7;
3159 let ResourceCycles = [2,2,3];
3160}
3161def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL")>;
3162def: InstRW<[BWWriteResGroup131], (instregex "RCR(16|32|64)rCL")>;
3163
3164def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3165 let Latency = 11;
3166 let NumMicroOps = 9;
3167 let ResourceCycles = [1,4,1,3];
3168}
3169def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
3170
3171def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
3172 let Latency = 11;
3173 let NumMicroOps = 11;
3174 let ResourceCycles = [2,9];
3175}
3176def: InstRW<[BWWriteResGroup133], (instregex "LOOPE")>;
3177def: InstRW<[BWWriteResGroup133], (instregex "LOOPNE")>;
3178
3179def BWWriteResGroup134 : SchedWriteRes<[BWPort5,BWPort23]> {
3180 let Latency = 12;
3181 let NumMicroOps = 2;
3182 let ResourceCycles = [1,1];
3183}
3184def: InstRW<[BWWriteResGroup134], (instregex "AESDECLASTrm")>;
3185def: InstRW<[BWWriteResGroup134], (instregex "AESDECrm")>;
3186def: InstRW<[BWWriteResGroup134], (instregex "AESENCLASTrm")>;
3187def: InstRW<[BWWriteResGroup134], (instregex "AESENCrm")>;
3188def: InstRW<[BWWriteResGroup134], (instregex "VAESDECLASTrm")>;
3189def: InstRW<[BWWriteResGroup134], (instregex "VAESDECrm")>;
3190def: InstRW<[BWWriteResGroup134], (instregex "VAESENCLASTrm")>;
3191def: InstRW<[BWWriteResGroup134], (instregex "VAESENCrm")>;
3192
3193def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
3194 let Latency = 12;
3195 let NumMicroOps = 3;
3196 let ResourceCycles = [2,1];
3197}
3198def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI16m")>;
3199def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI32m")>;
3200def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI16m")>;
3201def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI32m")>;
3202def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI16m")>;
3203def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI32m")>;
3204def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPDm")>;
3205def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPSm")>;
3206
3207def BWWriteResGroup136 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3208 let Latency = 12;
3209 let NumMicroOps = 4;
3210 let ResourceCycles = [1,2,1];
3211}
3212def: InstRW<[BWWriteResGroup136], (instregex "MPSADBWrmi")>;
3213def: InstRW<[BWWriteResGroup136], (instregex "VMPSADBWrmi")>;
3214
3215def BWWriteResGroup137 : SchedWriteRes<[BWPort0]> {
3216 let Latency = 13;
3217 let NumMicroOps = 1;
3218 let ResourceCycles = [1];
3219}
3220def: InstRW<[BWWriteResGroup137], (instregex "SQRTPSr")>;
3221def: InstRW<[BWWriteResGroup137], (instregex "SQRTSSr")>;
3222
3223def BWWriteResGroup138 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3224 let Latency = 13;
3225 let NumMicroOps = 4;
3226 let ResourceCycles = [1,2,1];
3227}
3228def: InstRW<[BWWriteResGroup138], (instregex "VMPSADBWYrmi")>;
3229
3230def BWWriteResGroup139 : SchedWriteRes<[BWPort0]> {
3231 let Latency = 14;
3232 let NumMicroOps = 1;
3233 let ResourceCycles = [1];
3234}
3235def: InstRW<[BWWriteResGroup139], (instregex "DIVPDrr")>;
3236def: InstRW<[BWWriteResGroup139], (instregex "DIVSDrr")>;
3237def: InstRW<[BWWriteResGroup139], (instregex "VDIVPDrr")>;
3238def: InstRW<[BWWriteResGroup139], (instregex "VDIVSDrr")>;
3239def: InstRW<[BWWriteResGroup139], (instregex "VSQRTPSr")>;
3240def: InstRW<[BWWriteResGroup139], (instregex "VSQRTSSr")>;
3241
3242def BWWriteResGroup140 : SchedWriteRes<[BWPort5]> {
3243 let Latency = 14;
3244 let NumMicroOps = 2;
3245 let ResourceCycles = [2];
3246}
3247def: InstRW<[BWWriteResGroup140], (instregex "AESIMCrr")>;
3248def: InstRW<[BWWriteResGroup140], (instregex "VAESIMCrr")>;
3249
3250def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3251 let Latency = 14;
3252 let NumMicroOps = 3;
3253 let ResourceCycles = [1,1,1];
3254}
3255def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI16m")>;
3256def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI32m")>;
3257
3258def BWWriteResGroup142 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
3259 let Latency = 14;
3260 let NumMicroOps = 4;
3261 let ResourceCycles = [2,1,1];
3262}
3263def: InstRW<[BWWriteResGroup142], (instregex "DPPSrri")>;
3264def: InstRW<[BWWriteResGroup142], (instregex "VDPPSYrri")>;
3265def: InstRW<[BWWriteResGroup142], (instregex "VDPPSrri")>;
3266
3267def BWWriteResGroup143 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3268 let Latency = 14;
3269 let NumMicroOps = 4;
3270 let ResourceCycles = [1,1,1,1];
3271}
3272def: InstRW<[BWWriteResGroup143], (instregex "DPPDrmi")>;
3273def: InstRW<[BWWriteResGroup143], (instregex "VDPPDrmi")>;
3274
3275def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
3276 let Latency = 14;
3277 let NumMicroOps = 8;
3278 let ResourceCycles = [2,2,1,3];
3279}
3280def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
3281
3282def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3283 let Latency = 14;
3284 let NumMicroOps = 10;
3285 let ResourceCycles = [2,3,1,4];
3286}
3287def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
3288
3289def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
3290 let Latency = 14;
3291 let NumMicroOps = 12;
3292 let ResourceCycles = [2,1,4,5];
3293}
3294def: InstRW<[BWWriteResGroup146], (instregex "XCH_F")>;
3295
3296def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
3297 let Latency = 15;
3298 let NumMicroOps = 1;
3299 let ResourceCycles = [1];
3300}
3301def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FPrST0")>;
3302def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FST0r")>;
3303def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FrST0")>;
3304
3305def BWWriteResGroup148 : SchedWriteRes<[BWPort0,BWPort23]> {
3306 let Latency = 15;
3307 let NumMicroOps = 3;
3308 let ResourceCycles = [2,1];
3309}
3310def: InstRW<[BWWriteResGroup148], (instregex "PMULLDrm")>;
3311def: InstRW<[BWWriteResGroup148], (instregex "VPMULLDrm")>;
3312
3313def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3314 let Latency = 15;
3315 let NumMicroOps = 10;
3316 let ResourceCycles = [1,1,1,4,1,2];
3317}
3318def: InstRW<[BWWriteResGroup149], (instregex "RCL(16|32|64)mCL")>;
3319def: InstRW<[BWWriteResGroup149], (instregex "RCL8mCL")>;
3320
3321def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23]> {
3322 let Latency = 16;
3323 let NumMicroOps = 2;
3324 let ResourceCycles = [1,1];
3325}
3326def: InstRW<[BWWriteResGroup150], (instregex "DIVPSrm")>;
3327def: InstRW<[BWWriteResGroup150], (instregex "DIVSSrm")>;
3328def: InstRW<[BWWriteResGroup150], (instregex "VDIVPSrm")>;
3329def: InstRW<[BWWriteResGroup150], (instregex "VDIVSSrm")>;
3330
3331def BWWriteResGroup151 : SchedWriteRes<[BWPort0,BWPort23]> {
3332 let Latency = 16;
3333 let NumMicroOps = 3;
3334 let ResourceCycles = [2,1];
3335}
3336def: InstRW<[BWWriteResGroup151], (instregex "VPMULLDYrm")>;
3337
3338def BWWriteResGroup152 : SchedWriteRes<[BWPort0,BWPort23]> {
3339 let Latency = 16;
3340 let NumMicroOps = 4;
3341 let ResourceCycles = [3,1];
3342}
3343def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRIrm")>;
3344def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRM128rm")>;
3345def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRIrm")>;
3346def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRM128rm")>;
3347
3348def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3349 let Latency = 16;
3350 let NumMicroOps = 14;
3351 let ResourceCycles = [1,1,1,4,2,5];
3352}
3353def: InstRW<[BWWriteResGroup153], (instregex "CMPXCHG8B")>;
3354
3355def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
3356 let Latency = 16;
3357 let NumMicroOps = 16;
3358 let ResourceCycles = [16];
3359}
3360def: InstRW<[BWWriteResGroup154], (instregex "VZEROALL")>;
3361
3362def BWWriteResGroup155 : SchedWriteRes<[BWPort0,BWPort015]> {
3363 let Latency = 17;
3364 let NumMicroOps = 3;
3365 let ResourceCycles = [2,1];
3366}
3367def: InstRW<[BWWriteResGroup155], (instregex "VDIVPSYrr")>;
3368
3369def BWWriteResGroup156 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3370 let Latency = 17;
3371 let NumMicroOps = 4;
3372 let ResourceCycles = [2,1,1];
3373}
3374def: InstRW<[BWWriteResGroup156], (instregex "VRCPPSYm")>;
3375def: InstRW<[BWWriteResGroup156], (instregex "VRSQRTPSYm")>;
3376
3377def BWWriteResGroup157 : SchedWriteRes<[BWPort0,BWPort23]> {
3378 let Latency = 18;
3379 let NumMicroOps = 2;
3380 let ResourceCycles = [1,1];
3381}
3382def: InstRW<[BWWriteResGroup157], (instregex "SQRTPSm")>;
3383def: InstRW<[BWWriteResGroup157], (instregex "SQRTSSm")>;
3384
3385def BWWriteResGroup158 : SchedWriteRes<[BWPort0,BWPort5,BWPort0156]> {
3386 let Latency = 18;
3387 let NumMicroOps = 8;
3388 let ResourceCycles = [4,3,1];
3389}
3390def: InstRW<[BWWriteResGroup158], (instregex "PCMPESTRIrr")>;
3391def: InstRW<[BWWriteResGroup158], (instregex "VPCMPESTRIrr")>;
3392
3393def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
3394 let Latency = 18;
3395 let NumMicroOps = 8;
3396 let ResourceCycles = [1,1,1,5];
3397}
3398def: InstRW<[BWWriteResGroup159], (instregex "CPUID")>;
3399def: InstRW<[BWWriteResGroup159], (instregex "RDTSC")>;
3400
3401def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3402 let Latency = 18;
3403 let NumMicroOps = 11;
3404 let ResourceCycles = [2,1,1,3,1,3];
3405}
3406def: InstRW<[BWWriteResGroup160], (instregex "RCR(16|32|64)mCL")>;
3407def: InstRW<[BWWriteResGroup160], (instregex "RCR8mCL")>;
3408
3409def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23]> {
3410 let Latency = 19;
3411 let NumMicroOps = 2;
3412 let ResourceCycles = [1,1];
3413}
3414def: InstRW<[BWWriteResGroup161], (instregex "DIVPDrm")>;
3415def: InstRW<[BWWriteResGroup161], (instregex "DIVSDrm")>;
3416def: InstRW<[BWWriteResGroup161], (instregex "VDIVPDrm")>;
3417def: InstRW<[BWWriteResGroup161], (instregex "VDIVSDrm")>;
3418def: InstRW<[BWWriteResGroup161], (instregex "VSQRTPSm")>;
3419def: InstRW<[BWWriteResGroup161], (instregex "VSQRTSSm")>;
3420
3421def BWWriteResGroup162 : SchedWriteRes<[BWPort5,BWPort23]> {
3422 let Latency = 19;
3423 let NumMicroOps = 3;
3424 let ResourceCycles = [2,1];
3425}
3426def: InstRW<[BWWriteResGroup162], (instregex "AESIMCrm")>;
3427def: InstRW<[BWWriteResGroup162], (instregex "VAESIMCrm")>;
3428
3429def BWWriteResGroup163 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3430 let Latency = 19;
3431 let NumMicroOps = 5;
3432 let ResourceCycles = [2,1,1,1];
3433}
3434def: InstRW<[BWWriteResGroup163], (instregex "DPPSrmi")>;
3435def: InstRW<[BWWriteResGroup163], (instregex "VDPPSrmi")>;
3436
3437def BWWriteResGroup164 : SchedWriteRes<[BWPort0,BWPort5,BWPort015,BWPort0156]> {
3438 let Latency = 19;
3439 let NumMicroOps = 9;
3440 let ResourceCycles = [4,3,1,1];
3441}
3442def: InstRW<[BWWriteResGroup164], (instregex "PCMPESTRM128rr")>;
3443def: InstRW<[BWWriteResGroup164], (instregex "VPCMPESTRM128rr")>;
3444
3445def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
3446 let Latency = 20;
3447 let NumMicroOps = 1;
3448 let ResourceCycles = [1];
3449}
3450def: InstRW<[BWWriteResGroup165], (instregex "DIV_FPrST0")>;
3451def: InstRW<[BWWriteResGroup165], (instregex "DIV_FST0r")>;
3452def: InstRW<[BWWriteResGroup165], (instregex "DIV_FrST0")>;
3453def: InstRW<[BWWriteResGroup165], (instregex "SQRTPDr")>;
3454def: InstRW<[BWWriteResGroup165], (instregex "SQRTSDr")>;
3455
3456def BWWriteResGroup166 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3457 let Latency = 20;
3458 let NumMicroOps = 5;
3459 let ResourceCycles = [2,1,1,1];
3460}
3461def: InstRW<[BWWriteResGroup166], (instregex "VDPPSYrmi")>;
3462
3463def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3464 let Latency = 20;
3465 let NumMicroOps = 8;
3466 let ResourceCycles = [1,1,1,1,1,1,2];
3467}
3468def: InstRW<[BWWriteResGroup167], (instregex "INSB")>;
3469def: InstRW<[BWWriteResGroup167], (instregex "INSL")>;
3470def: InstRW<[BWWriteResGroup167], (instregex "INSW")>;
3471
3472def BWWriteResGroup168 : SchedWriteRes<[BWPort0]> {
3473 let Latency = 21;
3474 let NumMicroOps = 1;
3475 let ResourceCycles = [1];
3476}
3477def: InstRW<[BWWriteResGroup168], (instregex "VSQRTPDr")>;
3478def: InstRW<[BWWriteResGroup168], (instregex "VSQRTSDr")>;
3479
3480def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
3481 let Latency = 21;
3482 let NumMicroOps = 2;
3483 let ResourceCycles = [1,1];
3484}
3485def: InstRW<[BWWriteResGroup169], (instregex "DIV_F32m")>;
3486def: InstRW<[BWWriteResGroup169], (instregex "DIV_F64m")>;
3487
3488def BWWriteResGroup170 : SchedWriteRes<[BWPort0,BWPort015]> {
3489 let Latency = 21;
3490 let NumMicroOps = 3;
3491 let ResourceCycles = [2,1];
3492}
3493def: InstRW<[BWWriteResGroup170], (instregex "VSQRTPSYr")>;
3494
3495def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3496 let Latency = 21;
3497 let NumMicroOps = 19;
3498 let ResourceCycles = [2,1,4,1,1,4,6];
3499}
3500def: InstRW<[BWWriteResGroup171], (instregex "CMPXCHG16B")>;
3501
3502def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3503 let Latency = 22;
3504 let NumMicroOps = 18;
3505 let ResourceCycles = [1,1,16];
3506}
3507def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
3508
3509def BWWriteResGroup173 : SchedWriteRes<[BWPort0,BWPort015]> {
3510 let Latency = 23;
3511 let NumMicroOps = 3;
3512 let ResourceCycles = [2,1];
3513}
3514def: InstRW<[BWWriteResGroup173], (instregex "VDIVPDYrr")>;
3515
3516def BWWriteResGroup174 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3517 let Latency = 23;
3518 let NumMicroOps = 4;
3519 let ResourceCycles = [2,1,1];
3520}
3521def: InstRW<[BWWriteResGroup174], (instregex "VDIVPSYrm")>;
3522
3523def BWWriteResGroup175 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort0156]> {
3524 let Latency = 23;
3525 let NumMicroOps = 9;
3526 let ResourceCycles = [4,3,1,1];
3527}
3528def: InstRW<[BWWriteResGroup175], (instregex "PCMPESTRIrm")>;
3529def: InstRW<[BWWriteResGroup175], (instregex "VPCMPESTRIrm")>;
3530
3531def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3532 let Latency = 23;
3533 let NumMicroOps = 19;
3534 let ResourceCycles = [3,1,15];
3535}
Craig Topper391c6f92017-12-10 01:24:08 +00003536def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003537
3538def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3539 let Latency = 24;
3540 let NumMicroOps = 3;
3541 let ResourceCycles = [1,1,1];
3542}
3543def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI16m")>;
3544def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI32m")>;
3545
3546def BWWriteResGroup178 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015,BWPort0156]> {
3547 let Latency = 24;
3548 let NumMicroOps = 10;
3549 let ResourceCycles = [4,3,1,1,1];
3550}
3551def: InstRW<[BWWriteResGroup178], (instregex "PCMPESTRM128rm")>;
3552def: InstRW<[BWWriteResGroup178], (instregex "VPCMPESTRM128rm")>;
3553
3554def BWWriteResGroup179 : SchedWriteRes<[BWPort0,BWPort23]> {
3555 let Latency = 25;
3556 let NumMicroOps = 2;
3557 let ResourceCycles = [1,1];
3558}
3559def: InstRW<[BWWriteResGroup179], (instregex "SQRTPDm")>;
3560def: InstRW<[BWWriteResGroup179], (instregex "SQRTSDm")>;
3561
3562def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
3563 let Latency = 26;
3564 let NumMicroOps = 2;
3565 let ResourceCycles = [1,1];
3566}
3567def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F32m")>;
3568def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F64m")>;
3569def: InstRW<[BWWriteResGroup180], (instregex "VSQRTPDm")>;
3570def: InstRW<[BWWriteResGroup180], (instregex "VSQRTSDm")>;
3571
3572def BWWriteResGroup181 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3573 let Latency = 27;
3574 let NumMicroOps = 4;
3575 let ResourceCycles = [2,1,1];
3576}
3577def: InstRW<[BWWriteResGroup181], (instregex "VSQRTPSYm")>;
3578
3579def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3580 let Latency = 29;
3581 let NumMicroOps = 3;
3582 let ResourceCycles = [1,1,1];
3583}
3584def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI16m")>;
3585def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI32m")>;
3586
3587def BWWriteResGroup183 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3588 let Latency = 29;
3589 let NumMicroOps = 4;
3590 let ResourceCycles = [2,1,1];
3591}
3592def: InstRW<[BWWriteResGroup183], (instregex "VDIVPDYrm")>;
3593
3594def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3595 let Latency = 22;
3596 let NumMicroOps = 7;
3597 let ResourceCycles = [1,3,2,1];
3598}
Craig Topper17a31182017-12-16 18:35:29 +00003599def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003600
3601def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3602 let Latency = 23;
3603 let NumMicroOps = 9;
3604 let ResourceCycles = [1,3,4,1];
3605}
Craig Topper17a31182017-12-16 18:35:29 +00003606def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003607
3608def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3609 let Latency = 24;
3610 let NumMicroOps = 9;
3611 let ResourceCycles = [1,5,2,1];
3612}
Craig Topper17a31182017-12-16 18:35:29 +00003613def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003614
3615def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3616 let Latency = 25;
3617 let NumMicroOps = 7;
3618 let ResourceCycles = [1,3,2,1];
3619}
Craig Topper17a31182017-12-16 18:35:29 +00003620def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
3621 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003622
3623def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3624 let Latency = 26;
3625 let NumMicroOps = 9;
3626 let ResourceCycles = [1,5,2,1];
3627}
Craig Topper17a31182017-12-16 18:35:29 +00003628def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003629
3630def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3631 let Latency = 26;
3632 let NumMicroOps = 14;
3633 let ResourceCycles = [1,4,8,1];
3634}
Craig Topper17a31182017-12-16 18:35:29 +00003635def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003636
3637def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3638 let Latency = 27;
3639 let NumMicroOps = 9;
3640 let ResourceCycles = [1,5,2,1];
3641}
Craig Topper17a31182017-12-16 18:35:29 +00003642def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003643
3644def BWWriteResGroup184 : SchedWriteRes<[BWPort0,BWPort5,BWPort015]> {
3645 let Latency = 29;
3646 let NumMicroOps = 11;
3647 let ResourceCycles = [2,7,2];
3648}
3649def: InstRW<[BWWriteResGroup184], (instregex "AESKEYGENASSIST128rr")>;
3650def: InstRW<[BWWriteResGroup184], (instregex "VAESKEYGENASSIST128rr")>;
3651
3652def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3653 let Latency = 29;
3654 let NumMicroOps = 27;
3655 let ResourceCycles = [1,5,1,1,19];
3656}
3657def: InstRW<[BWWriteResGroup185], (instregex "XSAVE64")>;
3658
3659def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3660 let Latency = 30;
3661 let NumMicroOps = 28;
3662 let ResourceCycles = [1,6,1,1,19];
3663}
Craig Topper391c6f92017-12-10 01:24:08 +00003664def: InstRW<[BWWriteResGroup186], (instregex "XSAVE(OPT)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003665
3666def BWWriteResGroup187 : SchedWriteRes<[BWPort01,BWPort15,BWPort015,BWPort0156]> {
3667 let Latency = 31;
3668 let NumMicroOps = 31;
3669 let ResourceCycles = [8,1,21,1];
3670}
3671def: InstRW<[BWWriteResGroup187], (instregex "MMX_EMMS")>;
3672
3673def BWWriteResGroup188 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015]> {
3674 let Latency = 33;
3675 let NumMicroOps = 11;
3676 let ResourceCycles = [2,7,1,1];
3677}
3678def: InstRW<[BWWriteResGroup188], (instregex "AESKEYGENASSIST128rm")>;
3679def: InstRW<[BWWriteResGroup188], (instregex "VAESKEYGENASSIST128rm")>;
3680
3681def BWWriteResGroup189 : SchedWriteRes<[BWPort0,BWPort015]> {
3682 let Latency = 34;
3683 let NumMicroOps = 3;
3684 let ResourceCycles = [2,1];
3685}
3686def: InstRW<[BWWriteResGroup189], (instregex "VSQRTPDYr")>;
3687
3688def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3689 let Latency = 34;
3690 let NumMicroOps = 8;
3691 let ResourceCycles = [2,2,2,1,1];
3692}
3693def: InstRW<[BWWriteResGroup190], (instregex "DIV(16|32|64)m")>;
3694def: InstRW<[BWWriteResGroup190], (instregex "DIV8m")>;
3695
3696def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
3697 let Latency = 34;
3698 let NumMicroOps = 23;
3699 let ResourceCycles = [1,5,3,4,10];
3700}
Craig Topper8ade4642017-12-10 09:14:41 +00003701def: InstRW<[BWWriteResGroup191], (instregex "IN(16|32)ri")>;
3702def: InstRW<[BWWriteResGroup191], (instregex "IN(16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003703def: InstRW<[BWWriteResGroup191], (instregex "IN8ri")>;
3704def: InstRW<[BWWriteResGroup191], (instregex "IN8rr")>;
3705
3706def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3707 let Latency = 35;
3708 let NumMicroOps = 8;
3709 let ResourceCycles = [2,2,2,1,1];
3710}
3711def: InstRW<[BWWriteResGroup193], (instregex "IDIV(16|32|64)m")>;
3712def: InstRW<[BWWriteResGroup193], (instregex "IDIV8m")>;
3713
3714def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3715 let Latency = 35;
3716 let NumMicroOps = 23;
3717 let ResourceCycles = [1,5,2,1,4,10];
3718}
Craig Topper8ade4642017-12-10 09:14:41 +00003719def: InstRW<[BWWriteResGroup194], (instregex "OUT(16|32)ir")>;
3720def: InstRW<[BWWriteResGroup194], (instregex "OUT(16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003721def: InstRW<[BWWriteResGroup194], (instregex "OUT8ir")>;
3722def: InstRW<[BWWriteResGroup194], (instregex "OUT8rr")>;
3723
3724def BWWriteResGroup195 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3725 let Latency = 40;
3726 let NumMicroOps = 4;
3727 let ResourceCycles = [2,1,1];
3728}
3729def: InstRW<[BWWriteResGroup195], (instregex "VSQRTPDYm")>;
3730
3731def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
3732 let Latency = 42;
3733 let NumMicroOps = 22;
3734 let ResourceCycles = [2,20];
3735}
3736def: InstRW<[BWWriteResGroup196], (instregex "RDTSCP")>;
3737
3738def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
3739 let Latency = 60;
3740 let NumMicroOps = 64;
3741 let ResourceCycles = [2,2,8,1,10,2,39];
3742}
3743def: InstRW<[BWWriteResGroup197], (instregex "FLDENVm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003744
3745def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
3746 let Latency = 63;
3747 let NumMicroOps = 88;
3748 let ResourceCycles = [4,4,31,1,2,1,45];
3749}
3750def: InstRW<[BWWriteResGroup198], (instregex "FXRSTOR64")>;
3751
3752def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
3753 let Latency = 63;
3754 let NumMicroOps = 90;
3755 let ResourceCycles = [4,2,33,1,2,1,47];
3756}
3757def: InstRW<[BWWriteResGroup199], (instregex "FXRSTOR")>;
3758
3759def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
3760 let Latency = 75;
3761 let NumMicroOps = 15;
3762 let ResourceCycles = [6,3,6];
3763}
3764def: InstRW<[BWWriteResGroup200], (instregex "FNINIT")>;
3765
3766def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
3767 let Latency = 80;
3768 let NumMicroOps = 32;
3769 let ResourceCycles = [7,7,3,3,1,11];
3770}
3771def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
3772
3773def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
3774 let Latency = 115;
3775 let NumMicroOps = 100;
3776 let ResourceCycles = [9,9,11,8,1,11,21,30];
3777}
3778def: InstRW<[BWWriteResGroup202], (instregex "FSTENVm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003779
3780} // SchedModel
3781