blob: c6bb84d3b02e967d1115bd93d99e5bad2293c18c [file] [log] [blame]
Jack Carter86ac5c12013-11-18 23:55:27 +00001//===-- MipsTargetStreamer.cpp - Mips Target Streamer Methods -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides Mips specific target streamer methods.
11//
12//===----------------------------------------------------------------------===//
13
Mehdi Aminib550cb12016-04-18 09:17:29 +000014#include "MipsTargetStreamer.h"
Rafael Espindola054234f2014-01-27 03:53:56 +000015#include "InstPrinter/MipsInstPrinter.h"
Daniel Sanders68c37472014-07-21 13:30:55 +000016#include "MipsELFStreamer.h"
Daniel Sandersfe98b2f2016-05-03 13:35:44 +000017#include "MipsMCExpr.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000018#include "MipsMCTargetDesc.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000019#include "MipsTargetObjectFile.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000020#include "llvm/MC/MCContext.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000021#include "llvm/MC/MCSectionELF.h"
Rafael Espindolacb1953f2014-01-26 06:57:13 +000022#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola95fb9b92015-06-02 20:38:46 +000023#include "llvm/MC/MCSymbolELF.h"
Daniel Sandersc07f06a2016-05-04 13:21:06 +000024#include "llvm/Support/CommandLine.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000025#include "llvm/Support/ELF.h"
Jack Carter86ac5c12013-11-18 23:55:27 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/FormattedStream.h"
28
29using namespace llvm;
30
Daniel Sandersc07f06a2016-05-04 13:21:06 +000031namespace {
32static cl::opt<bool> RoundSectionSizes(
33 "mips-round-section-sizes", cl::init(false),
34 cl::desc("Round section sizes up to the section alignment"), cl::Hidden);
35} // end anonymous namespace
36
Vladimir Medicfb8a2a92014-07-08 08:59:22 +000037MipsTargetStreamer::MipsTargetStreamer(MCStreamer &S)
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000038 : MCTargetStreamer(S), ModuleDirectiveAllowed(true) {
Daniel Sandersd97a6342014-08-13 10:07:34 +000039 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
40}
Rafael Espindola60890b82014-06-23 19:43:40 +000041void MipsTargetStreamer::emitDirectiveSetMicroMips() {}
42void MipsTargetStreamer::emitDirectiveSetNoMicroMips() {}
43void MipsTargetStreamer::emitDirectiveSetMips16() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000044void MipsTargetStreamer::emitDirectiveSetNoMips16() { forbidModuleDirective(); }
45void MipsTargetStreamer::emitDirectiveSetReorder() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000046void MipsTargetStreamer::emitDirectiveSetNoReorder() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000047void MipsTargetStreamer::emitDirectiveSetMacro() { forbidModuleDirective(); }
48void MipsTargetStreamer::emitDirectiveSetNoMacro() { forbidModuleDirective(); }
49void MipsTargetStreamer::emitDirectiveSetMsa() { forbidModuleDirective(); }
50void MipsTargetStreamer::emitDirectiveSetNoMsa() { forbidModuleDirective(); }
51void MipsTargetStreamer::emitDirectiveSetAt() { forbidModuleDirective(); }
Toma Tabacu16a74492015-02-13 10:30:57 +000052void MipsTargetStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
53 forbidModuleDirective();
54}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000055void MipsTargetStreamer::emitDirectiveSetNoAt() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000056void MipsTargetStreamer::emitDirectiveEnd(StringRef Name) {}
57void MipsTargetStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {}
58void MipsTargetStreamer::emitDirectiveAbiCalls() {}
59void MipsTargetStreamer::emitDirectiveNaN2008() {}
60void MipsTargetStreamer::emitDirectiveNaNLegacy() {}
61void MipsTargetStreamer::emitDirectiveOptionPic0() {}
62void MipsTargetStreamer::emitDirectiveOptionPic2() {}
Toma Tabacu9ca50962015-04-16 09:53:47 +000063void MipsTargetStreamer::emitDirectiveInsn() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000064void MipsTargetStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
65 unsigned ReturnReg) {}
66void MipsTargetStreamer::emitMask(unsigned CPUBitmask, int CPUTopSavedRegOff) {}
67void MipsTargetStreamer::emitFMask(unsigned FPUBitmask, int FPUTopSavedRegOff) {
68}
Toma Tabacu85618b32014-08-19 14:22:52 +000069void MipsTargetStreamer::emitDirectiveSetArch(StringRef Arch) {
70 forbidModuleDirective();
71}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000072void MipsTargetStreamer::emitDirectiveSetMips0() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000073void MipsTargetStreamer::emitDirectiveSetMips1() { forbidModuleDirective(); }
74void MipsTargetStreamer::emitDirectiveSetMips2() { forbidModuleDirective(); }
75void MipsTargetStreamer::emitDirectiveSetMips3() { forbidModuleDirective(); }
76void MipsTargetStreamer::emitDirectiveSetMips4() { forbidModuleDirective(); }
77void MipsTargetStreamer::emitDirectiveSetMips5() { forbidModuleDirective(); }
78void MipsTargetStreamer::emitDirectiveSetMips32() { forbidModuleDirective(); }
79void MipsTargetStreamer::emitDirectiveSetMips32R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000080void MipsTargetStreamer::emitDirectiveSetMips32R3() { forbidModuleDirective(); }
81void MipsTargetStreamer::emitDirectiveSetMips32R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000082void MipsTargetStreamer::emitDirectiveSetMips32R6() { forbidModuleDirective(); }
83void MipsTargetStreamer::emitDirectiveSetMips64() { forbidModuleDirective(); }
84void MipsTargetStreamer::emitDirectiveSetMips64R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000085void MipsTargetStreamer::emitDirectiveSetMips64R3() { forbidModuleDirective(); }
86void MipsTargetStreamer::emitDirectiveSetMips64R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000087void MipsTargetStreamer::emitDirectiveSetMips64R6() { forbidModuleDirective(); }
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000088void MipsTargetStreamer::emitDirectiveSetPop() { forbidModuleDirective(); }
89void MipsTargetStreamer::emitDirectiveSetPush() { forbidModuleDirective(); }
Toma Tabacu29696502015-06-02 09:48:04 +000090void MipsTargetStreamer::emitDirectiveSetSoftFloat() {
91 forbidModuleDirective();
92}
93void MipsTargetStreamer::emitDirectiveSetHardFloat() {
94 forbidModuleDirective();
95}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000096void MipsTargetStreamer::emitDirectiveSetDsp() { forbidModuleDirective(); }
Toma Tabacu351b2fe2014-09-17 09:01:54 +000097void MipsTargetStreamer::emitDirectiveSetNoDsp() { forbidModuleDirective(); }
Toma Tabacuc4c202a2014-10-01 14:53:19 +000098void MipsTargetStreamer::emitDirectiveCpLoad(unsigned RegNo) {}
Daniel Sandersdf8510d2016-05-11 12:48:19 +000099bool MipsTargetStreamer::emitDirectiveCpRestore(
100 int Offset, std::function<unsigned()> GetATReg, SMLoc IDLoc,
101 const MCSubtargetInfo *STI) {
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000102 forbidModuleDirective();
Daniel Sandersdf8510d2016-05-11 12:48:19 +0000103 return true;
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000104}
Rafael Espindola60890b82014-06-23 19:43:40 +0000105void MipsTargetStreamer::emitDirectiveCpsetup(unsigned RegNo, int RegOrOffset,
106 const MCSymbol &Sym, bool IsReg) {
107}
Daniel Sandersf173dda2015-09-22 10:50:09 +0000108void MipsTargetStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
109 bool SaveLocationIsRegister) {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000110
Toma Tabacua64e5402015-06-25 12:44:38 +0000111void MipsTargetStreamer::emitDirectiveModuleFP() {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000112
Toma Tabacu3c499582015-06-25 10:56:57 +0000113void MipsTargetStreamer::emitDirectiveModuleOddSPReg() {
114 if (!ABIFlagsSection.OddSPReg && !ABIFlagsSection.Is32BitABI)
Daniel Sanders7e527422014-07-10 13:38:23 +0000115 report_fatal_error("+nooddspreg is only valid for O32");
116}
Toma Tabacu0f093132015-06-30 13:46:03 +0000117void MipsTargetStreamer::emitDirectiveModuleSoftFloat() {}
118void MipsTargetStreamer::emitDirectiveModuleHardFloat() {}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000119void MipsTargetStreamer::emitDirectiveSetFp(
120 MipsABIFlagsSection::FpABIKind Value) {
121 forbidModuleDirective();
122}
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000123void MipsTargetStreamer::emitDirectiveSetOddSPReg() { forbidModuleDirective(); }
124void MipsTargetStreamer::emitDirectiveSetNoOddSPReg() {
125 forbidModuleDirective();
126}
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000127
Daniel Sandersa736b372016-04-29 13:33:12 +0000128void MipsTargetStreamer::emitR(unsigned Opcode, unsigned Reg0, SMLoc IDLoc,
129 const MCSubtargetInfo *STI) {
130 MCInst TmpInst;
131 TmpInst.setOpcode(Opcode);
132 TmpInst.addOperand(MCOperand::createReg(Reg0));
133 TmpInst.setLoc(IDLoc);
134 getStreamer().EmitInstruction(TmpInst, *STI);
135}
136
137void MipsTargetStreamer::emitRX(unsigned Opcode, unsigned Reg0, MCOperand Op1,
138 SMLoc IDLoc, const MCSubtargetInfo *STI) {
139 MCInst TmpInst;
140 TmpInst.setOpcode(Opcode);
141 TmpInst.addOperand(MCOperand::createReg(Reg0));
142 TmpInst.addOperand(Op1);
143 TmpInst.setLoc(IDLoc);
144 getStreamer().EmitInstruction(TmpInst, *STI);
145}
146
147void MipsTargetStreamer::emitRI(unsigned Opcode, unsigned Reg0, int32_t Imm,
148 SMLoc IDLoc, const MCSubtargetInfo *STI) {
149 emitRX(Opcode, Reg0, MCOperand::createImm(Imm), IDLoc, STI);
150}
151
152void MipsTargetStreamer::emitRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
153 SMLoc IDLoc, const MCSubtargetInfo *STI) {
154 emitRX(Opcode, Reg0, MCOperand::createReg(Reg1), IDLoc, STI);
155}
156
157void MipsTargetStreamer::emitII(unsigned Opcode, int16_t Imm1, int16_t Imm2,
158 SMLoc IDLoc, const MCSubtargetInfo *STI) {
159 MCInst TmpInst;
160 TmpInst.setOpcode(Opcode);
161 TmpInst.addOperand(MCOperand::createImm(Imm1));
162 TmpInst.addOperand(MCOperand::createImm(Imm2));
163 TmpInst.setLoc(IDLoc);
164 getStreamer().EmitInstruction(TmpInst, *STI);
165}
166
167void MipsTargetStreamer::emitRRX(unsigned Opcode, unsigned Reg0, unsigned Reg1,
168 MCOperand Op2, SMLoc IDLoc,
169 const MCSubtargetInfo *STI) {
170 MCInst TmpInst;
171 TmpInst.setOpcode(Opcode);
172 TmpInst.addOperand(MCOperand::createReg(Reg0));
173 TmpInst.addOperand(MCOperand::createReg(Reg1));
174 TmpInst.addOperand(Op2);
175 TmpInst.setLoc(IDLoc);
176 getStreamer().EmitInstruction(TmpInst, *STI);
177}
178
179void MipsTargetStreamer::emitRRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
180 unsigned Reg2, SMLoc IDLoc,
181 const MCSubtargetInfo *STI) {
182 emitRRX(Opcode, Reg0, Reg1, MCOperand::createReg(Reg2), IDLoc, STI);
183}
184
185void MipsTargetStreamer::emitRRI(unsigned Opcode, unsigned Reg0, unsigned Reg1,
186 int16_t Imm, SMLoc IDLoc,
187 const MCSubtargetInfo *STI) {
188 emitRRX(Opcode, Reg0, Reg1, MCOperand::createImm(Imm), IDLoc, STI);
189}
190
191void MipsTargetStreamer::emitAddu(unsigned DstReg, unsigned SrcReg,
192 unsigned TrgReg, bool Is64Bit,
193 const MCSubtargetInfo *STI) {
194 emitRRR(Is64Bit ? Mips::DADDu : Mips::ADDu, DstReg, SrcReg, TrgReg, SMLoc(),
195 STI);
196}
197
198void MipsTargetStreamer::emitDSLL(unsigned DstReg, unsigned SrcReg,
199 int16_t ShiftAmount, SMLoc IDLoc,
200 const MCSubtargetInfo *STI) {
201 if (ShiftAmount >= 32) {
202 emitRRI(Mips::DSLL32, DstReg, SrcReg, ShiftAmount - 32, IDLoc, STI);
203 return;
204 }
205
206 emitRRI(Mips::DSLL, DstReg, SrcReg, ShiftAmount, IDLoc, STI);
207}
208
209void MipsTargetStreamer::emitEmptyDelaySlot(bool hasShortDelaySlot, SMLoc IDLoc,
210 const MCSubtargetInfo *STI) {
211 if (hasShortDelaySlot)
212 emitRR(Mips::MOVE16_MM, Mips::ZERO, Mips::ZERO, IDLoc, STI);
213 else
214 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
215}
216
217void MipsTargetStreamer::emitNop(SMLoc IDLoc, const MCSubtargetInfo *STI) {
218 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
219}
220
Daniel Sanders7225cd52016-04-29 16:16:49 +0000221/// Emit the $gp restore operation for .cprestore.
222void MipsTargetStreamer::emitGPRestore(int Offset, SMLoc IDLoc,
223 const MCSubtargetInfo *STI) {
224 emitLoadWithImmOffset(Mips::LW, Mips::GP, Mips::SP, Offset, Mips::GP, IDLoc,
225 STI);
226}
227
228/// Emit a store instruction with an immediate offset.
Daniel Sandersfba875f2016-04-29 13:43:45 +0000229void MipsTargetStreamer::emitStoreWithImmOffset(
230 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, int64_t Offset,
Daniel Sanders241c6792016-05-12 14:01:50 +0000231 std::function<unsigned()> GetATReg, SMLoc IDLoc,
232 const MCSubtargetInfo *STI) {
Daniel Sanders7225cd52016-04-29 16:16:49 +0000233 if (isInt<16>(Offset)) {
234 emitRRI(Opcode, SrcReg, BaseReg, Offset, IDLoc, STI);
235 return;
236 }
237
Daniel Sandersfba875f2016-04-29 13:43:45 +0000238 // sw $8, offset($8) => lui $at, %hi(offset)
239 // add $at, $at, $8
240 // sw $8, %lo(offset)($at)
241
Daniel Sanders241c6792016-05-12 14:01:50 +0000242 unsigned ATReg = GetATReg();
243 if (!ATReg)
244 return;
245
Daniel Sandersfba875f2016-04-29 13:43:45 +0000246 unsigned LoOffset = Offset & 0x0000ffff;
247 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
248
249 // If msb of LoOffset is 1(negative number) we must increment HiOffset
250 // to account for the sign-extension of the low part.
251 if (LoOffset & 0x8000)
252 HiOffset++;
253
254 // Generate the base address in ATReg.
255 emitRI(Mips::LUi, ATReg, HiOffset, IDLoc, STI);
256 if (BaseReg != Mips::ZERO)
257 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
258 // Emit the store with the adjusted base and offset.
259 emitRRI(Opcode, SrcReg, ATReg, LoOffset, IDLoc, STI);
260}
261
262/// Emit a store instruction with an symbol offset. Symbols are assumed to be
263/// out of range for a simm16 will be expanded to appropriate instructions.
264void MipsTargetStreamer::emitStoreWithSymOffset(
265 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, MCOperand &HiOperand,
266 MCOperand &LoOperand, unsigned ATReg, SMLoc IDLoc,
267 const MCSubtargetInfo *STI) {
268 // sw $8, sym => lui $at, %hi(sym)
269 // sw $8, %lo(sym)($at)
270
271 // Generate the base address in ATReg.
272 emitRX(Mips::LUi, ATReg, HiOperand, IDLoc, STI);
273 if (BaseReg != Mips::ZERO)
274 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
275 // Emit the store with the adjusted base and offset.
276 emitRRX(Opcode, SrcReg, ATReg, LoOperand, IDLoc, STI);
277}
278
Daniel Sanders7225cd52016-04-29 16:16:49 +0000279/// Emit a load instruction with an immediate offset. DstReg and TmpReg are
280/// permitted to be the same register iff DstReg is distinct from BaseReg and
281/// DstReg is a GPR. It is the callers responsibility to identify such cases
282/// and pass the appropriate register in TmpReg.
Daniel Sandersfba875f2016-04-29 13:43:45 +0000283void MipsTargetStreamer::emitLoadWithImmOffset(unsigned Opcode, unsigned DstReg,
284 unsigned BaseReg, int64_t Offset,
285 unsigned TmpReg, SMLoc IDLoc,
286 const MCSubtargetInfo *STI) {
Daniel Sanders7225cd52016-04-29 16:16:49 +0000287 if (isInt<16>(Offset)) {
288 emitRRI(Opcode, DstReg, BaseReg, Offset, IDLoc, STI);
289 return;
290 }
291
Daniel Sandersfba875f2016-04-29 13:43:45 +0000292 // 1) lw $8, offset($9) => lui $8, %hi(offset)
293 // add $8, $8, $9
294 // lw $8, %lo(offset)($9)
295 // 2) lw $8, offset($8) => lui $at, %hi(offset)
296 // add $at, $at, $8
297 // lw $8, %lo(offset)($at)
298
299 unsigned LoOffset = Offset & 0x0000ffff;
300 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
301
302 // If msb of LoOffset is 1(negative number) we must increment HiOffset
303 // to account for the sign-extension of the low part.
304 if (LoOffset & 0x8000)
305 HiOffset++;
306
307 // Generate the base address in TmpReg.
308 emitRI(Mips::LUi, TmpReg, HiOffset, IDLoc, STI);
309 if (BaseReg != Mips::ZERO)
310 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
311 // Emit the load with the adjusted base and offset.
312 emitRRI(Opcode, DstReg, TmpReg, LoOffset, IDLoc, STI);
313}
314
315/// Emit a load instruction with an symbol offset. Symbols are assumed to be
316/// out of range for a simm16 will be expanded to appropriate instructions.
317/// DstReg and TmpReg are permitted to be the same register iff DstReg is a
318/// GPR. It is the callers responsibility to identify such cases and pass the
319/// appropriate register in TmpReg.
320void MipsTargetStreamer::emitLoadWithSymOffset(unsigned Opcode, unsigned DstReg,
321 unsigned BaseReg,
322 MCOperand &HiOperand,
323 MCOperand &LoOperand,
324 unsigned TmpReg, SMLoc IDLoc,
325 const MCSubtargetInfo *STI) {
326 // 1) lw $8, sym => lui $8, %hi(sym)
327 // lw $8, %lo(sym)($8)
328 // 2) ldc1 $f0, sym => lui $at, %hi(sym)
329 // ldc1 $f0, %lo(sym)($at)
330
331 // Generate the base address in TmpReg.
332 emitRX(Mips::LUi, TmpReg, HiOperand, IDLoc, STI);
333 if (BaseReg != Mips::ZERO)
334 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
335 // Emit the load with the adjusted base and offset.
336 emitRRX(Opcode, DstReg, TmpReg, LoOperand, IDLoc, STI);
337}
338
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000339MipsTargetAsmStreamer::MipsTargetAsmStreamer(MCStreamer &S,
340 formatted_raw_ostream &OS)
341 : MipsTargetStreamer(S), OS(OS) {}
Jack Carter6ef6cc52013-11-19 20:53:28 +0000342
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000343void MipsTargetAsmStreamer::emitDirectiveSetMicroMips() {
344 OS << "\t.set\tmicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000345 forbidModuleDirective();
Jack Carter6ef6cc52013-11-19 20:53:28 +0000346}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000347
348void MipsTargetAsmStreamer::emitDirectiveSetNoMicroMips() {
349 OS << "\t.set\tnomicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000350 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000351}
352
Rafael Espindola6633d572014-01-14 18:57:12 +0000353void MipsTargetAsmStreamer::emitDirectiveSetMips16() {
354 OS << "\t.set\tmips16\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000355 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000356}
357
358void MipsTargetAsmStreamer::emitDirectiveSetNoMips16() {
359 OS << "\t.set\tnomips16\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000360 MipsTargetStreamer::emitDirectiveSetNoMips16();
Rafael Espindola6633d572014-01-14 18:57:12 +0000361}
362
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000363void MipsTargetAsmStreamer::emitDirectiveSetReorder() {
364 OS << "\t.set\treorder\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000365 MipsTargetStreamer::emitDirectiveSetReorder();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000366}
367
368void MipsTargetAsmStreamer::emitDirectiveSetNoReorder() {
369 OS << "\t.set\tnoreorder\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000370 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000371}
372
373void MipsTargetAsmStreamer::emitDirectiveSetMacro() {
374 OS << "\t.set\tmacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000375 MipsTargetStreamer::emitDirectiveSetMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000376}
377
378void MipsTargetAsmStreamer::emitDirectiveSetNoMacro() {
379 OS << "\t.set\tnomacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000380 MipsTargetStreamer::emitDirectiveSetNoMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000381}
382
Daniel Sanders44934432014-08-07 12:03:36 +0000383void MipsTargetAsmStreamer::emitDirectiveSetMsa() {
384 OS << "\t.set\tmsa\n";
385 MipsTargetStreamer::emitDirectiveSetMsa();
386}
387
388void MipsTargetAsmStreamer::emitDirectiveSetNoMsa() {
389 OS << "\t.set\tnomsa\n";
390 MipsTargetStreamer::emitDirectiveSetNoMsa();
391}
392
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000393void MipsTargetAsmStreamer::emitDirectiveSetAt() {
394 OS << "\t.set\tat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000395 MipsTargetStreamer::emitDirectiveSetAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000396}
397
Toma Tabacu16a74492015-02-13 10:30:57 +0000398void MipsTargetAsmStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
399 OS << "\t.set\tat=$" << Twine(RegNo) << "\n";
400 MipsTargetStreamer::emitDirectiveSetAtWithArg(RegNo);
401}
402
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000403void MipsTargetAsmStreamer::emitDirectiveSetNoAt() {
404 OS << "\t.set\tnoat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000405 MipsTargetStreamer::emitDirectiveSetNoAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000406}
407
408void MipsTargetAsmStreamer::emitDirectiveEnd(StringRef Name) {
409 OS << "\t.end\t" << Name << '\n';
410}
411
Rafael Espindola6633d572014-01-14 18:57:12 +0000412void MipsTargetAsmStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
413 OS << "\t.ent\t" << Symbol.getName() << '\n';
414}
415
Jack Carter0cd3c192014-01-06 23:27:31 +0000416void MipsTargetAsmStreamer::emitDirectiveAbiCalls() { OS << "\t.abicalls\n"; }
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000417
418void MipsTargetAsmStreamer::emitDirectiveNaN2008() { OS << "\t.nan\t2008\n"; }
419
420void MipsTargetAsmStreamer::emitDirectiveNaNLegacy() {
421 OS << "\t.nan\tlegacy\n";
422}
423
Jack Carter0cd3c192014-01-06 23:27:31 +0000424void MipsTargetAsmStreamer::emitDirectiveOptionPic0() {
425 OS << "\t.option\tpic0\n";
426}
427
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000428void MipsTargetAsmStreamer::emitDirectiveOptionPic2() {
429 OS << "\t.option\tpic2\n";
430}
431
Toma Tabacu9ca50962015-04-16 09:53:47 +0000432void MipsTargetAsmStreamer::emitDirectiveInsn() {
433 MipsTargetStreamer::emitDirectiveInsn();
434 OS << "\t.insn\n";
435}
436
Rafael Espindola054234f2014-01-27 03:53:56 +0000437void MipsTargetAsmStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
438 unsigned ReturnReg) {
439 OS << "\t.frame\t$"
440 << StringRef(MipsInstPrinter::getRegisterName(StackReg)).lower() << ","
441 << StackSize << ",$"
Rafael Espindola25fa2912014-01-27 04:33:11 +0000442 << StringRef(MipsInstPrinter::getRegisterName(ReturnReg)).lower() << '\n';
443}
444
Toma Tabacu85618b32014-08-19 14:22:52 +0000445void MipsTargetAsmStreamer::emitDirectiveSetArch(StringRef Arch) {
446 OS << "\t.set arch=" << Arch << "\n";
447 MipsTargetStreamer::emitDirectiveSetArch(Arch);
448}
449
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000450void MipsTargetAsmStreamer::emitDirectiveSetMips0() {
451 OS << "\t.set\tmips0\n";
452 MipsTargetStreamer::emitDirectiveSetMips0();
453}
Toma Tabacu26647792014-09-09 12:52:14 +0000454
Daniel Sandersf0df2212014-08-04 12:20:00 +0000455void MipsTargetAsmStreamer::emitDirectiveSetMips1() {
456 OS << "\t.set\tmips1\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000457 MipsTargetStreamer::emitDirectiveSetMips1();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000458}
459
460void MipsTargetAsmStreamer::emitDirectiveSetMips2() {
461 OS << "\t.set\tmips2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000462 MipsTargetStreamer::emitDirectiveSetMips2();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000463}
464
465void MipsTargetAsmStreamer::emitDirectiveSetMips3() {
466 OS << "\t.set\tmips3\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000467 MipsTargetStreamer::emitDirectiveSetMips3();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000468}
469
470void MipsTargetAsmStreamer::emitDirectiveSetMips4() {
471 OS << "\t.set\tmips4\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000472 MipsTargetStreamer::emitDirectiveSetMips4();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000473}
474
475void MipsTargetAsmStreamer::emitDirectiveSetMips5() {
476 OS << "\t.set\tmips5\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000477 MipsTargetStreamer::emitDirectiveSetMips5();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000478}
479
480void MipsTargetAsmStreamer::emitDirectiveSetMips32() {
481 OS << "\t.set\tmips32\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000482 MipsTargetStreamer::emitDirectiveSetMips32();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000483}
484
Vladimir Medic615b26e2014-03-04 09:54:09 +0000485void MipsTargetAsmStreamer::emitDirectiveSetMips32R2() {
486 OS << "\t.set\tmips32r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000487 MipsTargetStreamer::emitDirectiveSetMips32R2();
Vladimir Medic615b26e2014-03-04 09:54:09 +0000488}
489
Daniel Sanders17793142015-02-18 16:24:50 +0000490void MipsTargetAsmStreamer::emitDirectiveSetMips32R3() {
491 OS << "\t.set\tmips32r3\n";
492 MipsTargetStreamer::emitDirectiveSetMips32R3();
493}
494
495void MipsTargetAsmStreamer::emitDirectiveSetMips32R5() {
496 OS << "\t.set\tmips32r5\n";
497 MipsTargetStreamer::emitDirectiveSetMips32R5();
498}
499
Daniel Sandersf0df2212014-08-04 12:20:00 +0000500void MipsTargetAsmStreamer::emitDirectiveSetMips32R6() {
501 OS << "\t.set\tmips32r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000502 MipsTargetStreamer::emitDirectiveSetMips32R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000503}
504
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000505void MipsTargetAsmStreamer::emitDirectiveSetMips64() {
506 OS << "\t.set\tmips64\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000507 MipsTargetStreamer::emitDirectiveSetMips64();
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000508}
509
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000510void MipsTargetAsmStreamer::emitDirectiveSetMips64R2() {
511 OS << "\t.set\tmips64r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000512 MipsTargetStreamer::emitDirectiveSetMips64R2();
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000513}
514
Daniel Sanders17793142015-02-18 16:24:50 +0000515void MipsTargetAsmStreamer::emitDirectiveSetMips64R3() {
516 OS << "\t.set\tmips64r3\n";
517 MipsTargetStreamer::emitDirectiveSetMips64R3();
518}
519
520void MipsTargetAsmStreamer::emitDirectiveSetMips64R5() {
521 OS << "\t.set\tmips64r5\n";
522 MipsTargetStreamer::emitDirectiveSetMips64R5();
523}
524
Daniel Sandersf0df2212014-08-04 12:20:00 +0000525void MipsTargetAsmStreamer::emitDirectiveSetMips64R6() {
526 OS << "\t.set\tmips64r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000527 MipsTargetStreamer::emitDirectiveSetMips64R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000528}
529
Vladimir Medic27c398e2014-03-05 11:05:09 +0000530void MipsTargetAsmStreamer::emitDirectiveSetDsp() {
531 OS << "\t.set\tdsp\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000532 MipsTargetStreamer::emitDirectiveSetDsp();
Vladimir Medic27c398e2014-03-05 11:05:09 +0000533}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000534
Toma Tabacu351b2fe2014-09-17 09:01:54 +0000535void MipsTargetAsmStreamer::emitDirectiveSetNoDsp() {
536 OS << "\t.set\tnodsp\n";
537 MipsTargetStreamer::emitDirectiveSetNoDsp();
538}
539
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000540void MipsTargetAsmStreamer::emitDirectiveSetPop() {
541 OS << "\t.set\tpop\n";
542 MipsTargetStreamer::emitDirectiveSetPop();
543}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000544
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000545void MipsTargetAsmStreamer::emitDirectiveSetPush() {
546 OS << "\t.set\tpush\n";
547 MipsTargetStreamer::emitDirectiveSetPush();
548}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000549
Toma Tabacu29696502015-06-02 09:48:04 +0000550void MipsTargetAsmStreamer::emitDirectiveSetSoftFloat() {
551 OS << "\t.set\tsoftfloat\n";
552 MipsTargetStreamer::emitDirectiveSetSoftFloat();
553}
554
555void MipsTargetAsmStreamer::emitDirectiveSetHardFloat() {
556 OS << "\t.set\thardfloat\n";
557 MipsTargetStreamer::emitDirectiveSetHardFloat();
558}
559
Rafael Espindola25fa2912014-01-27 04:33:11 +0000560// Print a 32 bit hex number with all numbers.
561static void printHex32(unsigned Value, raw_ostream &OS) {
562 OS << "0x";
563 for (int i = 7; i >= 0; i--)
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000564 OS.write_hex((Value & (0xF << (i * 4))) >> (i * 4));
Rafael Espindola25fa2912014-01-27 04:33:11 +0000565}
566
567void MipsTargetAsmStreamer::emitMask(unsigned CPUBitmask,
568 int CPUTopSavedRegOff) {
569 OS << "\t.mask \t";
570 printHex32(CPUBitmask, OS);
571 OS << ',' << CPUTopSavedRegOff << '\n';
572}
573
574void MipsTargetAsmStreamer::emitFMask(unsigned FPUBitmask,
575 int FPUTopSavedRegOff) {
576 OS << "\t.fmask\t";
577 printHex32(FPUBitmask, OS);
578 OS << "," << FPUTopSavedRegOff << '\n';
Rafael Espindola054234f2014-01-27 03:53:56 +0000579}
580
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000581void MipsTargetAsmStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000582 OS << "\t.cpload\t$"
583 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << "\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000584 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000585}
586
Daniel Sandersdf8510d2016-05-11 12:48:19 +0000587bool MipsTargetAsmStreamer::emitDirectiveCpRestore(
588 int Offset, std::function<unsigned()> GetATReg, SMLoc IDLoc,
589 const MCSubtargetInfo *STI) {
590 MipsTargetStreamer::emitDirectiveCpRestore(Offset, GetATReg, IDLoc, STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000591 OS << "\t.cprestore\t" << Offset << "\n";
Daniel Sandersdf8510d2016-05-11 12:48:19 +0000592 return true;
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000593}
594
Matheus Almeidad92a3fa2014-05-01 10:24:46 +0000595void MipsTargetAsmStreamer::emitDirectiveCpsetup(unsigned RegNo,
596 int RegOrOffset,
597 const MCSymbol &Sym,
598 bool IsReg) {
599 OS << "\t.cpsetup\t$"
600 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << ", ";
601
602 if (IsReg)
603 OS << "$"
604 << StringRef(MipsInstPrinter::getRegisterName(RegOrOffset)).lower();
605 else
606 OS << RegOrOffset;
607
608 OS << ", ";
609
Daniel Sanders5d796282015-09-21 09:26:55 +0000610 OS << Sym.getName();
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000611 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000612}
613
Daniel Sandersf173dda2015-09-22 10:50:09 +0000614void MipsTargetAsmStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
615 bool SaveLocationIsRegister) {
616 OS << "\t.cpreturn";
617 forbidModuleDirective();
618}
619
Toma Tabacua64e5402015-06-25 12:44:38 +0000620void MipsTargetAsmStreamer::emitDirectiveModuleFP() {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000621 OS << "\t.module\tfp=";
Toma Tabacua64e5402015-06-25 12:44:38 +0000622 OS << ABIFlagsSection.getFpABIString(ABIFlagsSection.getFpABI()) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000623}
624
Daniel Sanders7e527422014-07-10 13:38:23 +0000625void MipsTargetAsmStreamer::emitDirectiveSetFp(
626 MipsABIFlagsSection::FpABIKind Value) {
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000627 MipsTargetStreamer::emitDirectiveSetFp(Value);
628
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000629 OS << "\t.set\tfp=";
Daniel Sanders7e527422014-07-10 13:38:23 +0000630 OS << ABIFlagsSection.getFpABIString(Value) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000631}
632
Toma Tabacu3c499582015-06-25 10:56:57 +0000633void MipsTargetAsmStreamer::emitDirectiveModuleOddSPReg() {
634 MipsTargetStreamer::emitDirectiveModuleOddSPReg();
Daniel Sanders7e527422014-07-10 13:38:23 +0000635
Toma Tabacu3c499582015-06-25 10:56:57 +0000636 OS << "\t.module\t" << (ABIFlagsSection.OddSPReg ? "" : "no") << "oddspreg\n";
Daniel Sanders7e527422014-07-10 13:38:23 +0000637}
638
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000639void MipsTargetAsmStreamer::emitDirectiveSetOddSPReg() {
640 MipsTargetStreamer::emitDirectiveSetOddSPReg();
641 OS << "\t.set\toddspreg\n";
642}
643
644void MipsTargetAsmStreamer::emitDirectiveSetNoOddSPReg() {
645 MipsTargetStreamer::emitDirectiveSetNoOddSPReg();
646 OS << "\t.set\tnooddspreg\n";
647}
648
Toma Tabacu0f093132015-06-30 13:46:03 +0000649void MipsTargetAsmStreamer::emitDirectiveModuleSoftFloat() {
650 OS << "\t.module\tsoftfloat\n";
651}
652
653void MipsTargetAsmStreamer::emitDirectiveModuleHardFloat() {
654 OS << "\t.module\thardfloat\n";
655}
656
Jack Carter0cd3c192014-01-06 23:27:31 +0000657// This part is for ELF object output.
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000658MipsTargetELFStreamer::MipsTargetELFStreamer(MCStreamer &S,
659 const MCSubtargetInfo &STI)
Rafael Espindola972e71a2014-01-31 23:10:26 +0000660 : MipsTargetStreamer(S), MicroMipsEnabled(false), STI(STI) {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000661 MCAssembler &MCA = getStreamer().getAssembler();
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000662
663 // It's possible that MCObjectFileInfo isn't fully initialized at this point
664 // due to an initialization order problem where LLVMTargetMachine creates the
665 // target streamer before TargetLoweringObjectFile calls
666 // InitializeMCObjectFileInfo. There doesn't seem to be a single place that
667 // covers all cases so this statement covers most cases and direct object
668 // emission must call setPic() once MCObjectFileInfo has been initialized. The
669 // cases we don't handle here are covered by MipsAsmPrinter.
Simon Atanasyanc99ce682015-03-24 12:24:56 +0000670 Pic = MCA.getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000671
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000672 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000673
674 // Set the header flags that we can in the constructor.
675 // FIXME: This is a fairly terrible hack. We set the rest
676 // of these in the destructor. The problem here is two-fold:
677 //
678 // a: Some of the eflags can be set/reset by directives.
679 // b: There aren't any usage paths that initialize the ABI
680 // pointer until after we initialize either an assembler
681 // or the target machine.
682 // We can fix this by making the target streamer construct
683 // the ABI, but this is fraught with wide ranging dependency
684 // issues as well.
685 unsigned EFlags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000686
687 // Architecture
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000688 if (Features[Mips::FeatureMips64r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000689 EFlags |= ELF::EF_MIPS_ARCH_64R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000690 else if (Features[Mips::FeatureMips64r2] ||
691 Features[Mips::FeatureMips64r3] ||
692 Features[Mips::FeatureMips64r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000693 EFlags |= ELF::EF_MIPS_ARCH_64R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000694 else if (Features[Mips::FeatureMips64])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000695 EFlags |= ELF::EF_MIPS_ARCH_64;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000696 else if (Features[Mips::FeatureMips5])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000697 EFlags |= ELF::EF_MIPS_ARCH_5;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000698 else if (Features[Mips::FeatureMips4])
Daniel Sandersf7b32292014-04-03 12:13:36 +0000699 EFlags |= ELF::EF_MIPS_ARCH_4;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000700 else if (Features[Mips::FeatureMips3])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000701 EFlags |= ELF::EF_MIPS_ARCH_3;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000702 else if (Features[Mips::FeatureMips32r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000703 EFlags |= ELF::EF_MIPS_ARCH_32R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000704 else if (Features[Mips::FeatureMips32r2] ||
705 Features[Mips::FeatureMips32r3] ||
706 Features[Mips::FeatureMips32r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000707 EFlags |= ELF::EF_MIPS_ARCH_32R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000708 else if (Features[Mips::FeatureMips32])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000709 EFlags |= ELF::EF_MIPS_ARCH_32;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000710 else if (Features[Mips::FeatureMips2])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000711 EFlags |= ELF::EF_MIPS_ARCH_2;
712 else
713 EFlags |= ELF::EF_MIPS_ARCH_1;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000714
Daniel Sanders415c1592016-05-12 11:31:19 +0000715 // Machine
716 if (Features[Mips::FeatureCnMips])
717 EFlags |= ELF::EF_MIPS_MACH_OCTEON;
718
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000719 // Other options.
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000720 if (Features[Mips::FeatureNaN2008])
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000721 EFlags |= ELF::EF_MIPS_NAN2008;
722
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000723 // -mabicalls and -mplt are not implemented but we should act as if they were
724 // given.
725 EFlags |= ELF::EF_MIPS_CPIC;
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000726
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000727 MCA.setELFHeaderEFlags(EFlags);
728}
Jack Carter86ac5c12013-11-18 23:55:27 +0000729
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000730void MipsTargetELFStreamer::emitLabel(MCSymbol *S) {
731 auto *Symbol = cast<MCSymbolELF>(S);
Rafael Espindola26e917c2014-01-15 03:07:12 +0000732 if (!isMicroMipsEnabled())
733 return;
Rafael Espindolac73aed12015-06-03 19:03:11 +0000734 getStreamer().getAssembler().registerSymbol(*Symbol);
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000735 uint8_t Type = Symbol->getType();
Rafael Espindola26e917c2014-01-15 03:07:12 +0000736 if (Type != ELF::STT_FUNC)
737 return;
738
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000739 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000740}
741
Rafael Espindola972e71a2014-01-31 23:10:26 +0000742void MipsTargetELFStreamer::finish() {
743 MCAssembler &MCA = getStreamer().getAssembler();
Daniel Sanders68c37472014-07-21 13:30:55 +0000744 const MCObjectFileInfo &OFI = *MCA.getContext().getObjectFileInfo();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000745
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000746 // .bss, .text and .data are always at least 16-byte aligned.
Rafael Espindola967d6a62015-05-21 21:02:35 +0000747 MCSection &TextSection = *OFI.getTextSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000748 MCA.registerSection(TextSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000749 MCSection &DataSection = *OFI.getDataSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000750 MCA.registerSection(DataSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000751 MCSection &BSSSection = *OFI.getBSSSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000752 MCA.registerSection(BSSSection);
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000753
Rafael Espindola967d6a62015-05-21 21:02:35 +0000754 TextSection.setAlignment(std::max(16u, TextSection.getAlignment()));
755 DataSection.setAlignment(std::max(16u, DataSection.getAlignment()));
756 BSSSection.setAlignment(std::max(16u, BSSSection.getAlignment()));
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000757
Daniel Sandersc07f06a2016-05-04 13:21:06 +0000758 if (RoundSectionSizes) {
759 // Make sections sizes a multiple of the alignment. This is useful for
760 // verifying the output of IAS against the output of other assemblers but
761 // it's not necessary to produce a correct object and increases section
762 // size.
763 MCStreamer &OS = getStreamer();
764 for (MCSection &S : MCA) {
765 MCSectionELF &Section = static_cast<MCSectionELF &>(S);
Daniel Sanders9db710a2016-04-29 12:44:07 +0000766
Daniel Sandersc07f06a2016-05-04 13:21:06 +0000767 unsigned Alignment = Section.getAlignment();
768 if (Alignment) {
769 OS.SwitchSection(&Section);
770 if (Section.UseCodeAlign())
771 OS.EmitCodeAlignment(Alignment, Alignment);
772 else
773 OS.EmitValueToAlignment(Alignment, 0, 1, Alignment);
774 }
Daniel Sanders9db710a2016-04-29 12:44:07 +0000775 }
776 }
777
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000778 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000779
780 // Update e_header flags. See the FIXME and comment above in
781 // the constructor for a full rundown on this.
782 unsigned EFlags = MCA.getELFHeaderEFlags();
783
784 // ABI
785 // N64 does not require any ABI bits.
786 if (getABI().IsO32())
787 EFlags |= ELF::EF_MIPS_ABI_O32;
788 else if (getABI().IsN32())
789 EFlags |= ELF::EF_MIPS_ABI2;
790
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000791 if (Features[Mips::FeatureGP64Bit]) {
Eric Christophera5762812015-01-26 17:33:46 +0000792 if (getABI().IsO32())
793 EFlags |= ELF::EF_MIPS_32BITMODE; /* Compatibility Mode */
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000794 } else if (Features[Mips::FeatureMips64r2] || Features[Mips::FeatureMips64])
Eric Christophera5762812015-01-26 17:33:46 +0000795 EFlags |= ELF::EF_MIPS_32BITMODE;
796
797 // If we've set the cpic eflag and we're n64, go ahead and set the pic
798 // one as well.
799 if (EFlags & ELF::EF_MIPS_CPIC && getABI().IsN64())
800 EFlags |= ELF::EF_MIPS_PIC;
801
802 MCA.setELFHeaderEFlags(EFlags);
803
Daniel Sanders68c37472014-07-21 13:30:55 +0000804 // Emit all the option records.
805 // At the moment we are only emitting .Mips.options (ODK_REGINFO) and
806 // .reginfo.
807 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
808 MEF.EmitMipsOptionRecords();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000809
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000810 emitMipsAbiFlags();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000811}
812
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000813void MipsTargetELFStreamer::emitAssignment(MCSymbol *S, const MCExpr *Value) {
814 auto *Symbol = cast<MCSymbolELF>(S);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000815 // If on rhs is micromips symbol then mark Symbol as microMips.
816 if (Value->getKind() != MCExpr::SymbolRef)
817 return;
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000818 const auto &RhsSym = cast<MCSymbolELF>(
819 static_cast<const MCSymbolRefExpr *>(Value)->getSymbol());
Toma Tabacu2cc44f52015-04-16 13:37:32 +0000820
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000821 if (!(RhsSym.getOther() & ELF::STO_MIPS_MICROMIPS))
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000822 return;
823
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000824 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000825}
826
Jack Carter86ac5c12013-11-18 23:55:27 +0000827MCELFStreamer &MipsTargetELFStreamer::getStreamer() {
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000828 return static_cast<MCELFStreamer &>(Streamer);
Jack Carter86ac5c12013-11-18 23:55:27 +0000829}
830
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000831void MipsTargetELFStreamer::emitDirectiveSetMicroMips() {
832 MicroMipsEnabled = true;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000833
834 MCAssembler &MCA = getStreamer().getAssembler();
835 unsigned Flags = MCA.getELFHeaderEFlags();
836 Flags |= ELF::EF_MIPS_MICROMIPS;
837 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000838 forbidModuleDirective();
Jack Carter86ac5c12013-11-18 23:55:27 +0000839}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000840
841void MipsTargetELFStreamer::emitDirectiveSetNoMicroMips() {
842 MicroMipsEnabled = false;
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000843 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000844}
845
Rafael Espindola6633d572014-01-14 18:57:12 +0000846void MipsTargetELFStreamer::emitDirectiveSetMips16() {
Rafael Espindolae7583752014-01-24 16:13:20 +0000847 MCAssembler &MCA = getStreamer().getAssembler();
848 unsigned Flags = MCA.getELFHeaderEFlags();
849 Flags |= ELF::EF_MIPS_ARCH_ASE_M16;
850 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000851 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000852}
853
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000854void MipsTargetELFStreamer::emitDirectiveSetNoReorder() {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000855 MCAssembler &MCA = getStreamer().getAssembler();
856 unsigned Flags = MCA.getELFHeaderEFlags();
857 Flags |= ELF::EF_MIPS_NOREORDER;
858 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000859 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000860}
861
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000862void MipsTargetELFStreamer::emitDirectiveEnd(StringRef Name) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000863 MCAssembler &MCA = getStreamer().getAssembler();
864 MCContext &Context = MCA.getContext();
865 MCStreamer &OS = getStreamer();
866
Scott Egerton219fae92016-02-17 11:15:16 +0000867 MCSectionELF *Sec = Context.getELFSection(".pdr", ELF::SHT_PROGBITS, 0);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000868
Daniel Sanders2b561332015-11-23 16:08:03 +0000869 MCSymbol *Sym = Context.getOrCreateSymbol(Name);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000870 const MCSymbolRefExpr *ExprRef =
Daniel Sanders2b561332015-11-23 16:08:03 +0000871 MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None, Context);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000872
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000873 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000874 Sec->setAlignment(4);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000875
876 OS.PushSection();
877
878 OS.SwitchSection(Sec);
879
880 OS.EmitValueImpl(ExprRef, 4);
881
882 OS.EmitIntValue(GPRInfoSet ? GPRBitMask : 0, 4); // reg_mask
883 OS.EmitIntValue(GPRInfoSet ? GPROffset : 0, 4); // reg_offset
884
885 OS.EmitIntValue(FPRInfoSet ? FPRBitMask : 0, 4); // fpreg_mask
886 OS.EmitIntValue(FPRInfoSet ? FPROffset : 0, 4); // fpreg_offset
887
888 OS.EmitIntValue(FrameInfoSet ? FrameOffset : 0, 4); // frame_offset
889 OS.EmitIntValue(FrameInfoSet ? FrameReg : 0, 4); // frame_reg
890 OS.EmitIntValue(FrameInfoSet ? ReturnReg : 0, 4); // return_reg
891
892 // The .end directive marks the end of a procedure. Invalidate
893 // the information gathered up until this point.
894 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
895
896 OS.PopSection();
Daniel Sanders2b561332015-11-23 16:08:03 +0000897
898 // .end also implicitly sets the size.
899 MCSymbol *CurPCSym = Context.createTempSymbol();
900 OS.EmitLabel(CurPCSym);
901 const MCExpr *Size = MCBinaryExpr::createSub(
902 MCSymbolRefExpr::create(CurPCSym, MCSymbolRefExpr::VK_None, Context),
903 ExprRef, Context);
904 int64_t AbsSize;
905 if (!Size->evaluateAsAbsolute(AbsSize, MCA))
906 llvm_unreachable("Function size must be evaluatable as absolute");
907 Size = MCConstantExpr::create(AbsSize, Context);
908 static_cast<MCSymbolELF *>(Sym)->setSize(Size);
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000909}
910
Rafael Espindola6633d572014-01-14 18:57:12 +0000911void MipsTargetELFStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000912 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
Daniel Sanders2b561332015-11-23 16:08:03 +0000913
914 // .ent also acts like an implicit '.type symbol, STT_FUNC'
915 static_cast<const MCSymbolELF &>(Symbol).setType(ELF::STT_FUNC);
Rafael Espindola6633d572014-01-14 18:57:12 +0000916}
917
Jack Carter0cd3c192014-01-06 23:27:31 +0000918void MipsTargetELFStreamer::emitDirectiveAbiCalls() {
919 MCAssembler &MCA = getStreamer().getAssembler();
920 unsigned Flags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000921 Flags |= ELF::EF_MIPS_CPIC | ELF::EF_MIPS_PIC;
Jack Carter0cd3c192014-01-06 23:27:31 +0000922 MCA.setELFHeaderEFlags(Flags);
923}
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000924
925void MipsTargetELFStreamer::emitDirectiveNaN2008() {
926 MCAssembler &MCA = getStreamer().getAssembler();
927 unsigned Flags = MCA.getELFHeaderEFlags();
928 Flags |= ELF::EF_MIPS_NAN2008;
929 MCA.setELFHeaderEFlags(Flags);
930}
931
932void MipsTargetELFStreamer::emitDirectiveNaNLegacy() {
933 MCAssembler &MCA = getStreamer().getAssembler();
934 unsigned Flags = MCA.getELFHeaderEFlags();
935 Flags &= ~ELF::EF_MIPS_NAN2008;
936 MCA.setELFHeaderEFlags(Flags);
937}
938
Jack Carter0cd3c192014-01-06 23:27:31 +0000939void MipsTargetELFStreamer::emitDirectiveOptionPic0() {
940 MCAssembler &MCA = getStreamer().getAssembler();
941 unsigned Flags = MCA.getELFHeaderEFlags();
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000942 // This option overrides other PIC options like -KPIC.
943 Pic = false;
Jack Carter0cd3c192014-01-06 23:27:31 +0000944 Flags &= ~ELF::EF_MIPS_PIC;
945 MCA.setELFHeaderEFlags(Flags);
946}
Rafael Espindola054234f2014-01-27 03:53:56 +0000947
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000948void MipsTargetELFStreamer::emitDirectiveOptionPic2() {
949 MCAssembler &MCA = getStreamer().getAssembler();
950 unsigned Flags = MCA.getELFHeaderEFlags();
951 Pic = true;
952 // NOTE: We are following the GAS behaviour here which means the directive
953 // 'pic2' also sets the CPIC bit in the ELF header. This is different from
954 // what is stated in the SYSV ABI which consider the bits EF_MIPS_PIC and
955 // EF_MIPS_CPIC to be mutually exclusive.
956 Flags |= ELF::EF_MIPS_PIC | ELF::EF_MIPS_CPIC;
957 MCA.setELFHeaderEFlags(Flags);
958}
959
Toma Tabacu9ca50962015-04-16 09:53:47 +0000960void MipsTargetELFStreamer::emitDirectiveInsn() {
961 MipsTargetStreamer::emitDirectiveInsn();
962 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
963 MEF.createPendingLabelRelocs();
964}
965
Rafael Espindola054234f2014-01-27 03:53:56 +0000966void MipsTargetELFStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
Daniel Sandersd97a6342014-08-13 10:07:34 +0000967 unsigned ReturnReg_) {
968 MCContext &Context = getStreamer().getAssembler().getContext();
969 const MCRegisterInfo *RegInfo = Context.getRegisterInfo();
970
971 FrameInfoSet = true;
972 FrameReg = RegInfo->getEncodingValue(StackReg);
973 FrameOffset = StackSize;
974 ReturnReg = RegInfo->getEncodingValue(ReturnReg_);
Rafael Espindola054234f2014-01-27 03:53:56 +0000975}
Rafael Espindola25fa2912014-01-27 04:33:11 +0000976
977void MipsTargetELFStreamer::emitMask(unsigned CPUBitmask,
978 int CPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000979 GPRInfoSet = true;
980 GPRBitMask = CPUBitmask;
981 GPROffset = CPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000982}
983
984void MipsTargetELFStreamer::emitFMask(unsigned FPUBitmask,
985 int FPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000986 FPRInfoSet = true;
987 FPRBitMask = FPUBitmask;
988 FPROffset = FPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000989}
Vladimir Medic615b26e2014-03-04 09:54:09 +0000990
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000991void MipsTargetELFStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000992 // .cpload $reg
993 // This directive expands to:
994 // lui $gp, %hi(_gp_disp)
995 // addui $gp, $gp, %lo(_gp_disp)
996 // addu $gp, $gp, $reg
997 // when support for position independent code is enabled.
Eric Christophera5762812015-01-26 17:33:46 +0000998 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000999 return;
1000
1001 // There's a GNU extension controlled by -mno-shared that allows
1002 // locally-binding symbols to be accessed using absolute addresses.
1003 // This is currently not supported. When supported -mno-shared makes
1004 // .cpload expand to:
1005 // lui $gp, %hi(__gnu_local_gp)
1006 // addiu $gp, $gp, %lo(__gnu_local_gp)
1007
1008 StringRef SymName("_gp_disp");
1009 MCAssembler &MCA = getStreamer().getAssembler();
Jim Grosbach6f482002015-05-18 18:43:14 +00001010 MCSymbol *GP_Disp = MCA.getContext().getOrCreateSymbol(SymName);
Rafael Espindolab5d316b2015-05-29 20:21:02 +00001011 MCA.registerSymbol(*GP_Disp);
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001012
1013 MCInst TmpInst;
1014 TmpInst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +00001015 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001016 const MCExpr *HiSym = MipsMCExpr::create(
1017 MipsMCExpr::MEK_HI,
1018 MCSymbolRefExpr::create("_gp_disp", MCSymbolRefExpr::VK_None,
1019 MCA.getContext()),
1020 MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00001021 TmpInst.addOperand(MCOperand::createExpr(HiSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001022 getStreamer().EmitInstruction(TmpInst, STI);
1023
1024 TmpInst.clear();
1025
1026 TmpInst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001027 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1028 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001029 const MCExpr *LoSym = MipsMCExpr::create(
1030 MipsMCExpr::MEK_LO,
1031 MCSymbolRefExpr::create("_gp_disp", MCSymbolRefExpr::VK_None,
1032 MCA.getContext()),
1033 MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00001034 TmpInst.addOperand(MCOperand::createExpr(LoSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001035 getStreamer().EmitInstruction(TmpInst, STI);
1036
1037 TmpInst.clear();
1038
1039 TmpInst.setOpcode(Mips::ADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001040 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1041 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1042 TmpInst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001043 getStreamer().EmitInstruction(TmpInst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001044
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001045 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001046}
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001047
Daniel Sandersdf8510d2016-05-11 12:48:19 +00001048bool MipsTargetELFStreamer::emitDirectiveCpRestore(
1049 int Offset, std::function<unsigned()> GetATReg, SMLoc IDLoc,
1050 const MCSubtargetInfo *STI) {
1051 MipsTargetStreamer::emitDirectiveCpRestore(Offset, GetATReg, IDLoc, STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001052 // .cprestore offset
1053 // When PIC mode is enabled and the O32 ABI is used, this directive expands
1054 // to:
1055 // sw $gp, offset($sp)
1056 // and adds a corresponding LW after every JAL.
1057
1058 // Note that .cprestore is ignored if used with the N32 and N64 ABIs or if it
1059 // is used in non-PIC mode.
1060 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
Daniel Sandersdf8510d2016-05-11 12:48:19 +00001061 return true;
1062
Daniel Sanders7225cd52016-04-29 16:16:49 +00001063 // Store the $gp on the stack.
Daniel Sanders241c6792016-05-12 14:01:50 +00001064 emitStoreWithImmOffset(Mips::SW, Mips::GP, Mips::SP, Offset, GetATReg, IDLoc,
Daniel Sanders7225cd52016-04-29 16:16:49 +00001065 STI);
Daniel Sandersdf8510d2016-05-11 12:48:19 +00001066 return true;
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001067}
1068
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001069void MipsTargetELFStreamer::emitDirectiveCpsetup(unsigned RegNo,
1070 int RegOrOffset,
1071 const MCSymbol &Sym,
1072 bool IsReg) {
1073 // Only N32 and N64 emit anything for .cpsetup iff PIC is set.
Eric Christophera5762812015-01-26 17:33:46 +00001074 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001075 return;
1076
1077 MCAssembler &MCA = getStreamer().getAssembler();
1078 MCInst Inst;
1079
1080 // Either store the old $gp in a register or on the stack
1081 if (IsReg) {
1082 // move $save, $gpreg
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +00001083 Inst.setOpcode(Mips::OR64);
Jim Grosbache9119e42015-05-13 18:37:00 +00001084 Inst.addOperand(MCOperand::createReg(RegOrOffset));
1085 Inst.addOperand(MCOperand::createReg(Mips::GP));
1086 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001087 } else {
1088 // sd $gpreg, offset($sp)
1089 Inst.setOpcode(Mips::SD);
Jim Grosbache9119e42015-05-13 18:37:00 +00001090 Inst.addOperand(MCOperand::createReg(Mips::GP));
1091 Inst.addOperand(MCOperand::createReg(Mips::SP));
1092 Inst.addOperand(MCOperand::createImm(RegOrOffset));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001093 }
1094 getStreamer().EmitInstruction(Inst, STI);
1095 Inst.clear();
1096
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001097 const MipsMCExpr *HiExpr = MipsMCExpr::createGpOff(
1098 MipsMCExpr::MEK_HI, MCSymbolRefExpr::create(&Sym, MCA.getContext()),
1099 MCA.getContext());
1100 const MipsMCExpr *LoExpr = MipsMCExpr::createGpOff(
1101 MipsMCExpr::MEK_LO, MCSymbolRefExpr::create(&Sym, MCA.getContext()),
1102 MCA.getContext());
Toma Tabacu8874eac2015-02-18 13:46:53 +00001103
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001104 // lui $gp, %hi(%neg(%gp_rel(funcSym)))
1105 Inst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +00001106 Inst.addOperand(MCOperand::createReg(Mips::GP));
1107 Inst.addOperand(MCOperand::createExpr(HiExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001108 getStreamer().EmitInstruction(Inst, STI);
1109 Inst.clear();
1110
1111 // addiu $gp, $gp, %lo(%neg(%gp_rel(funcSym)))
1112 Inst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001113 Inst.addOperand(MCOperand::createReg(Mips::GP));
1114 Inst.addOperand(MCOperand::createReg(Mips::GP));
1115 Inst.addOperand(MCOperand::createExpr(LoExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001116 getStreamer().EmitInstruction(Inst, STI);
1117 Inst.clear();
1118
1119 // daddu $gp, $gp, $funcreg
1120 Inst.setOpcode(Mips::DADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001121 Inst.addOperand(MCOperand::createReg(Mips::GP));
1122 Inst.addOperand(MCOperand::createReg(Mips::GP));
1123 Inst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001124 getStreamer().EmitInstruction(Inst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001125
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001126 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001127}
1128
Daniel Sandersf173dda2015-09-22 10:50:09 +00001129void MipsTargetELFStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
1130 bool SaveLocationIsRegister) {
1131 // Only N32 and N64 emit anything for .cpreturn iff PIC is set.
1132 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
1133 return;
1134
1135 MCInst Inst;
1136 // Either restore the old $gp from a register or on the stack
1137 if (SaveLocationIsRegister) {
1138 Inst.setOpcode(Mips::OR);
1139 Inst.addOperand(MCOperand::createReg(Mips::GP));
1140 Inst.addOperand(MCOperand::createReg(SaveLocation));
1141 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
1142 } else {
1143 Inst.setOpcode(Mips::LD);
1144 Inst.addOperand(MCOperand::createReg(Mips::GP));
1145 Inst.addOperand(MCOperand::createReg(Mips::SP));
1146 Inst.addOperand(MCOperand::createImm(SaveLocation));
1147 }
1148 getStreamer().EmitInstruction(Inst, STI);
1149
1150 forbidModuleDirective();
1151}
1152
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001153void MipsTargetELFStreamer::emitMipsAbiFlags() {
1154 MCAssembler &MCA = getStreamer().getAssembler();
1155 MCContext &Context = MCA.getContext();
1156 MCStreamer &OS = getStreamer();
Rafael Espindola0709a7b2015-05-21 19:20:38 +00001157 MCSectionELF *Sec = Context.getELFSection(
Rafael Espindolaba31e272015-01-29 17:33:21 +00001158 ".MIPS.abiflags", ELF::SHT_MIPS_ABIFLAGS, ELF::SHF_ALLOC, 24, "");
Rafael Espindolabb9a71c2015-05-26 15:07:25 +00001159 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +00001160 Sec->setAlignment(8);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001161 OS.SwitchSection(Sec);
1162
Daniel Sandersc7dbc632014-07-08 10:11:38 +00001163 OS << ABIFlagsSection;
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001164}