blob: f3bf4410686eab26e909ac2060caa76e45559f09 [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVISelLowering.h - RISCV DAG Lowering Interface ------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury89718422017-10-19 21:37:38 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that RISCV uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
15#define LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
16
17#include "RISCV.h"
18#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000019#include "llvm/CodeGen/TargetLowering.h"
Alex Bradbury89718422017-10-19 21:37:38 +000020
21namespace llvm {
22class RISCVSubtarget;
23namespace RISCVISD {
24enum NodeType : unsigned {
25 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Alex Bradburya3376752017-11-08 13:41:21 +000026 RET_FLAG,
Ana Pazos2e4106b2018-07-26 17:49:43 +000027 URET_FLAG,
28 SRET_FLAG,
29 MRET_FLAG,
Alex Bradbury65385162017-11-21 07:51:32 +000030 CALL,
Alex Bradbury0b4175f2018-04-12 05:34:25 +000031 SELECT_CC,
32 BuildPairF64,
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +000033 SplitF64,
Alex Bradbury299d6902019-01-25 05:04:00 +000034 TAIL,
35 // RV64I shifts, directly matching the semantics of the named RISC-V
36 // instructions.
37 SLLW,
38 SRAW,
Alex Bradbury456d3792019-01-25 05:11:34 +000039 SRLW,
40 // 32-bit operations from RV64M that can't be simply matched with a pattern
41 // at instruction selection time.
42 DIVW,
43 DIVUW,
Alex Bradburyd834d832019-01-31 22:48:38 +000044 REMUW,
45 // FPR32<->GPR transfer operations for RV64. Needed as an i32<->f32 bitcast
46 // is not legal on RV64. FMV_W_X_RV64 matches the semantics of the FMV.W.X.
47 // FMV_X_ANYEXTW_RV64 is similar to FMV.X.W but has an any-extended result.
48 // This is a more convenient semantic for producing dagcombines that remove
49 // unnecessary GPR->FPR->GPR moves.
50 FMV_W_X_RV64,
51 FMV_X_ANYEXTW_RV64
Alex Bradbury89718422017-10-19 21:37:38 +000052};
53}
54
55class RISCVTargetLowering : public TargetLowering {
56 const RISCVSubtarget &Subtarget;
57
58public:
59 explicit RISCVTargetLowering(const TargetMachine &TM,
60 const RISCVSubtarget &STI);
61
Alex Bradbury21aea512018-09-19 10:54:22 +000062 bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I,
63 MachineFunction &MF,
64 unsigned Intrinsic) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000065 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
66 unsigned AS,
67 Instruction *I = nullptr) const override;
Alex Bradburydcbff632018-04-26 13:15:17 +000068 bool isLegalICmpImmediate(int64_t Imm) const override;
Alex Bradbury5c41ece2018-04-26 13:00:37 +000069 bool isLegalAddImmediate(int64_t Imm) const override;
Alex Bradbury130b8b32018-04-26 13:37:00 +000070 bool isTruncateFree(Type *SrcTy, Type *DstTy) const override;
71 bool isTruncateFree(EVT SrcVT, EVT DstVT) const override;
Alex Bradbury15e894b2018-04-26 14:04:18 +000072 bool isZExtFree(SDValue Val, EVT VT2) const override;
Alex Bradburye0e62e92018-11-30 09:56:54 +000073 bool isSExtCheaperThanZExt(EVT SrcVT, EVT DstVT) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000074
Sam Elliottf7206472019-06-07 12:20:14 +000075 bool hasBitPreservingFPLogic(EVT VT) const override;
76
Alex Bradbury89718422017-10-19 21:37:38 +000077 // Provide custom lowering hooks for some operations.
78 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Alex Bradbury299d6902019-01-25 05:04:00 +000079 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
80 SelectionDAG &DAG) const override;
Alex Bradbury89718422017-10-19 21:37:38 +000081
Alex Bradbury5ac0a2f2018-10-03 23:30:16 +000082 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
83
Alex Bradbury299d6902019-01-25 05:04:00 +000084 unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
85 const APInt &DemandedElts,
86 const SelectionDAG &DAG,
87 unsigned Depth) const override;
88
Alex Bradbury89718422017-10-19 21:37:38 +000089 // This method returns the name of a target specific DAG node.
90 const char *getTargetNodeName(unsigned Opcode) const override;
91
Alex Bradbury9330e642018-01-10 20:05:09 +000092 std::pair<unsigned, const TargetRegisterClass *>
93 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
94 StringRef Constraint, MVT VT) const override;
95
Lewis Revill28a5cad2019-06-11 12:42:13 +000096 void LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
97 std::vector<SDValue> &Ops,
98 SelectionDAG &DAG) const override;
99
Alex Bradbury65385162017-11-21 07:51:32 +0000100 MachineBasicBlock *
101 EmitInstrWithCustomInserter(MachineInstr &MI,
102 MachineBasicBlock *BB) const override;
103
Shiva Chenbbf4c5c2018-02-02 02:43:18 +0000104 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
105 EVT VT) const override;
106
Alex Bradbury33691012019-03-22 10:39:22 +0000107 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
108 return VT.isScalarInteger();
109 }
110
Alex Bradbury96f492d2018-06-13 12:04:51 +0000111 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
112 return isa<LoadInst>(I) || isa<StoreInst>(I);
113 }
114 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
115 AtomicOrdering Ord) const override;
116 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
117 AtomicOrdering Ord) const override;
118
Alex Bradbury4d20cc22019-03-11 21:41:22 +0000119 ISD::NodeType getExtendForAtomicOps() const override {
120 return ISD::SIGN_EXTEND;
121 }
122
Luis Marques20d24242019-04-16 14:38:32 +0000123 bool shouldExpandShift(SelectionDAG &DAG, SDNode *N) const override {
124 if (DAG.getMachineFunction().getFunction().hasMinSize())
125 return false;
126 return true;
127 }
128
Alex Bradbury89718422017-10-19 21:37:38 +0000129private:
Alex Bradburydc31c612017-12-11 12:49:02 +0000130 void analyzeInputArgs(MachineFunction &MF, CCState &CCInfo,
131 const SmallVectorImpl<ISD::InputArg> &Ins,
132 bool IsRet) const;
133 void analyzeOutputArgs(MachineFunction &MF, CCState &CCInfo,
134 const SmallVectorImpl<ISD::OutputArg> &Outs,
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000135 bool IsRet, CallLoweringInfo *CLI) const;
Alex Bradbury89718422017-10-19 21:37:38 +0000136 // Lower incoming arguments, copy physregs into vregs
137 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
138 bool IsVarArg,
139 const SmallVectorImpl<ISD::InputArg> &Ins,
140 const SDLoc &DL, SelectionDAG &DAG,
141 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradburydc31c612017-12-11 12:49:02 +0000142 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
143 bool IsVarArg,
144 const SmallVectorImpl<ISD::OutputArg> &Outs,
145 LLVMContext &Context) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000146 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
147 const SmallVectorImpl<ISD::OutputArg> &Outs,
148 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
149 SelectionDAG &DAG) const override;
Alex Bradburya3376752017-11-08 13:41:21 +0000150 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
151 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000152 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
153 Type *Ty) const override {
154 return true;
155 }
Alex Bradburyda20f5c2019-04-01 14:42:56 +0000156
157 template <class NodeTy>
158 SDValue getAddr(NodeTy *N, SelectionDAG &DAG) const;
159
Alex Bradburyec8aa912017-11-08 13:24:21 +0000160 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyffc435e2017-11-21 08:11:03 +0000161 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury80c8eb72018-03-20 13:26:12 +0000162 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury65385162017-11-21 07:51:32 +0000163 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000164 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury0e167662018-10-04 05:27:50 +0000165 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
166 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Luis Marques20d24242019-04-16 14:38:32 +0000167 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
168 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG &DAG, bool IsSRA) const;
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +0000169
Alex Bradburydb67be82019-02-21 14:31:41 +0000170 bool isEligibleForTailCallOptimization(
171 CCState &CCInfo, CallLoweringInfo &CLI, MachineFunction &MF,
172 const SmallVector<CCValAssign, 16> &ArgLocs) const;
Alex Bradbury21aea512018-09-19 10:54:22 +0000173
174 TargetLowering::AtomicExpansionKind
175 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
176 virtual Value *emitMaskedAtomicRMWIntrinsic(
177 IRBuilder<> &Builder, AtomicRMWInst *AI, Value *AlignedAddr, Value *Incr,
178 Value *Mask, Value *ShiftAmt, AtomicOrdering Ord) const override;
Alex Bradbury66d9a752018-11-29 20:43:42 +0000179 TargetLowering::AtomicExpansionKind
180 shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *CI) const override;
181 virtual Value *
182 emitMaskedAtomicCmpXchgIntrinsic(IRBuilder<> &Builder, AtomicCmpXchgInst *CI,
183 Value *AlignedAddr, Value *CmpVal,
184 Value *NewVal, Value *Mask,
185 AtomicOrdering Ord) const override;
Alex Bradbury89718422017-10-19 21:37:38 +0000186};
187}
188
189#endif