blob: b04df38010334dccd6f6048a9834421986208b33 [file] [log] [blame]
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +00001//===-- SIOptimizeExecMaskingPreRA.cpp ------------------------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This pass removes redundant S_OR_B64 instructions enabling lanes in
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000011/// the exec. If two SI_END_CF (lowered as S_OR_B64) come together without any
12/// vector instructions between them we can only keep outer SI_END_CF, given
13/// that CFG is structured and exec bits of the outer end statement are always
14/// not less than exec bit of the inner one.
15///
16/// This needs to be done before the RA to eliminate saved exec bits registers
17/// but after register coalescer to have no vector registers copies in between
18/// of different end cf statements.
19///
20//===----------------------------------------------------------------------===//
21
22#include "AMDGPU.h"
23#include "AMDGPUSubtarget.h"
24#include "SIInstrInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000025#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matthias Braunf8422972017-12-13 02:51:04 +000026#include "llvm/CodeGen/LiveIntervals.h"
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
28
29using namespace llvm;
30
31#define DEBUG_TYPE "si-optimize-exec-masking-pre-ra"
32
33namespace {
34
35class SIOptimizeExecMaskingPreRA : public MachineFunctionPass {
Matt Arsenaulta353fd52019-03-28 14:01:39 +000036private:
37 const SIRegisterInfo *TRI;
38 const SIInstrInfo *TII;
39 MachineRegisterInfo *MRI;
40
41public:
42 MachineBasicBlock::iterator skipIgnoreExecInsts(
43 MachineBasicBlock::iterator I, MachineBasicBlock::iterator E) const;
44
45 MachineBasicBlock::iterator skipIgnoreExecInstsTrivialSucc(
46 MachineBasicBlock *&MBB,
47 MachineBasicBlock::iterator It) const;
48
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000049public:
50 static char ID;
51
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000052 SIOptimizeExecMaskingPreRA() : MachineFunctionPass(ID) {
53 initializeSIOptimizeExecMaskingPreRAPass(*PassRegistry::getPassRegistry());
54 }
55
56 bool runOnMachineFunction(MachineFunction &MF) override;
57
58 StringRef getPassName() const override {
59 return "SI optimize exec mask operations pre-RA";
60 }
61
62 void getAnalysisUsage(AnalysisUsage &AU) const override {
63 AU.addRequired<LiveIntervals>();
64 AU.setPreservesAll();
65 MachineFunctionPass::getAnalysisUsage(AU);
66 }
67};
68
69} // End anonymous namespace.
70
71INITIALIZE_PASS_BEGIN(SIOptimizeExecMaskingPreRA, DEBUG_TYPE,
72 "SI optimize exec mask operations pre-RA", false, false)
73INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
74INITIALIZE_PASS_END(SIOptimizeExecMaskingPreRA, DEBUG_TYPE,
75 "SI optimize exec mask operations pre-RA", false, false)
76
77char SIOptimizeExecMaskingPreRA::ID = 0;
78
79char &llvm::SIOptimizeExecMaskingPreRAID = SIOptimizeExecMaskingPreRA::ID;
80
81FunctionPass *llvm::createSIOptimizeExecMaskingPreRAPass() {
82 return new SIOptimizeExecMaskingPreRA();
83}
84
Matt Arsenaultd48324f2019-08-01 01:25:27 +000085static bool isEndCF(const MachineInstr &MI, const GCNSubtarget &ST,
86 const SIRegisterInfo *TRI) {
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +000087 if (ST.isWave32()) {
Matt Arsenaultd48324f2019-08-01 01:25:27 +000088 return MI.getOpcode() == AMDGPU::S_OR_B32_term &&
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +000089 MI.modifiesRegister(AMDGPU::EXEC_LO, TRI);
90 }
91
Matt Arsenaultd48324f2019-08-01 01:25:27 +000092 return MI.getOpcode() == AMDGPU::S_OR_B64_term &&
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000093 MI.modifiesRegister(AMDGPU::EXEC, TRI);
94}
95
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +000096static bool isFullExecCopy(const MachineInstr& MI, const GCNSubtarget& ST) {
97 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
98
99 if (MI.isCopy() && MI.getOperand(1).getReg() == Exec) {
Matt Arsenault70346d12019-04-22 14:54:39 +0000100 assert(MI.isFullCopy());
101 return true;
102 }
103
104 return false;
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000105}
106
107static unsigned getOrNonExecReg(const MachineInstr &MI,
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000108 const SIInstrInfo &TII,
109 const GCNSubtarget& ST) {
110 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000111 auto Op = TII.getNamedOperand(MI, AMDGPU::OpName::src1);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000112 if (Op->isReg() && Op->getReg() != Exec)
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000113 return Op->getReg();
114 Op = TII.getNamedOperand(MI, AMDGPU::OpName::src0);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000115 if (Op->isReg() && Op->getReg() != Exec)
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000116 return Op->getReg();
117 return AMDGPU::NoRegister;
118}
119
120static MachineInstr* getOrExecSource(const MachineInstr &MI,
121 const SIInstrInfo &TII,
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000122 const MachineRegisterInfo &MRI,
123 const GCNSubtarget& ST) {
124 auto SavedExec = getOrNonExecReg(MI, TII, ST);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000125 if (SavedExec == AMDGPU::NoRegister)
126 return nullptr;
127 auto SaveExecInst = MRI.getUniqueVRegDef(SavedExec);
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000128 if (!SaveExecInst || !isFullExecCopy(*SaveExecInst, ST))
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000129 return nullptr;
130 return SaveExecInst;
131}
132
Matt Arsenaulta353fd52019-03-28 14:01:39 +0000133/// Skip over instructions that don't care about the exec mask.
134MachineBasicBlock::iterator SIOptimizeExecMaskingPreRA::skipIgnoreExecInsts(
135 MachineBasicBlock::iterator I, MachineBasicBlock::iterator E) const {
136 for ( ; I != E; ++I) {
137 if (TII->mayReadEXEC(*MRI, *I))
138 break;
139 }
140
141 return I;
142}
143
144// Skip to the next instruction, ignoring debug instructions, and trivial block
145// boundaries (blocks that have one (typically fallthrough) successor, and the
146// successor has one predecessor.
147MachineBasicBlock::iterator
148SIOptimizeExecMaskingPreRA::skipIgnoreExecInstsTrivialSucc(
149 MachineBasicBlock *&MBB,
150 MachineBasicBlock::iterator It) const {
151
152 do {
153 It = skipIgnoreExecInsts(It, MBB->end());
154 if (It != MBB->end() || MBB->succ_size() != 1)
155 break;
156
157 // If there is one trivial successor, advance to the next block.
158 MachineBasicBlock *Succ = *MBB->succ_begin();
159
160 // TODO: Is this really necessary?
161 if (!MBB->isLayoutSuccessor(Succ))
162 break;
163
164 It = Succ->begin();
165 MBB = Succ;
166 } while (true);
167
168 return It;
169}
170
171
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000172// Optimize sequence
173// %sel = V_CNDMASK_B32_e64 0, 1, %cc
174// %cmp = V_CMP_NE_U32 1, %1
175// $vcc = S_AND_B64 $exec, %cmp
176// S_CBRANCH_VCC[N]Z
177// =>
178// $vcc = S_ANDN2_B64 $exec, %cc
179// S_CBRANCH_VCC[N]Z
180//
181// It is the negation pattern inserted by DAGCombiner::visitBRCOND() in the
182// rebuildSetCC(). We start with S_CBRANCH to avoid exhaustive search, but
183// only 3 first instructions are really needed. S_AND_B64 with exec is a
184// required part of the pattern since V_CNDMASK_B32 writes zeroes for inactive
185// lanes.
186//
187// Returns %cc register on success.
188static unsigned optimizeVcndVcmpPair(MachineBasicBlock &MBB,
189 const GCNSubtarget &ST,
190 MachineRegisterInfo &MRI,
191 LiveIntervals *LIS) {
192 const SIRegisterInfo *TRI = ST.getRegisterInfo();
193 const SIInstrInfo *TII = ST.getInstrInfo();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000194 bool Wave32 = ST.isWave32();
195 const unsigned AndOpc = Wave32 ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64;
196 const unsigned Andn2Opc = Wave32 ? AMDGPU::S_ANDN2_B32 : AMDGPU::S_ANDN2_B64;
197 const unsigned CondReg = Wave32 ? AMDGPU::VCC_LO : AMDGPU::VCC;
198 const unsigned ExecReg = Wave32 ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000199
200 auto I = llvm::find_if(MBB.terminators(), [](const MachineInstr &MI) {
201 unsigned Opc = MI.getOpcode();
202 return Opc == AMDGPU::S_CBRANCH_VCCZ ||
203 Opc == AMDGPU::S_CBRANCH_VCCNZ; });
204 if (I == MBB.terminators().end())
205 return AMDGPU::NoRegister;
206
207 auto *And = TRI->findReachingDef(CondReg, AMDGPU::NoSubRegister,
208 *I, MRI, LIS);
209 if (!And || And->getOpcode() != AndOpc ||
210 !And->getOperand(1).isReg() || !And->getOperand(2).isReg())
211 return AMDGPU::NoRegister;
212
213 MachineOperand *AndCC = &And->getOperand(1);
214 unsigned CmpReg = AndCC->getReg();
215 unsigned CmpSubReg = AndCC->getSubReg();
216 if (CmpReg == ExecReg) {
217 AndCC = &And->getOperand(2);
218 CmpReg = AndCC->getReg();
219 CmpSubReg = AndCC->getSubReg();
220 } else if (And->getOperand(2).getReg() != ExecReg) {
221 return AMDGPU::NoRegister;
222 }
223
224 auto *Cmp = TRI->findReachingDef(CmpReg, CmpSubReg, *And, MRI, LIS);
225 if (!Cmp || !(Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e32 ||
226 Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e64) ||
227 Cmp->getParent() != And->getParent())
228 return AMDGPU::NoRegister;
229
230 MachineOperand *Op1 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src0);
231 MachineOperand *Op2 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src1);
232 if (Op1->isImm() && Op2->isReg())
233 std::swap(Op1, Op2);
234 if (!Op1->isReg() || !Op2->isImm() || Op2->getImm() != 1)
235 return AMDGPU::NoRegister;
236
237 unsigned SelReg = Op1->getReg();
238 auto *Sel = TRI->findReachingDef(SelReg, Op1->getSubReg(), *Cmp, MRI, LIS);
239 if (!Sel || Sel->getOpcode() != AMDGPU::V_CNDMASK_B32_e64)
240 return AMDGPU::NoRegister;
241
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000242 if (TII->hasModifiersSet(*Sel, AMDGPU::OpName::src0_modifiers) ||
Tim Renouf842be382019-04-15 10:36:24 +0000243 TII->hasModifiersSet(*Sel, AMDGPU::OpName::src1_modifiers))
Tim Renouf2e94f6e2019-03-18 19:25:39 +0000244 return AMDGPU::NoRegister;
245
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000246 Op1 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src0);
247 Op2 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src1);
248 MachineOperand *CC = TII->getNamedOperand(*Sel, AMDGPU::OpName::src2);
249 if (!Op1->isImm() || !Op2->isImm() || !CC->isReg() ||
250 Op1->getImm() != 0 || Op2->getImm() != 1)
251 return AMDGPU::NoRegister;
252
253 LLVM_DEBUG(dbgs() << "Folding sequence:\n\t" << *Sel << '\t'
254 << *Cmp << '\t' << *And);
255
256 unsigned CCReg = CC->getReg();
257 LIS->RemoveMachineInstrFromMaps(*And);
258 MachineInstr *Andn2 = BuildMI(MBB, *And, And->getDebugLoc(),
259 TII->get(Andn2Opc), And->getOperand(0).getReg())
260 .addReg(ExecReg)
Stanislav Mekhanoshinc464ddd2019-04-23 17:59:26 +0000261 .addReg(CCReg, 0, CC->getSubReg());
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000262 And->eraseFromParent();
263 LIS->InsertMachineInstrInMaps(*Andn2);
264
265 LLVM_DEBUG(dbgs() << "=>\n\t" << *Andn2 << '\n');
266
267 // Try to remove compare. Cmp value should not used in between of cmp
268 // and s_and_b64 if VCC or just unused if any other register.
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000269 if ((Register::isVirtualRegister(CmpReg) && MRI.use_nodbg_empty(CmpReg)) ||
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000270 (CmpReg == CondReg &&
271 std::none_of(std::next(Cmp->getIterator()), Andn2->getIterator(),
Stanislav Mekhanoshind933c2c2018-12-13 05:52:11 +0000272 [&](const MachineInstr &MI) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000273 return MI.readsRegister(CondReg, TRI);
274 }))) {
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000275 LLVM_DEBUG(dbgs() << "Erasing: " << *Cmp << '\n');
276
277 LIS->RemoveMachineInstrFromMaps(*Cmp);
278 Cmp->eraseFromParent();
279
280 // Try to remove v_cndmask_b32.
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000281 if (Register::isVirtualRegister(SelReg) && MRI.use_nodbg_empty(SelReg)) {
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000282 LLVM_DEBUG(dbgs() << "Erasing: " << *Sel << '\n');
283
284 LIS->RemoveMachineInstrFromMaps(*Sel);
285 Sel->eraseFromParent();
286 }
287 }
288
289 return CCReg;
290}
291
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000292bool SIOptimizeExecMaskingPreRA::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000293 if (skipFunction(MF.getFunction()))
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000294 return false;
295
Tom Stellard5bfbae52018-07-11 20:59:01 +0000296 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaulta353fd52019-03-28 14:01:39 +0000297 TRI = ST.getRegisterInfo();
298 TII = ST.getInstrInfo();
299 MRI = &MF.getRegInfo();
300
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000301 MachineRegisterInfo &MRI = MF.getRegInfo();
302 LiveIntervals *LIS = &getAnalysis<LiveIntervals>();
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000303 DenseSet<unsigned> RecalcRegs({AMDGPU::EXEC_LO, AMDGPU::EXEC_HI});
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000304 unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000305 bool Changed = false;
306
307 for (MachineBasicBlock &MBB : MF) {
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000308
Stanislav Mekhanoshin6071e1a2018-12-13 03:17:40 +0000309 if (unsigned Reg = optimizeVcndVcmpPair(MBB, ST, MRI, LIS)) {
310 RecalcRegs.insert(Reg);
311 RecalcRegs.insert(AMDGPU::VCC_LO);
312 RecalcRegs.insert(AMDGPU::VCC_HI);
313 RecalcRegs.insert(AMDGPU::SCC);
314 Changed = true;
315 }
316
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000317 // Try to remove unneeded instructions before s_endpgm.
318 if (MBB.succ_empty()) {
Matt Arsenault755f41f2018-08-28 18:55:55 +0000319 if (MBB.empty())
320 continue;
321
322 // Skip this if the endpgm has any implicit uses, otherwise we would need
323 // to be careful to update / remove them.
David Stuttard20ea21c2019-03-12 09:52:58 +0000324 // S_ENDPGM always has a single imm operand that is not used other than to
325 // end up in the encoding
Matt Arsenault755f41f2018-08-28 18:55:55 +0000326 MachineInstr &Term = MBB.back();
David Stuttard20ea21c2019-03-12 09:52:58 +0000327 if (Term.getOpcode() != AMDGPU::S_ENDPGM || Term.getNumOperands() != 1)
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000328 continue;
329
330 SmallVector<MachineBasicBlock*, 4> Blocks({&MBB});
331
332 while (!Blocks.empty()) {
333 auto CurBB = Blocks.pop_back_val();
334 auto I = CurBB->rbegin(), E = CurBB->rend();
335 if (I != E) {
336 if (I->isUnconditionalBranch() || I->getOpcode() == AMDGPU::S_ENDPGM)
337 ++I;
338 else if (I->isBranch())
339 continue;
340 }
341
342 while (I != E) {
Shiva Chen801bf7e2018-05-09 02:42:00 +0000343 if (I->isDebugInstr()) {
Matt Arsenault7f0a5272017-12-05 18:23:17 +0000344 I = std::next(I);
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000345 continue;
Matt Arsenault7f0a5272017-12-05 18:23:17 +0000346 }
347
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000348 if (I->mayStore() || I->isBarrier() || I->isCall() ||
349 I->hasUnmodeledSideEffects() || I->hasOrderedMemoryRef())
350 break;
351
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000352 LLVM_DEBUG(dbgs()
353 << "Removing no effect instruction: " << *I << '\n');
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000354
Matt Arsenault2f4df7e2017-09-08 18:51:26 +0000355 for (auto &Op : I->operands()) {
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000356 if (Op.isReg())
357 RecalcRegs.insert(Op.getReg());
Matt Arsenault2f4df7e2017-09-08 18:51:26 +0000358 }
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000359
360 auto Next = std::next(I);
361 LIS->RemoveMachineInstrFromMaps(*I);
362 I->eraseFromParent();
363 I = Next;
364
365 Changed = true;
366 }
367
368 if (I != E)
369 continue;
370
371 // Try to ascend predecessors.
372 for (auto *Pred : CurBB->predecessors()) {
373 if (Pred->succ_size() == 1)
374 Blocks.push_back(Pred);
375 }
376 }
377 continue;
378 }
379
380 // Try to collapse adjacent endifs.
Matt Arsenault4ab28b62019-03-27 16:58:27 +0000381 auto E = MBB.end();
Matt Arsenaultd48324f2019-08-01 01:25:27 +0000382 auto Lead = MBB.getFirstTerminator();
383 if (MBB.succ_size() != 1 || Lead == E || !isEndCF(*Lead, ST, TRI))
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000384 continue;
385
Matt Arsenaulta353fd52019-03-28 14:01:39 +0000386 MachineBasicBlock *TmpMBB = &MBB;
387 auto NextLead = skipIgnoreExecInstsTrivialSucc(TmpMBB, std::next(Lead));
Matt Arsenaultd48324f2019-08-01 01:25:27 +0000388 if (NextLead == TmpMBB->end() || !isEndCF(*NextLead, ST, TRI) ||
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000389 !getOrExecSource(*NextLead, *TII, MRI, ST))
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000390 continue;
391
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000392 LLVM_DEBUG(dbgs() << "Redundant EXEC = S_OR_B64 found: " << *Lead << '\n');
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000393
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000394 auto SaveExec = getOrExecSource(*Lead, *TII, MRI, ST);
395 unsigned SaveExecReg = getOrNonExecReg(*Lead, *TII, ST);
Matt Arsenault2f4df7e2017-09-08 18:51:26 +0000396 for (auto &Op : Lead->operands()) {
397 if (Op.isReg())
398 RecalcRegs.insert(Op.getReg());
399 }
400
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000401 LIS->RemoveMachineInstrFromMaps(*Lead);
402 Lead->eraseFromParent();
403 if (SaveExecReg) {
404 LIS->removeInterval(SaveExecReg);
405 LIS->createAndComputeVirtRegInterval(SaveExecReg);
406 }
407
408 Changed = true;
Stanislav Mekhanoshinda0edef2017-08-01 23:44:35 +0000409
410 // If the only use of saved exec in the removed instruction is S_AND_B64
411 // fold the copy now.
Stanislav Mekhanoshinda0edef2017-08-01 23:44:35 +0000412 if (!SaveExec || !SaveExec->isFullCopy())
413 continue;
414
415 unsigned SavedExec = SaveExec->getOperand(0).getReg();
416 bool SafeToReplace = true;
417 for (auto& U : MRI.use_nodbg_instructions(SavedExec)) {
418 if (U.getParent() != SaveExec->getParent()) {
419 SafeToReplace = false;
420 break;
421 }
422
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000423 LLVM_DEBUG(dbgs() << "Redundant EXEC COPY: " << *SaveExec << '\n');
Stanislav Mekhanoshinda0edef2017-08-01 23:44:35 +0000424 }
425
426 if (SafeToReplace) {
427 LIS->RemoveMachineInstrFromMaps(*SaveExec);
428 SaveExec->eraseFromParent();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000429 MRI.replaceRegWith(SavedExec, Exec);
Stanislav Mekhanoshinda0edef2017-08-01 23:44:35 +0000430 LIS->removeInterval(SavedExec);
431 }
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000432 }
433
434 if (Changed) {
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000435 for (auto Reg : RecalcRegs) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000436 if (Register::isVirtualRegister(Reg)) {
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000437 LIS->removeInterval(Reg);
438 if (!MRI.reg_empty(Reg))
439 LIS->createAndComputeVirtRegInterval(Reg);
440 } else {
Matt Arsenault476e26b2019-02-22 19:03:36 +0000441 LIS->removeAllRegUnitsForPhysReg(Reg);
Stanislav Mekhanoshina9487d92017-08-16 04:43:49 +0000442 }
443 }
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000444 }
445
446 return Changed;
447}