blob: 353cc57427915eaec135d08c7484c92ee99ae919 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstrInfo.td - AMDGPU DAG nodes --------------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains DAG node defintions for the AMDGPU target.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// AMDGPU DAG Profiles
16//===----------------------------------------------------------------------===//
17
18def AMDGPUDTIntTernaryOp : SDTypeProfile<1, 3, [
19 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisInt<3>
20]>;
21
Matt Arsenaulta0050b02014-06-19 01:19:19 +000022def AMDGPUTrigPreOp : SDTypeProfile<1, 2,
23 [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]
24>;
25
Matt Arsenault2e7cc482014-08-15 17:30:25 +000026def AMDGPULdExpOp : SDTypeProfile<1, 2,
27 [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]
28>;
29
Matt Arsenault4831ce52015-01-06 23:00:37 +000030def AMDGPUFPClassOp : SDTypeProfile<1, 2,
31 [SDTCisInt<0>, SDTCisFP<1>, SDTCisInt<2>]
32>;
33
Matt Arsenault1f17c662017-02-22 00:27:34 +000034def AMDGPUFPPackOp : SDTypeProfile<1, 2,
35 [SDTCisFP<1>, SDTCisSameAs<1, 2>]
36>;
37
Matt Arsenaulta0050b02014-06-19 01:19:19 +000038def AMDGPUDivScaleOp : SDTypeProfile<2, 3,
39 [SDTCisFP<0>, SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisSameAs<0, 4>]
40>;
41
Matt Arsenault1bc9d952015-02-14 04:22:00 +000042// float, float, float, vcc
43def AMDGPUFmasOp : SDTypeProfile<1, 4,
44 [SDTCisFP<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisInt<4>]
45>;
46
Matt Arsenault03006fd2016-07-19 16:27:56 +000047def AMDGPUKillSDT : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
48
Matt Arsenaultc5b641a2017-03-17 20:41:45 +000049def AMDGPUIfOp : SDTypeProfile<1, 2,
50 [SDTCisVT<0, i64>, SDTCisVT<1, i1>, SDTCisVT<2, OtherVT>]
51>;
52
53def AMDGPUElseOp : SDTypeProfile<1, 2,
54 [SDTCisVT<0, i64>, SDTCisVT<1, i64>, SDTCisVT<2, OtherVT>]
55>;
56
57def AMDGPULoopOp : SDTypeProfile<0, 2,
58 [SDTCisVT<0, i64>, SDTCisVT<1, OtherVT>]
59>;
60
61def AMDGPUBreakOp : SDTypeProfile<1, 1,
62 [SDTCisVT<0, i64>, SDTCisVT<1, i64>]
63>;
64
65def AMDGPUIfBreakOp : SDTypeProfile<1, 2,
66 [SDTCisVT<0, i64>, SDTCisVT<1, i1>, SDTCisVT<2, i64>]
67>;
68
69def AMDGPUElseBreakOp : SDTypeProfile<1, 2,
70 [SDTCisVT<0, i64>, SDTCisVT<1, i64>, SDTCisVT<2, i64>]
71>;
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
74// AMDGPU DAG Nodes
75//
76
Matt Arsenaultc5b641a2017-03-17 20:41:45 +000077def AMDGPUif : SDNode<"AMDGPUISD::IF", AMDGPUIfOp, [SDNPHasChain]>;
78def AMDGPUelse : SDNode<"AMDGPUISD::ELSE", AMDGPUElseOp, [SDNPHasChain]>;
79def AMDGPUloop : SDNode<"AMDGPUISD::LOOP", AMDGPULoopOp, [SDNPHasChain]>;
80
Matt Arsenault3e025382017-04-24 17:49:13 +000081def AMDGPUtrap : SDNode<"AMDGPUISD::TRAP",
82 SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>,
83 [SDNPHasChain, SDNPVariadic, SDNPSideEffect, SDNPInGlue]
84>;
85
Jan Veselyfbcb7542016-05-13 20:39:18 +000086def AMDGPUconstdata_ptr : SDNode<
87 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 1, [SDTCisVT<0, iPTR>,
88 SDTCisVT<0, iPTR>]>
89>;
90
Tom Stellard75aadc22012-12-11 21:25:42 +000091// This argument to this node is a dword address.
92def AMDGPUdwordaddr : SDNode<"AMDGPUISD::DWORDADDR", SDTIntUnaryOp>;
93
Jan Veselyf1705042017-01-20 21:24:26 +000094// Force dependencies for vector trunc stores
95def R600dummy_chain : SDNode<"AMDGPUISD::DUMMY_CHAIN", SDTNone, [SDNPHasChain]>;
96
Matt Arsenaultad14ce82014-07-19 18:44:39 +000097def AMDGPUcos : SDNode<"AMDGPUISD::COS_HW", SDTFPUnaryOp>;
98def AMDGPUsin : SDNode<"AMDGPUISD::SIN_HW", SDTFPUnaryOp>;
99
Tom Stellard75aadc22012-12-11 21:25:42 +0000100// out = a - floor(a)
101def AMDGPUfract : SDNode<"AMDGPUISD::FRACT", SDTFPUnaryOp>;
102
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000103// out = 1.0 / a
104def AMDGPUrcp : SDNode<"AMDGPUISD::RCP", SDTFPUnaryOp>;
105
106// out = 1.0 / sqrt(a)
107def AMDGPUrsq : SDNode<"AMDGPUISD::RSQ", SDTFPUnaryOp>;
108
Matt Arsenault257d48d2014-06-24 22:13:39 +0000109// out = 1.0 / sqrt(a)
Matt Arsenault32fc5272016-07-26 16:45:45 +0000110def AMDGPUrcp_legacy : SDNode<"AMDGPUISD::RCP_LEGACY", SDTFPUnaryOp>;
Matt Arsenault257d48d2014-06-24 22:13:39 +0000111def AMDGPUrsq_legacy : SDNode<"AMDGPUISD::RSQ_LEGACY", SDTFPUnaryOp>;
112
113// out = 1.0 / sqrt(a) result clamped to +/- max_float.
Matt Arsenault79963e82016-02-13 01:03:00 +0000114def AMDGPUrsq_clamp : SDNode<"AMDGPUISD::RSQ_CLAMP", SDTFPUnaryOp>;
Matt Arsenault257d48d2014-06-24 22:13:39 +0000115
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000116def AMDGPUldexp : SDNode<"AMDGPUISD::LDEXP", AMDGPULdExpOp>;
117
Matt Arsenault1f17c662017-02-22 00:27:34 +0000118def AMDGPUpkrtz_f16_f32 : SDNode<"AMDGPUISD::CVT_PKRTZ_F16_F32", AMDGPUFPPackOp>;
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000119def AMDGPUfp_to_f16 : SDNode<"AMDGPUISD::FP_TO_FP16" , SDTFPToIntOp>;
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000120def AMDGPUfp16_zext : SDNode<"AMDGPUISD::FP16_ZEXT" , SDTFPToIntOp>;
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000121
Matt Arsenault1f17c662017-02-22 00:27:34 +0000122
Matt Arsenault4831ce52015-01-06 23:00:37 +0000123def AMDGPUfp_class : SDNode<"AMDGPUISD::FP_CLASS", AMDGPUFPClassOp>;
124
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000125// out = max(a, b) a and b are floats, where a nan comparison fails.
126// This is not commutative because this gives the second operand:
127// x < nan ? x : nan -> nan
128// nan < x ? nan : x -> x
129def AMDGPUfmax_legacy : SDNode<"AMDGPUISD::FMAX_LEGACY", SDTFPBinOp,
Matt Arsenault145d5712014-12-12 02:30:33 +0000130 []
Tom Stellard75aadc22012-12-11 21:25:42 +0000131>;
132
Matt Arsenault32fc5272016-07-26 16:45:45 +0000133def AMDGPUfmul_legacy : SDNode<"AMDGPUISD::FMUL_LEGACY", SDTFPBinOp,
134 [SDNPCommutative, SDNPAssociative]
135>;
136
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000137def AMDGPUclamp : SDNode<"AMDGPUISD::CLAMP", SDTFPUnaryOp>;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000138
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000139// out = min(a, b) a and b are floats, where a nan comparison fails.
140def AMDGPUfmin_legacy : SDNode<"AMDGPUISD::FMIN_LEGACY", SDTFPBinOp,
Matt Arsenault145d5712014-12-12 02:30:33 +0000141 []
Tom Stellard75aadc22012-12-11 21:25:42 +0000142>;
143
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000144// FIXME: TableGen doesn't like commutative instructions with more
145// than 2 operands.
146// out = max(a, b, c) a, b and c are floats
147def AMDGPUfmax3 : SDNode<"AMDGPUISD::FMAX3", SDTFPTernaryOp,
148 [/*SDNPCommutative, SDNPAssociative*/]
149>;
150
151// out = max(a, b, c) a, b, and c are signed ints
152def AMDGPUsmax3 : SDNode<"AMDGPUISD::SMAX3", AMDGPUDTIntTernaryOp,
153 [/*SDNPCommutative, SDNPAssociative*/]
154>;
155
156// out = max(a, b, c) a, b and c are unsigned ints
157def AMDGPUumax3 : SDNode<"AMDGPUISD::UMAX3", AMDGPUDTIntTernaryOp,
158 [/*SDNPCommutative, SDNPAssociative*/]
159>;
160
161// out = min(a, b, c) a, b and c are floats
162def AMDGPUfmin3 : SDNode<"AMDGPUISD::FMIN3", SDTFPTernaryOp,
163 [/*SDNPCommutative, SDNPAssociative*/]
164>;
165
166// out = min(a, b, c) a, b and c are signed ints
167def AMDGPUsmin3 : SDNode<"AMDGPUISD::SMIN3", AMDGPUDTIntTernaryOp,
168 [/*SDNPCommutative, SDNPAssociative*/]
169>;
170
171// out = min(a, b) a and b are unsigned ints
172def AMDGPUumin3 : SDNode<"AMDGPUISD::UMIN3", AMDGPUDTIntTernaryOp,
173 [/*SDNPCommutative, SDNPAssociative*/]
174>;
Matt Arsenault364a6742014-06-11 17:50:44 +0000175
Jan Vesely808fff52015-04-30 17:15:56 +0000176// out = (src0 + src1 > 0xFFFFFFFF) ? 1 : 0
177def AMDGPUcarry : SDNode<"AMDGPUISD::CARRY", SDTIntBinOp, []>;
178
179// out = (src1 > src0) ? 1 : 0
180def AMDGPUborrow : SDNode<"AMDGPUISD::BORROW", SDTIntBinOp, []>;
181
Wei Ding07e03712016-07-28 16:42:13 +0000182def AMDGPUSetCCOp : SDTypeProfile<1, 3, [ // setcc
183 SDTCisVT<0, i64>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
184]>;
185
186def AMDGPUsetcc : SDNode<"AMDGPUISD::SETCC", AMDGPUSetCCOp>;
Jan Vesely808fff52015-04-30 17:15:56 +0000187
Tom Stellard8485fa02016-12-07 02:42:15 +0000188def AMDGPUSetRegOp : SDTypeProfile<0, 2, [
189 SDTCisInt<0>, SDTCisInt<1>
190]>;
191
192def AMDGPUsetreg : SDNode<"AMDGPUISD::SETREG", AMDGPUSetRegOp, [
193 SDNPHasChain, SDNPSideEffect, SDNPOptInGlue, SDNPOutGlue]>;
194
195def AMDGPUfma : SDNode<"AMDGPUISD::FMA_W_CHAIN", SDTFPTernaryOp, [
196 SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
197
198def AMDGPUmul : SDNode<"AMDGPUISD::FMUL_W_CHAIN", SDTFPBinOp, [
199 SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
200
Matt Arsenault364a6742014-06-11 17:50:44 +0000201def AMDGPUcvt_f32_ubyte0 : SDNode<"AMDGPUISD::CVT_F32_UBYTE0",
202 SDTIntToFPOp, []>;
203def AMDGPUcvt_f32_ubyte1 : SDNode<"AMDGPUISD::CVT_F32_UBYTE1",
204 SDTIntToFPOp, []>;
205def AMDGPUcvt_f32_ubyte2 : SDNode<"AMDGPUISD::CVT_F32_UBYTE2",
206 SDTIntToFPOp, []>;
207def AMDGPUcvt_f32_ubyte3 : SDNode<"AMDGPUISD::CVT_F32_UBYTE3",
208 SDTIntToFPOp, []>;
209
210
Tom Stellard75aadc22012-12-11 21:25:42 +0000211// urecip - This operation is a helper for integer division, it returns the
212// result of 1 / a as a fractional unsigned integer.
213// out = (2^32 / a) + e
214// e is rounding error
215def AMDGPUurecip : SDNode<"AMDGPUISD::URECIP", SDTIntUnaryOp>;
216
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000217// Special case divide preop and flags.
218def AMDGPUdiv_scale : SDNode<"AMDGPUISD::DIV_SCALE", AMDGPUDivScaleOp>;
219
220// Special case divide FMA with scale and flags (src0 = Quotient,
221// src1 = Denominator, src2 = Numerator).
Matt Arsenault1bc9d952015-02-14 04:22:00 +0000222def AMDGPUdiv_fmas : SDNode<"AMDGPUISD::DIV_FMAS", AMDGPUFmasOp>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000223
224// Single or double precision division fixup.
225// Special case divide fixup and flags(src0 = Quotient, src1 =
226// Denominator, src2 = Numerator).
227def AMDGPUdiv_fixup : SDNode<"AMDGPUISD::DIV_FIXUP", SDTFPTernaryOp>;
228
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000229def AMDGPUfmad_ftz : SDNode<"AMDGPUISD::FMAD_FTZ", SDTFPTernaryOp>;
230
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000231// Look Up 2.0 / pi src0 with segment select src1[4:0]
232def AMDGPUtrig_preop : SDNode<"AMDGPUISD::TRIG_PREOP", AMDGPUTrigPreOp>;
233
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000234def AMDGPUregister_load : SDNode<"AMDGPUISD::REGISTER_LOAD",
235 SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisInt<2>]>,
236 [SDNPHasChain, SDNPMayLoad]>;
237
238def AMDGPUregister_store : SDNode<"AMDGPUISD::REGISTER_STORE",
239 SDTypeProfile<0, 3, [SDTCisPtrTy<1>, SDTCisInt<2>]>,
240 [SDNPHasChain, SDNPMayStore]>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000241
Tom Stellardf3d166a2013-08-26 15:05:49 +0000242// MSKOR instructions are atomic memory instructions used mainly for storing
243// 8-bit and 16-bit values. The definition is:
244//
245// MSKOR(dst, mask, src) MEM[dst] = ((MEM[dst] & ~mask) | src)
246//
247// src0: vec4(src, 0, 0, mask)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000248// src1: dst - rat offset (aka pointer) in dwords
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000249def AMDGPUstore_mskor : SDNode<"AMDGPUISD::STORE_MSKOR",
250 SDTypeProfile<0, 2, []>,
251 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Tom Stellard4d566b22013-11-27 21:23:20 +0000252
Tom Stellard354a43c2016-04-01 18:27:37 +0000253def AMDGPUatomic_cmp_swap : SDNode<"AMDGPUISD::ATOMIC_CMP_SWAP",
254 SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisVec<2>]>,
255 [SDNPHasChain, SDNPMayStore, SDNPMayLoad,
256 SDNPMemOperand]>;
257
Tom Stellard4d566b22013-11-27 21:23:20 +0000258def AMDGPUround : SDNode<"ISD::FROUND",
259 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisSameAs<0,1>]>>;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000260
261def AMDGPUbfe_u32 : SDNode<"AMDGPUISD::BFE_U32", AMDGPUDTIntTernaryOp>;
262def AMDGPUbfe_i32 : SDNode<"AMDGPUISD::BFE_I32", AMDGPUDTIntTernaryOp>;
Matt Arsenaultb3458362014-03-31 18:21:13 +0000263def AMDGPUbfi : SDNode<"AMDGPUISD::BFI", AMDGPUDTIntTernaryOp>;
264def AMDGPUbfm : SDNode<"AMDGPUISD::BFM", SDTIntBinOp>;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000265
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000266def AMDGPUffbh_u32 : SDNode<"AMDGPUISD::FFBH_U32", SDTIntUnaryOp>;
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000267def AMDGPUffbh_i32 : SDNode<"AMDGPUISD::FFBH_I32", SDTIntUnaryOp>;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000268
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000269// Signed and unsigned 24-bit multiply. The highest 8-bits are ignore
270// when performing the mulitply. The result is a 32-bit value.
Tom Stellard50122a52014-04-07 19:45:41 +0000271def AMDGPUmul_u24 : SDNode<"AMDGPUISD::MUL_U24", SDTIntBinOp,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000272 [SDNPCommutative, SDNPAssociative]
Tom Stellard50122a52014-04-07 19:45:41 +0000273>;
274def AMDGPUmul_i24 : SDNode<"AMDGPUISD::MUL_I24", SDTIntBinOp,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000275 [SDNPCommutative, SDNPAssociative]
276>;
277
278def AMDGPUmulhi_u24 : SDNode<"AMDGPUISD::MULHI_U24", SDTIntBinOp,
279 [SDNPCommutative, SDNPAssociative]
280>;
281def AMDGPUmulhi_i24 : SDNode<"AMDGPUISD::MULHI_I24", SDTIntBinOp,
282 [SDNPCommutative, SDNPAssociative]
Tom Stellard50122a52014-04-07 19:45:41 +0000283>;
Matt Arsenaulteb260202014-05-22 18:00:15 +0000284
285def AMDGPUmad_u24 : SDNode<"AMDGPUISD::MAD_U24", AMDGPUDTIntTernaryOp,
286 []
287>;
288def AMDGPUmad_i24 : SDNode<"AMDGPUISD::MAD_I24", AMDGPUDTIntTernaryOp,
289 []
290>;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000291
Matt Arsenaultf639c322016-01-28 20:53:42 +0000292def AMDGPUsmed3 : SDNode<"AMDGPUISD::SMED3", AMDGPUDTIntTernaryOp,
293 []
294>;
295
296def AMDGPUumed3 : SDNode<"AMDGPUISD::UMED3", AMDGPUDTIntTernaryOp,
297 []
298>;
299
300def AMDGPUfmed3 : SDNode<"AMDGPUISD::FMED3", SDTFPTernaryOp, []>;
301
Marek Olsak2d825902017-04-28 20:21:58 +0000302def AMDGPUinit_exec : SDNode<"AMDGPUISD::INIT_EXEC",
303 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
304 [SDNPHasChain, SDNPInGlue]>;
305
306def AMDGPUinit_exec_from_input : SDNode<"AMDGPUISD::INIT_EXEC_FROM_INPUT",
307 SDTypeProfile<0, 2,
308 [SDTCisInt<0>, SDTCisInt<1>]>,
309 [SDNPHasChain, SDNPInGlue]>;
310
Tom Stellardfc92e772015-05-12 14:18:14 +0000311def AMDGPUsendmsg : SDNode<"AMDGPUISD::SENDMSG",
312 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
313 [SDNPHasChain, SDNPInGlue]>;
314
Jan Veselyd48445d2017-01-04 18:06:55 +0000315def AMDGPUsendmsghalt : SDNode<"AMDGPUISD::SENDMSGHALT",
316 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
317 [SDNPHasChain, SDNPInGlue]>;
318
Tom Stellard2a9d9472015-05-12 15:00:46 +0000319def AMDGPUinterp_mov : SDNode<"AMDGPUISD::INTERP_MOV",
320 SDTypeProfile<1, 3, [SDTCisFP<0>]>,
321 [SDNPInGlue]>;
322
323def AMDGPUinterp_p1 : SDNode<"AMDGPUISD::INTERP_P1",
324 SDTypeProfile<1, 3, [SDTCisFP<0>]>,
325 [SDNPInGlue, SDNPOutGlue]>;
326
327def AMDGPUinterp_p2 : SDNode<"AMDGPUISD::INTERP_P2",
328 SDTypeProfile<1, 4, [SDTCisFP<0>]>,
329 [SDNPInGlue]>;
330
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000331
Matt Arsenault03006fd2016-07-19 16:27:56 +0000332def AMDGPUkill : SDNode<"AMDGPUISD::KILL", AMDGPUKillSDT,
333 [SDNPHasChain, SDNPSideEffect]>;
334
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000335// SI+ export
336def AMDGPUExportOp : SDTypeProfile<0, 8, [
Matt Arsenault4165efd2017-01-17 07:26:53 +0000337 SDTCisInt<0>, // i8 tgt
338 SDTCisInt<1>, // i8 en
339 // i32 or f32 src0
340 SDTCisSameAs<3, 2>, // f32 src1
341 SDTCisSameAs<4, 2>, // f32 src2
342 SDTCisSameAs<5, 2>, // f32 src3
343 SDTCisInt<6>, // i1 compr
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000344 // skip done
Matt Arsenault4165efd2017-01-17 07:26:53 +0000345 SDTCisInt<1> // i1 vm
346
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000347]>;
348
349def AMDGPUexport: SDNode<"AMDGPUISD::EXPORT", AMDGPUExportOp,
350 [SDNPHasChain, SDNPMayStore]>;
351
352def AMDGPUexport_done: SDNode<"AMDGPUISD::EXPORT_DONE", AMDGPUExportOp,
353 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
354
355
356def R600ExportOp : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
357
358def R600_EXPORT: SDNode<"AMDGPUISD::R600_EXPORT", R600ExportOp,
359 [SDNPHasChain, SDNPSideEffect]>;
360
Tom Stellardbc5b5372014-06-13 16:38:59 +0000361//===----------------------------------------------------------------------===//
362// Flow Control Profile Types
363//===----------------------------------------------------------------------===//
364// Branch instruction where second and third are basic blocks
365def SDTIL_BRCond : SDTypeProfile<0, 2, [
366 SDTCisVT<0, OtherVT>
367 ]>;
368
369//===----------------------------------------------------------------------===//
370// Flow Control DAG Nodes
371//===----------------------------------------------------------------------===//
372def IL_brcond : SDNode<"AMDGPUISD::BRANCH_COND", SDTIL_BRCond, [SDNPHasChain]>;
373
374//===----------------------------------------------------------------------===//
375// Call/Return DAG Nodes
376//===----------------------------------------------------------------------===//
Matt Arsenault9babdf42016-06-22 20:15:28 +0000377def AMDGPUendpgm : SDNode<"AMDGPUISD::ENDPGM", SDTNone,
378 [SDNPHasChain, SDNPOptInGlue]>;
379
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000380def AMDGPUreturn_to_epilog : SDNode<"AMDGPUISD::RETURN_TO_EPILOG", SDTNone,
Marek Olsak8a0f3352016-01-13 17:23:04 +0000381 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000382
383def AMDGPUret_flag : SDNode<"AMDGPUISD::RET_FLAG", SDTNone,
384 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]
385>;