blob: b5304a0edfd5a7d9f2fd04954f2b2d31c241ecee [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.h - R600 Instruction Info Interface -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for R600InstrInfo
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef R600INSTRUCTIONINFO_H_
16#define R600INSTRUCTIONINFO_H_
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUInstrInfo.h"
19#include "R600Defines.h"
20#include "R600RegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include <map>
22
23namespace llvm {
24
25 class AMDGPUTargetMachine;
26 class DFAPacketizer;
27 class ScheduleDAG;
28 class MachineFunction;
29 class MachineInstr;
30 class MachineInstrBuilder;
31
32 class R600InstrInfo : public AMDGPUInstrInfo {
33 private:
34 const R600RegisterInfo RI;
Vincent Lejeunec2991642013-04-30 00:13:39 +000035 const AMDGPUSubtarget &ST;
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37 int getBranchInstr(const MachineOperand &op) const;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000038 std::vector<std::pair<int, unsigned> >
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000039 ExtractSrcs(MachineInstr *MI, const DenseMap<unsigned, unsigned> &PV, unsigned &ConstCount) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41 public:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000042 enum BankSwizzle {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000043 ALU_VEC_012_SCL_210 = 0,
44 ALU_VEC_021_SCL_122,
45 ALU_VEC_120_SCL_212,
46 ALU_VEC_102_SCL_221,
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000047 ALU_VEC_201,
48 ALU_VEC_210
49 };
50
Tom Stellard75aadc22012-12-11 21:25:42 +000051 explicit R600InstrInfo(AMDGPUTargetMachine &tm);
52
Craig Topper5656db42014-04-29 07:57:24 +000053 const R600RegisterInfo &getRegisterInfo() const override;
54 void copyPhysReg(MachineBasicBlock &MBB,
55 MachineBasicBlock::iterator MI, DebugLoc DL,
56 unsigned DestReg, unsigned SrcReg,
57 bool KillSrc) const override;
Tom Stellardcd6b0a62013-11-22 00:41:08 +000058 bool isLegalToSplitMBBAt(MachineBasicBlock &MBB,
Craig Topper5656db42014-04-29 07:57:24 +000059 MachineBasicBlock::iterator MBBI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000060
61 bool isTrig(const MachineInstr &MI) const;
62 bool isPlaceHolderOpcode(unsigned opcode) const;
63 bool isReductionOp(unsigned opcode) const;
64 bool isCubeOp(unsigned opcode) const;
65
66 /// \returns true if this \p Opcode represents an ALU instruction.
67 bool isALUInstr(unsigned Opcode) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000068 bool hasInstrModifiers(unsigned Opcode) const;
69 bool isLDSInstr(unsigned Opcode) const;
Tom Stellard8f9fc202013-11-15 00:12:45 +000070 bool isLDSNoRetInstr(unsigned Opcode) const;
71 bool isLDSRetInstr(unsigned Opcode) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000072
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000073 /// \returns true if this \p Opcode represents an ALU instruction or an
74 /// instruction that will be lowered in ExpandSpecialInstrs Pass.
75 bool canBeConsideredALU(const MachineInstr *MI) const;
76
Vincent Lejeune076c0b22013-04-30 00:14:17 +000077 bool isTransOnly(unsigned Opcode) const;
78 bool isTransOnly(const MachineInstr *MI) const;
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +000079 bool isVectorOnly(unsigned Opcode) const;
80 bool isVectorOnly(const MachineInstr *MI) const;
Tom Stellard676c16d2013-08-16 01:11:51 +000081 bool isExport(unsigned Opcode) const;
Vincent Lejeune076c0b22013-04-30 00:14:17 +000082
Vincent Lejeunec2991642013-04-30 00:13:39 +000083 bool usesVertexCache(unsigned Opcode) const;
84 bool usesVertexCache(const MachineInstr *MI) const;
85 bool usesTextureCache(unsigned Opcode) const;
86 bool usesTextureCache(const MachineInstr *MI) const;
87
Tom Stellardce540332013-06-28 15:46:59 +000088 bool mustBeLastInClause(unsigned Opcode) const;
Tom Stellard26a3b672013-10-22 18:19:10 +000089 bool usesAddressRegister(MachineInstr *MI) const;
90 bool definesAddressRegister(MachineInstr *MI) const;
Tom Stellard7f6fa4c2013-09-12 02:55:06 +000091 bool readsLDSSrcReg(const MachineInstr *MI) const;
Tom Stellardce540332013-06-28 15:46:59 +000092
Tom Stellard84021442013-07-23 01:48:24 +000093 /// \returns The operand index for the given source number. Legal values
94 /// for SrcNum are 0, 1, and 2.
95 int getSrcIdx(unsigned Opcode, unsigned SrcNum) const;
96 /// \returns The operand Index for the Sel operand given an index to one
97 /// of the instruction's src operands.
98 int getSelIdx(unsigned Opcode, unsigned SrcIdx) const;
99
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000100 /// \returns a pair for each src of an ALU instructions.
101 /// The first member of a pair is the register id.
102 /// If register is ALU_CONST, second member is SEL.
103 /// If register is ALU_LITERAL, second member is IMM.
104 /// Otherwise, second member value is undefined.
105 SmallVector<std::pair<MachineOperand *, int64_t>, 3>
106 getSrcs(MachineInstr *MI) const;
107
Vincent Lejeune77a83522013-06-29 19:32:43 +0000108 unsigned isLegalUpTo(
109 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
110 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
111 const std::vector<std::pair<int, unsigned> > &TransSrcs,
112 R600InstrInfo::BankSwizzle TransSwz) const;
113
114 bool FindSwizzleForVectorSlot(
115 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
116 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
117 const std::vector<std::pair<int, unsigned> > &TransSrcs,
118 R600InstrInfo::BankSwizzle TransSwz) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000119
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000120 /// Given the order VEC_012 < VEC_021 < VEC_120 < VEC_102 < VEC_201 < VEC_210
121 /// returns true and the first (in lexical order) BankSwizzle affectation
122 /// starting from the one already provided in the Instruction Group MIs that
123 /// fits Read Port limitations in BS if available. Otherwise returns false
124 /// and undefined content in BS.
Vincent Lejeune77a83522013-06-29 19:32:43 +0000125 /// isLastAluTrans should be set if the last Alu of MIs will be executed on
126 /// Trans ALU. In this case, ValidTSwizzle returns the BankSwizzle value to
127 /// apply to the last instruction.
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000128 /// PV holds GPR to PV registers in the Instruction Group MIs.
129 bool fitsReadPortLimitations(const std::vector<MachineInstr *> &MIs,
130 const DenseMap<unsigned, unsigned> &PV,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000131 std::vector<BankSwizzle> &BS,
132 bool isLastAluTrans) const;
133
134 /// An instruction group can only access 2 channel pair (either [XY] or [ZW])
135 /// from KCache bank on R700+. This function check if MI set in input meet
136 /// this limitations
137 bool fitsConstReadLimitations(const std::vector<MachineInstr *> &) const;
138 /// Same but using const index set instead of MI set.
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000139 bool fitsConstReadLimitations(const std::vector<unsigned>&) const;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000140
Alp Tokercb402912014-01-24 17:20:08 +0000141 /// \brief Vector instructions are instructions that must fill all
Tom Stellard75aadc22012-12-11 21:25:42 +0000142 /// instruction slots within an instruction group.
143 bool isVector(const MachineInstr &MI) const;
144
Craig Topper5656db42014-04-29 07:57:24 +0000145 unsigned getIEQOpcode() const override;
146 bool isMov(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000147
148 DFAPacketizer *CreateTargetScheduleState(const TargetMachine *TM,
Craig Topper5656db42014-04-29 07:57:24 +0000149 const ScheduleDAG *DAG) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000150
Craig Topper5656db42014-04-29 07:57:24 +0000151 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
153 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
Craig Topper5656db42014-04-29 07:57:24 +0000154 SmallVectorImpl<MachineOperand> &Cond, bool AllowModify) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000155
Craig Topper5656db42014-04-29 07:57:24 +0000156 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, const SmallVectorImpl<MachineOperand> &Cond, DebugLoc DL) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Craig Topper5656db42014-04-29 07:57:24 +0000158 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000159
Craig Topper5656db42014-04-29 07:57:24 +0000160 bool isPredicated(const MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
Craig Topper5656db42014-04-29 07:57:24 +0000162 bool isPredicable(MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
164 bool
165 isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
Craig Topper5656db42014-04-29 07:57:24 +0000166 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
168 bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
169 unsigned ExtraPredCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000170 const BranchProbability &Probability) const override ;
Tom Stellard75aadc22012-12-11 21:25:42 +0000171
172 bool
173 isProfitableToIfCvt(MachineBasicBlock &TMBB,
174 unsigned NumTCycles, unsigned ExtraTCycles,
175 MachineBasicBlock &FMBB,
176 unsigned NumFCycles, unsigned ExtraFCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000177 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000178
179 bool DefinesPredicate(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000180 std::vector<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
182 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
Craig Topper5656db42014-04-29 07:57:24 +0000183 const SmallVectorImpl<MachineOperand> &Pred2) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000184
185 bool isProfitableToUnpredicate(MachineBasicBlock &TMBB,
Craig Topper5656db42014-04-29 07:57:24 +0000186 MachineBasicBlock &FMBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000187
188 bool PredicateInstruction(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000189 const SmallVectorImpl<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Craig Topper5656db42014-04-29 07:57:24 +0000191 unsigned int getPredicationCost(const MachineInstr *) const override;
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +0000192
Tom Stellard75aadc22012-12-11 21:25:42 +0000193 unsigned int getInstrLatency(const InstrItineraryData *ItinData,
194 const MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000195 unsigned *PredCost = nullptr) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Craig Topper5656db42014-04-29 07:57:24 +0000197 int getInstrLatency(const InstrItineraryData *ItinData,
198 SDNode *Node) const override { return 1;}
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
Tom Stellard81d871d2013-11-13 23:36:50 +0000200 /// \brief Reserve the registers that may be accesed using indirect addressing.
201 void reserveIndirectRegisters(BitVector &Reserved,
202 const MachineFunction &MF) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000203
Craig Topper5656db42014-04-29 07:57:24 +0000204 unsigned calculateIndirectAddress(unsigned RegIndex,
205 unsigned Channel) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000206
Craig Topper5656db42014-04-29 07:57:24 +0000207 const TargetRegisterClass *getIndirectAddrRegClass() const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000208
Craig Topper5656db42014-04-29 07:57:24 +0000209 MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
210 MachineBasicBlock::iterator I,
211 unsigned ValueReg, unsigned Address,
212 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000213
Craig Topper5656db42014-04-29 07:57:24 +0000214 MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
215 MachineBasicBlock::iterator I,
216 unsigned ValueReg, unsigned Address,
217 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000218
Vincent Lejeune80031d9f2013-04-03 16:49:34 +0000219 unsigned getMaxAlusPerClause() const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000220
221 ///buildDefaultInstruction - This function returns a MachineInstr with
222 /// all the instruction modifiers initialized to their default values.
Tom Stellard75aadc22012-12-11 21:25:42 +0000223 /// You can use this function to avoid manually specifying each instruction
224 /// modifier operand when building a new instruction.
225 ///
226 /// \returns a MachineInstr with all the instruction modifiers initialized
227 /// to their default values.
228 MachineInstrBuilder buildDefaultInstruction(MachineBasicBlock &MBB,
229 MachineBasicBlock::iterator I,
230 unsigned Opcode,
231 unsigned DstReg,
232 unsigned Src0Reg,
233 unsigned Src1Reg = 0) const;
234
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000235 MachineInstr *buildSlotOfVectorInstruction(MachineBasicBlock &MBB,
236 MachineInstr *MI,
237 unsigned Slot,
238 unsigned DstReg) const;
239
Tom Stellard75aadc22012-12-11 21:25:42 +0000240 MachineInstr *buildMovImm(MachineBasicBlock &BB,
241 MachineBasicBlock::iterator I,
242 unsigned DstReg,
243 uint64_t Imm) const;
244
Tom Stellard26a3b672013-10-22 18:19:10 +0000245 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
246 MachineBasicBlock::iterator I,
Craig Topper5656db42014-04-29 07:57:24 +0000247 unsigned DstReg, unsigned SrcReg) const override;
Tom Stellard26a3b672013-10-22 18:19:10 +0000248
Tom Stellard75aadc22012-12-11 21:25:42 +0000249 /// \brief Get the index of Op in the MachineInstr.
250 ///
251 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000252 int getOperandIdx(const MachineInstr &MI, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000253
254 /// \brief Get the index of \p Op for the given Opcode.
255 ///
256 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000257 int getOperandIdx(unsigned Opcode, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000258
259 /// \brief Helper function for setting instruction flag values.
Tom Stellard02661d92013-06-25 21:22:18 +0000260 void setImmOperand(MachineInstr *MI, unsigned Op, int64_t Imm) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000261
262 /// \returns true if this instruction has an operand for storing target flags.
263 bool hasFlagOperand(const MachineInstr &MI) const;
264
265 ///\brief Add one of the MO_FLAG* flags to the specified \p Operand.
266 void addFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
267
268 ///\brief Determine if the specified \p Flag is set on this \p Operand.
269 bool isFlagSet(const MachineInstr &MI, unsigned Operand, unsigned Flag) const;
270
271 /// \param SrcIdx The register source to set the flag on (e.g src0, src1, src2)
272 /// \param Flag The flag being set.
273 ///
274 /// \returns the operand containing the flags for this instruction.
275 MachineOperand &getFlagOp(MachineInstr *MI, unsigned SrcIdx = 0,
276 unsigned Flag = 0) const;
277
278 /// \brief Clear the specified flag on the instruction.
279 void clearFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
280};
281
Tom Stellard13c68ef2013-09-05 18:38:09 +0000282namespace AMDGPU {
283
284int getLDSNoRetOp(uint16_t Opcode);
285
286} //End namespace AMDGPU
287
Tom Stellard75aadc22012-12-11 21:25:42 +0000288} // End llvm namespace
289
290#endif // R600INSTRINFO_H_