blob: e3a0dcca810a567d89e5722f65399702cd1c0794 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Tom Stellard75aadc22012-12-11 21:25:42 +000024class MachineRegisterInfo;
25
26class AMDGPUTargetLowering : public TargetLowering {
27private:
Tom Stellardd86003e2013-08-14 23:25:00 +000028 void ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
29 SmallVectorImpl<SDValue> &Args,
30 unsigned Start, unsigned Count) const;
31 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
32 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000033 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
34 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
35
36protected:
37
38 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
39 /// MachineFunction.
40 ///
41 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000042 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
43 const TargetRegisterClass *RC,
44 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000045 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
46 SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000047
48 bool isHWTrueValue(SDValue Op) const;
49 bool isHWFalseValue(SDValue Op) const;
50
Christian Konig2c8f6d52013-03-07 09:03:52 +000051 void AnalyzeFormalArguments(CCState &State,
52 const SmallVectorImpl<ISD::InputArg> &Ins) const;
53
Tom Stellardfbab8272013-08-16 01:12:11 +000054 /// \brief Lower vector stores by merging the vector elements into an integer
55 /// of the same bitwidth.
56 SDValue LowerVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
57
Tom Stellard75aadc22012-12-11 21:25:42 +000058public:
59 AMDGPUTargetLowering(TargetMachine &TM);
60
Tom Stellardc54731a2013-07-23 23:55:03 +000061 virtual bool isFAbsFree(EVT VT) const;
62 virtual bool isFNegFree(EVT VT) const;
Tom Stellard28d06de2013-08-05 22:22:07 +000063 virtual MVT getVectorIdxTy() const;
Tom Stellard75aadc22012-12-11 21:25:42 +000064 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
65 bool isVarArg,
66 const SmallVectorImpl<ISD::OutputArg> &Outs,
67 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000068 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000069 virtual SDValue LowerCall(CallLoweringInfo &CLI,
70 SmallVectorImpl<SDValue> &InVals) const {
71 CLI.Callee.dump();
72 llvm_unreachable("Undefined function");
73 }
Tom Stellard75aadc22012-12-11 21:25:42 +000074
75 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
76 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
77 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
78 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
79 virtual const char* getTargetNodeName(unsigned Opcode) const;
80
Christian Konigd910b7d2013-02-26 17:52:16 +000081 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
82 return N;
83 }
84
Tom Stellard75aadc22012-12-11 21:25:42 +000085// Functions defined in AMDILISelLowering.cpp
86public:
87
88 /// \brief Determine which of the bits specified in \p Mask are known to be
89 /// either zero or one and return them in the \p KnownZero and \p KnownOne
90 /// bitsets.
91 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
92 APInt &KnownZero,
93 APInt &KnownOne,
94 const SelectionDAG &DAG,
95 unsigned Depth = 0) const;
96
97 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
98 const CallInst &I, unsigned Intrinsic) const;
99
100 /// We want to mark f32/f64 floating point values as legal.
101 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
102
103 /// We don't want to shrink f64/f32 constants.
104 bool ShouldShrinkFPConstant(EVT VT) const;
105
106private:
107 void InitAMDILLowering();
108 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
109 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
110 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
111 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
112 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
113 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
114 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
115 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
116 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
117 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
118 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
119 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
120 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
121};
122
123namespace AMDGPUISD {
124
125enum {
126 // AMDIL ISD Opcodes
127 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000128 CALL, // Function call based on a single integer
129 UMUL, // 32bit unsigned multiplication
130 DIV_INF, // Divide with infinity returned on zero divisor
131 RET_FLAG,
132 BRANCH_COND,
133 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000134 DWORDADDR,
135 FRACT,
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000136 COS_HW,
137 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000138 FMAX,
139 SMAX,
140 UMAX,
141 FMIN,
142 SMIN,
143 UMIN,
144 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000145 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000146 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000148 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000149 REGISTER_LOAD,
150 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000151 LOAD_INPUT,
152 SAMPLE,
153 SAMPLEB,
154 SAMPLED,
155 SAMPLEL,
156 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000157 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000158 LOAD_CONSTANT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000159 LAST_AMDGPU_ISD_NUMBER
160};
161
162
163} // End namespace AMDGPUISD
164
Tom Stellard75aadc22012-12-11 21:25:42 +0000165} // End namespace llvm
166
167#endif // AMDGPUISELLOWERING_H