blob: 9adbb543d34f34b2d9a16fcc1d35b26bf9e5b9de [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Tom Stellard75aadc22012-12-11 21:25:42 +000024class MachineRegisterInfo;
25
26class AMDGPUTargetLowering : public TargetLowering {
27private:
Tom Stellardd86003e2013-08-14 23:25:00 +000028 void ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
29 SmallVectorImpl<SDValue> &Args,
30 unsigned Start, unsigned Count) const;
31 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
32 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000033 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
34 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
35
36protected:
37
38 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
39 /// MachineFunction.
40 ///
41 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000042 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
43 const TargetRegisterClass *RC,
44 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000045 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
46 SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000047
48 bool isHWTrueValue(SDValue Op) const;
49 bool isHWFalseValue(SDValue Op) const;
50
Christian Konig2c8f6d52013-03-07 09:03:52 +000051 void AnalyzeFormalArguments(CCState &State,
52 const SmallVectorImpl<ISD::InputArg> &Ins) const;
53
Tom Stellard75aadc22012-12-11 21:25:42 +000054public:
55 AMDGPUTargetLowering(TargetMachine &TM);
56
Tom Stellardc54731a2013-07-23 23:55:03 +000057 virtual bool isFAbsFree(EVT VT) const;
58 virtual bool isFNegFree(EVT VT) const;
Tom Stellard28d06de2013-08-05 22:22:07 +000059 virtual MVT getVectorIdxTy() const;
Tom Stellard75aadc22012-12-11 21:25:42 +000060 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
61 bool isVarArg,
62 const SmallVectorImpl<ISD::OutputArg> &Outs,
63 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000064 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000065 virtual SDValue LowerCall(CallLoweringInfo &CLI,
66 SmallVectorImpl<SDValue> &InVals) const {
67 CLI.Callee.dump();
68 llvm_unreachable("Undefined function");
69 }
Tom Stellard75aadc22012-12-11 21:25:42 +000070
71 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
72 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
73 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
74 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
75 virtual const char* getTargetNodeName(unsigned Opcode) const;
76
Christian Konigd910b7d2013-02-26 17:52:16 +000077 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
78 return N;
79 }
80
Tom Stellard75aadc22012-12-11 21:25:42 +000081// Functions defined in AMDILISelLowering.cpp
82public:
83
84 /// \brief Determine which of the bits specified in \p Mask are known to be
85 /// either zero or one and return them in the \p KnownZero and \p KnownOne
86 /// bitsets.
87 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
88 APInt &KnownZero,
89 APInt &KnownOne,
90 const SelectionDAG &DAG,
91 unsigned Depth = 0) const;
92
93 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
94 const CallInst &I, unsigned Intrinsic) const;
95
96 /// We want to mark f32/f64 floating point values as legal.
97 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
98
99 /// We don't want to shrink f64/f32 constants.
100 bool ShouldShrinkFPConstant(EVT VT) const;
101
102private:
103 void InitAMDILLowering();
104 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
105 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
106 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
107 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
108 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
109 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
110 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
111 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
112 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
113 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
114 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
115 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
116 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
117};
118
119namespace AMDGPUISD {
120
121enum {
122 // AMDIL ISD Opcodes
123 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000124 CALL, // Function call based on a single integer
125 UMUL, // 32bit unsigned multiplication
126 DIV_INF, // Divide with infinity returned on zero divisor
127 RET_FLAG,
128 BRANCH_COND,
129 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000130 DWORDADDR,
131 FRACT,
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000132 COS_HW,
133 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000134 FMAX,
135 SMAX,
136 UMAX,
137 FMIN,
138 SMIN,
139 UMIN,
140 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000141 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000142 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000143 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000144 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000145 REGISTER_LOAD,
146 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000147 LOAD_INPUT,
148 SAMPLE,
149 SAMPLEB,
150 SAMPLED,
151 SAMPLEL,
152 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
153 LOAD_CONSTANT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000154 LAST_AMDGPU_ISD_NUMBER
155};
156
157
158} // End namespace AMDGPUISD
159
Tom Stellard75aadc22012-12-11 21:25:42 +0000160} // End namespace llvm
161
162#endif // AMDGPUISELLOWERING_H