blob: e333154f83bfd641b1eb9e108e00658297b71129 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//===----------------------- SIFrameLowering.cpp --------------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Matt Arsenault0c90e952015-11-06 18:17:45 +00006//
7//==-----------------------------------------------------------------------===//
8
9#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000010#include "AMDGPUSubtarget.h"
Matt Arsenault0e3d3892015-11-30 21:15:53 +000011#include "SIInstrInfo.h"
12#include "SIMachineFunctionInfo.h"
Matt Arsenault0c90e952015-11-06 18:17:45 +000013#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000014#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015
Matt Arsenault03ae3992018-03-29 21:30:06 +000016#include "llvm/CodeGen/LivePhysRegs.h"
Matt Arsenault0c90e952015-11-06 18:17:45 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault0e3d3892015-11-30 21:15:53 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Matt Arsenault0c90e952015-11-06 18:17:45 +000020#include "llvm/CodeGen/RegisterScavenging.h"
21
22using namespace llvm;
23
Matt Arsenault0e3d3892015-11-30 21:15:53 +000024
Tom Stellard5bfbae52018-07-11 20:59:01 +000025static ArrayRef<MCPhysReg> getAllSGPR128(const GCNSubtarget &ST,
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000026 const MachineFunction &MF) {
Matt Arsenaultab3429c2016-05-18 15:19:50 +000027 return makeArrayRef(AMDGPU::SGPR_128RegClass.begin(),
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000028 ST.getMaxNumSGPRs(MF) / 4);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000029}
30
Tom Stellard5bfbae52018-07-11 20:59:01 +000031static ArrayRef<MCPhysReg> getAllSGPRs(const GCNSubtarget &ST,
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000032 const MachineFunction &MF) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 return makeArrayRef(AMDGPU::SGPR_32RegClass.begin(),
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000034 ST.getMaxNumSGPRs(MF));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000035}
36
Tom Stellard5bfbae52018-07-11 20:59:01 +000037void SIFrameLowering::emitFlatScratchInit(const GCNSubtarget &ST,
Matt Arsenault57bc4322016-08-31 21:52:21 +000038 MachineFunction &MF,
39 MachineBasicBlock &MBB) const {
Matt Arsenaulte823d922017-02-18 18:29:53 +000040 const SIInstrInfo *TII = ST.getInstrInfo();
41 const SIRegisterInfo* TRI = &TII->getRegisterInfo();
Matt Arsenault8623e8d2017-08-03 23:00:29 +000042 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaulte823d922017-02-18 18:29:53 +000043
Matt Arsenault57bc4322016-08-31 21:52:21 +000044 // We don't need this if we only have spills since there is no user facing
45 // scratch.
46
47 // TODO: If we know we don't have flat instructions earlier, we can omit
48 // this from the input registers.
49 //
50 // TODO: We only need to know if we access scratch space through a flat
51 // pointer. Because we only detect if flat instructions are used at all,
52 // this will be used more often than necessary on VI.
53
54 // Debug location must be unknown since the first debug location is used to
55 // determine the end of the prologue.
56 DebugLoc DL;
57 MachineBasicBlock::iterator I = MBB.begin();
58
59 unsigned FlatScratchInitReg
Matt Arsenault8623e8d2017-08-03 23:00:29 +000060 = MFI->getPreloadedReg(AMDGPUFunctionArgInfo::FLAT_SCRATCH_INIT);
Matt Arsenault57bc4322016-08-31 21:52:21 +000061
62 MachineRegisterInfo &MRI = MF.getRegInfo();
63 MRI.addLiveIn(FlatScratchInitReg);
64 MBB.addLiveIn(FlatScratchInitReg);
65
Matt Arsenault57bc4322016-08-31 21:52:21 +000066 unsigned FlatScrInitLo = TRI->getSubReg(FlatScratchInitReg, AMDGPU::sub0);
Matt Arsenaulte823d922017-02-18 18:29:53 +000067 unsigned FlatScrInitHi = TRI->getSubReg(FlatScratchInitReg, AMDGPU::sub1);
Matt Arsenault57bc4322016-08-31 21:52:21 +000068
Matt Arsenault57bc4322016-08-31 21:52:21 +000069 unsigned ScratchWaveOffsetReg = MFI->getScratchWaveOffsetReg();
70
Matt Arsenaulte823d922017-02-18 18:29:53 +000071 // Do a 64-bit pointer add.
72 if (ST.flatScratchIsPointer()) {
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +000073 if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) {
74 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_U32), FlatScrInitLo)
75 .addReg(FlatScrInitLo)
76 .addReg(ScratchWaveOffsetReg);
77 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADDC_U32), FlatScrInitHi)
78 .addReg(FlatScrInitHi)
79 .addImm(0);
80 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SETREG_B32)).
81 addReg(FlatScrInitLo).
82 addImm(int16_t(AMDGPU::Hwreg::ID_FLAT_SCR_LO |
83 (31 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_)));
84 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_SETREG_B32)).
85 addReg(FlatScrInitHi).
86 addImm(int16_t(AMDGPU::Hwreg::ID_FLAT_SCR_HI |
87 (31 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_)));
88 return;
89 }
90
Matt Arsenaulte823d922017-02-18 18:29:53 +000091 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_U32), AMDGPU::FLAT_SCR_LO)
92 .addReg(FlatScrInitLo)
93 .addReg(ScratchWaveOffsetReg);
94 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADDC_U32), AMDGPU::FLAT_SCR_HI)
95 .addReg(FlatScrInitHi)
96 .addImm(0);
97
98 return;
99 }
100
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000101 assert(ST.getGeneration() < AMDGPUSubtarget::GFX10);
102
Matt Arsenaulte823d922017-02-18 18:29:53 +0000103 // Copy the size in bytes.
104 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), AMDGPU::FLAT_SCR_LO)
105 .addReg(FlatScrInitHi, RegState::Kill);
106
Matt Arsenault57bc4322016-08-31 21:52:21 +0000107 // Add wave offset in bytes to private base offset.
108 // See comment in AMDKernelCodeT.h for enable_sgpr_flat_scratch_init.
109 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_U32), FlatScrInitLo)
110 .addReg(FlatScrInitLo)
111 .addReg(ScratchWaveOffsetReg);
112
113 // Convert offset to 256-byte units.
114 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_LSHR_B32), AMDGPU::FLAT_SCR_HI)
115 .addReg(FlatScrInitLo, RegState::Kill)
116 .addImm(8);
117}
118
119unsigned SIFrameLowering::getReservedPrivateSegmentBufferReg(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000120 const GCNSubtarget &ST,
Matt Arsenault57bc4322016-08-31 21:52:21 +0000121 const SIInstrInfo *TII,
122 const SIRegisterInfo *TRI,
123 SIMachineFunctionInfo *MFI,
124 MachineFunction &MF) const {
Matt Arsenaulte2218492017-04-24 21:08:32 +0000125 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault57bc4322016-08-31 21:52:21 +0000126
127 // We need to insert initialization of the scratch resource descriptor.
128 unsigned ScratchRsrcReg = MFI->getScratchRSrcReg();
Matt Arsenaulte2218492017-04-24 21:08:32 +0000129 if (ScratchRsrcReg == AMDGPU::NoRegister ||
130 !MRI.isPhysRegUsed(ScratchRsrcReg))
Matt Arsenault08906a32016-10-28 19:43:31 +0000131 return AMDGPU::NoRegister;
Matt Arsenault57bc4322016-08-31 21:52:21 +0000132
133 if (ST.hasSGPRInitBug() ||
134 ScratchRsrcReg != TRI->reservedPrivateSegmentBufferReg(MF))
135 return ScratchRsrcReg;
136
137 // We reserved the last registers for this. Shift it down to the end of those
138 // which were actually used.
139 //
140 // FIXME: It might be safer to use a pseudoregister before replacement.
141
142 // FIXME: We should be able to eliminate unused input registers. We only
143 // cannot do this for the resources required for scratch access. For now we
144 // skip over user SGPRs and may leave unused holes.
145
146 // We find the resource first because it has an alignment requirement.
147
Matt Arsenault08906a32016-10-28 19:43:31 +0000148 unsigned NumPreloaded = (MFI->getNumPreloadedSGPRs() + 3) / 4;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000149 ArrayRef<MCPhysReg> AllSGPR128s = getAllSGPR128(ST, MF);
Matt Arsenault08906a32016-10-28 19:43:31 +0000150 AllSGPR128s = AllSGPR128s.slice(std::min(static_cast<unsigned>(AllSGPR128s.size()), NumPreloaded));
151
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000152 // Skip the last N reserved elements because they should have already been
153 // reserved for VCC etc.
Matt Arsenault08906a32016-10-28 19:43:31 +0000154 for (MCPhysReg Reg : AllSGPR128s) {
Matt Arsenault57bc4322016-08-31 21:52:21 +0000155 // Pick the first unallocated one. Make sure we don't clobber the other
156 // reserved input we needed.
Matt Arsenault08906a32016-10-28 19:43:31 +0000157 if (!MRI.isPhysRegUsed(Reg) && MRI.isAllocatable(Reg)) {
Matt Arsenault57bc4322016-08-31 21:52:21 +0000158 MRI.replaceRegWith(ScratchRsrcReg, Reg);
159 MFI->setScratchRSrcReg(Reg);
160 return Reg;
161 }
162 }
163
164 return ScratchRsrcReg;
165}
166
Matt Arsenault36c31222017-04-25 23:40:57 +0000167// Shift down registers reserved for the scratch wave offset and stack pointer
168// SGPRs.
169std::pair<unsigned, unsigned>
170SIFrameLowering::getReservedPrivateSegmentWaveByteOffsetReg(
Tom Stellard5bfbae52018-07-11 20:59:01 +0000171 const GCNSubtarget &ST,
Matt Arsenault57bc4322016-08-31 21:52:21 +0000172 const SIInstrInfo *TII,
173 const SIRegisterInfo *TRI,
174 SIMachineFunctionInfo *MFI,
175 MachineFunction &MF) const {
Matt Arsenaulte2218492017-04-24 21:08:32 +0000176 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault57bc4322016-08-31 21:52:21 +0000177 unsigned ScratchWaveOffsetReg = MFI->getScratchWaveOffsetReg();
Matt Arsenaulte2218492017-04-24 21:08:32 +0000178
179 // No replacement necessary.
180 if (ScratchWaveOffsetReg == AMDGPU::NoRegister ||
Matt Arsenault36c31222017-04-25 23:40:57 +0000181 !MRI.isPhysRegUsed(ScratchWaveOffsetReg)) {
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000182 assert(MFI->getStackPtrOffsetReg() == AMDGPU::SP_REG);
Matt Arsenault36c31222017-04-25 23:40:57 +0000183 return std::make_pair(AMDGPU::NoRegister, AMDGPU::NoRegister);
184 }
Matt Arsenaulte2218492017-04-24 21:08:32 +0000185
Matt Arsenault36c31222017-04-25 23:40:57 +0000186 unsigned SPReg = MFI->getStackPtrOffsetReg();
187 if (ST.hasSGPRInitBug())
188 return std::make_pair(ScratchWaveOffsetReg, SPReg);
Matt Arsenault57bc4322016-08-31 21:52:21 +0000189
Matt Arsenault57bc4322016-08-31 21:52:21 +0000190 unsigned NumPreloaded = MFI->getNumPreloadedSGPRs();
191
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000192 ArrayRef<MCPhysReg> AllSGPRs = getAllSGPRs(ST, MF);
Matt Arsenault08906a32016-10-28 19:43:31 +0000193 if (NumPreloaded > AllSGPRs.size())
Matt Arsenault36c31222017-04-25 23:40:57 +0000194 return std::make_pair(ScratchWaveOffsetReg, SPReg);
Matt Arsenault08906a32016-10-28 19:43:31 +0000195
196 AllSGPRs = AllSGPRs.slice(NumPreloaded);
197
Matt Arsenault57bc4322016-08-31 21:52:21 +0000198 // We need to drop register from the end of the list that we cannot use
199 // for the scratch wave offset.
200 // + 2 s102 and s103 do not exist on VI.
201 // + 2 for vcc
202 // + 2 for xnack_mask
203 // + 2 for flat_scratch
204 // + 4 for registers reserved for scratch resource register
205 // + 1 for register reserved for scratch wave offset. (By exluding this
206 // register from the list to consider, it means that when this
207 // register is being used for the scratch wave offset and there
208 // are no other free SGPRs, then the value will stay in this register.
Matt Arsenault36c31222017-04-25 23:40:57 +0000209 // + 1 if stack pointer is used.
Matt Arsenault57bc4322016-08-31 21:52:21 +0000210 // ----
Matt Arsenault36c31222017-04-25 23:40:57 +0000211 // 13 (+1)
212 unsigned ReservedRegCount = 13;
Matt Arsenault08906a32016-10-28 19:43:31 +0000213
Matt Arsenault36c31222017-04-25 23:40:57 +0000214 if (AllSGPRs.size() < ReservedRegCount)
215 return std::make_pair(ScratchWaveOffsetReg, SPReg);
216
217 bool HandledScratchWaveOffsetReg =
218 ScratchWaveOffsetReg != TRI->reservedPrivateSegmentWaveByteOffsetReg(MF);
219
220 for (MCPhysReg Reg : AllSGPRs.drop_back(ReservedRegCount)) {
Matt Arsenault57bc4322016-08-31 21:52:21 +0000221 // Pick the first unallocated SGPR. Be careful not to pick an alias of the
222 // scratch descriptor, since we haven’t added its uses yet.
Matt Arsenaulte2218492017-04-24 21:08:32 +0000223 if (!MRI.isPhysRegUsed(Reg) && MRI.isAllocatable(Reg)) {
Matt Arsenault36c31222017-04-25 23:40:57 +0000224 if (!HandledScratchWaveOffsetReg) {
225 HandledScratchWaveOffsetReg = true;
226
227 MRI.replaceRegWith(ScratchWaveOffsetReg, Reg);
228 MFI->setScratchWaveOffsetReg(Reg);
229 ScratchWaveOffsetReg = Reg;
Matt Arsenault36c31222017-04-25 23:40:57 +0000230 break;
231 }
Matt Arsenault57bc4322016-08-31 21:52:21 +0000232 }
233 }
234
Matt Arsenault36c31222017-04-25 23:40:57 +0000235 return std::make_pair(ScratchWaveOffsetReg, SPReg);
Matt Arsenault57bc4322016-08-31 21:52:21 +0000236}
237
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000238void SIFrameLowering::emitEntryFunctionPrologue(MachineFunction &MF,
239 MachineBasicBlock &MBB) const {
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000240 assert(&MF.front() == &MBB && "Shrink-wrapping not yet supported");
241
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000242 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000243
244 // If we only have SGPR spills, we won't actually be using scratch memory
245 // since these spill to VGPRs.
246 //
247 // FIXME: We should be cleaning up these unused SGPR spill frame indices
248 // somewhere.
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000249
Matt Arsenaultaa6fb4c2019-02-21 23:27:46 +0000250 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000251 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000252 const SIRegisterInfo *TRI = &TII->getRegisterInfo();
Matt Arsenault296b8492016-02-12 06:31:30 +0000253 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenaultceafc552018-05-29 17:42:50 +0000254 const Function &F = MF.getFunction();
Matt Arsenault57bc4322016-08-31 21:52:21 +0000255
Matt Arsenault08906a32016-10-28 19:43:31 +0000256 // We need to do the replacement of the private segment buffer and wave offset
257 // register even if there are no stack objects. There could be stores to undef
258 // or a constant without an associated object.
259
260 // FIXME: We still have implicit uses on SGPR spill instructions in case they
261 // need to spill to vector memory. It's likely that will not happen, but at
262 // this point it appears we need the setup. This part of the prolog should be
263 // emitted after frame indices are eliminated.
264
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000265 if (MFI->hasFlatScratchInit())
Matt Arsenaulte823d922017-02-18 18:29:53 +0000266 emitFlatScratchInit(ST, MF, MBB);
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000267
Matt Arsenault36c31222017-04-25 23:40:57 +0000268 unsigned SPReg = MFI->getStackPtrOffsetReg();
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000269 if (SPReg != AMDGPU::SP_REG) {
270 assert(MRI.isReserved(SPReg) && "SPReg used but not reserved");
271
Matt Arsenault36c31222017-04-25 23:40:57 +0000272 DebugLoc DL;
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000273 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
274 int64_t StackSize = FrameInfo.getStackSize();
Matt Arsenault36c31222017-04-25 23:40:57 +0000275
276 if (StackSize == 0) {
277 BuildMI(MBB, MBB.begin(), DL, TII->get(AMDGPU::COPY), SPReg)
278 .addReg(MFI->getScratchWaveOffsetReg());
279 } else {
280 BuildMI(MBB, MBB.begin(), DL, TII->get(AMDGPU::S_ADD_U32), SPReg)
281 .addReg(MFI->getScratchWaveOffsetReg())
282 .addImm(StackSize * ST.getWavefrontSize());
283 }
284 }
285
Matt Arsenaulte2218492017-04-24 21:08:32 +0000286 unsigned ScratchRsrcReg
287 = getReservedPrivateSegmentBufferReg(ST, TII, TRI, MFI, MF);
Matt Arsenault36c31222017-04-25 23:40:57 +0000288
289 unsigned ScratchWaveOffsetReg;
290 std::tie(ScratchWaveOffsetReg, SPReg)
Matt Arsenaulte2218492017-04-24 21:08:32 +0000291 = getReservedPrivateSegmentWaveByteOffsetReg(ST, TII, TRI, MFI, MF);
292
293 // It's possible to have uses of only ScratchWaveOffsetReg without
294 // ScratchRsrcReg if it's only used for the initialization of flat_scratch,
295 // but the inverse is not true.
296 if (ScratchWaveOffsetReg == AMDGPU::NoRegister) {
297 assert(ScratchRsrcReg == AMDGPU::NoRegister);
298 return;
299 }
300
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000301 // We need to insert initialization of the scratch resource descriptor.
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000302 unsigned PreloadedScratchWaveOffsetReg = MFI->getPreloadedReg(
303 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_WAVE_BYTE_OFFSET);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000304
305 unsigned PreloadedPrivateBufferReg = AMDGPU::NoRegister;
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000306 if (ST.isAmdHsaOrMesa(F)) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000307 PreloadedPrivateBufferReg = MFI->getPreloadedReg(
308 AMDGPUFunctionArgInfo::PRIVATE_SEGMENT_BUFFER);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000309 }
310
Matt Arsenaulte2218492017-04-24 21:08:32 +0000311 bool OffsetRegUsed = MRI.isPhysRegUsed(ScratchWaveOffsetReg);
312 bool ResourceRegUsed = ScratchRsrcReg != AMDGPU::NoRegister &&
313 MRI.isPhysRegUsed(ScratchRsrcReg);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000314
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000315 // We added live-ins during argument lowering, but since they were not used
316 // they were deleted. We're adding the uses now, so add them back.
Matt Arsenault08906a32016-10-28 19:43:31 +0000317 if (OffsetRegUsed) {
318 assert(PreloadedScratchWaveOffsetReg != AMDGPU::NoRegister &&
319 "scratch wave offset input is required");
320 MRI.addLiveIn(PreloadedScratchWaveOffsetReg);
321 MBB.addLiveIn(PreloadedScratchWaveOffsetReg);
322 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000323
Matt Arsenault08906a32016-10-28 19:43:31 +0000324 if (ResourceRegUsed && PreloadedPrivateBufferReg != AMDGPU::NoRegister) {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000325 assert(ST.isAmdHsaOrMesa(F) || ST.isMesaGfxShader(F));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000326 MRI.addLiveIn(PreloadedPrivateBufferReg);
327 MBB.addLiveIn(PreloadedPrivateBufferReg);
328 }
329
Matt Arsenault57bc4322016-08-31 21:52:21 +0000330 // Make the register selected live throughout the function.
331 for (MachineBasicBlock &OtherBB : MF) {
332 if (&OtherBB == &MBB)
333 continue;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000334
Matt Arsenault08906a32016-10-28 19:43:31 +0000335 if (OffsetRegUsed)
336 OtherBB.addLiveIn(ScratchWaveOffsetReg);
337
338 if (ResourceRegUsed)
339 OtherBB.addLiveIn(ScratchRsrcReg);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000340 }
341
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000342 DebugLoc DL;
Matt Arsenault57bc4322016-08-31 21:52:21 +0000343 MachineBasicBlock::iterator I = MBB.begin();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000344
Matt Arsenault08906a32016-10-28 19:43:31 +0000345 // If we reserved the original input registers, we don't need to copy to the
346 // reserved registers.
347
348 bool CopyBuffer = ResourceRegUsed &&
349 PreloadedPrivateBufferReg != AMDGPU::NoRegister &&
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000350 ST.isAmdHsaOrMesa(F) &&
Matt Arsenault08906a32016-10-28 19:43:31 +0000351 ScratchRsrcReg != PreloadedPrivateBufferReg;
352
353 // This needs to be careful of the copying order to avoid overwriting one of
354 // the input registers before it's been copied to it's final
355 // destination. Usually the offset should be copied first.
356 bool CopyBufferFirst = TRI->isSubRegisterEq(PreloadedPrivateBufferReg,
357 ScratchWaveOffsetReg);
358 if (CopyBuffer && CopyBufferFirst) {
359 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), ScratchRsrcReg)
360 .addReg(PreloadedPrivateBufferReg, RegState::Kill);
361 }
362
363 if (OffsetRegUsed &&
364 PreloadedScratchWaveOffsetReg != ScratchWaveOffsetReg) {
Matt Arsenault1d215172016-08-31 21:52:25 +0000365 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), ScratchWaveOffsetReg)
Marek Olsak584d2c02017-05-04 22:25:20 +0000366 .addReg(PreloadedScratchWaveOffsetReg,
367 MRI.isPhysRegUsed(ScratchWaveOffsetReg) ? 0 : RegState::Kill);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000368 }
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000369
Matt Arsenault08906a32016-10-28 19:43:31 +0000370 if (CopyBuffer && !CopyBufferFirst) {
Matt Arsenault1d215172016-08-31 21:52:25 +0000371 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), ScratchRsrcReg)
372 .addReg(PreloadedPrivateBufferReg, RegState::Kill);
Matt Arsenault08906a32016-10-28 19:43:31 +0000373 }
374
Tim Renouf13229152017-09-29 09:49:35 +0000375 if (ResourceRegUsed)
376 emitEntryFunctionScratchSetup(ST, MF, MBB, MFI, I,
377 PreloadedPrivateBufferReg, ScratchRsrcReg);
378}
379
380// Emit scratch setup code for AMDPAL or Mesa, assuming ResourceRegUsed is set.
Tom Stellard5bfbae52018-07-11 20:59:01 +0000381void SIFrameLowering::emitEntryFunctionScratchSetup(const GCNSubtarget &ST,
Tim Renouf13229152017-09-29 09:49:35 +0000382 MachineFunction &MF, MachineBasicBlock &MBB, SIMachineFunctionInfo *MFI,
383 MachineBasicBlock::iterator I, unsigned PreloadedPrivateBufferReg,
384 unsigned ScratchRsrcReg) const {
385
386 const SIInstrInfo *TII = ST.getInstrInfo();
387 const SIRegisterInfo *TRI = &TII->getRegisterInfo();
Matt Arsenaultceafc552018-05-29 17:42:50 +0000388 const Function &Fn = MF.getFunction();
Tim Renouf13229152017-09-29 09:49:35 +0000389 DebugLoc DL;
Tim Renouf13229152017-09-29 09:49:35 +0000390
391 if (ST.isAmdPalOS()) {
392 // The pointer to the GIT is formed from the offset passed in and either
393 // the amdgpu-git-ptr-high function attribute or the top part of the PC
394 unsigned RsrcLo = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0);
395 unsigned RsrcHi = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub1);
396 unsigned Rsrc01 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0_sub1);
397
398 const MCInstrDesc &SMovB32 = TII->get(AMDGPU::S_MOV_B32);
399
400 if (MFI->getGITPtrHigh() != 0xffffffff) {
401 BuildMI(MBB, I, DL, SMovB32, RsrcHi)
402 .addImm(MFI->getGITPtrHigh())
403 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
404 } else {
405 const MCInstrDesc &GetPC64 = TII->get(AMDGPU::S_GETPC_B64);
406 BuildMI(MBB, I, DL, GetPC64, Rsrc01);
407 }
Tim Renouf832f90f2018-02-26 14:46:43 +0000408 auto GitPtrLo = AMDGPU::SGPR0; // Low GIT address passed in
409 if (ST.hasMergedShaders()) {
410 switch (MF.getFunction().getCallingConv()) {
411 case CallingConv::AMDGPU_HS:
412 case CallingConv::AMDGPU_GS:
413 // Low GIT address is passed in s8 rather than s0 for an LS+HS or
414 // ES+GS merged shader on gfx9+.
415 GitPtrLo = AMDGPU::SGPR8;
416 break;
417 default:
418 break;
419 }
420 }
Tim Renouf7190a462018-04-10 11:25:15 +0000421 MF.getRegInfo().addLiveIn(GitPtrLo);
422 MF.front().addLiveIn(GitPtrLo);
Tim Renouf13229152017-09-29 09:49:35 +0000423 BuildMI(MBB, I, DL, SMovB32, RsrcLo)
Tim Renouf832f90f2018-02-26 14:46:43 +0000424 .addReg(GitPtrLo)
Tim Renouf13229152017-09-29 09:49:35 +0000425 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
426
427 // We now have the GIT ptr - now get the scratch descriptor from the entry
Tim Renouf7190a462018-04-10 11:25:15 +0000428 // at offset 0 (or offset 16 for a compute shader).
Tim Renouf13229152017-09-29 09:49:35 +0000429 PointerType *PtrTy =
Matthias Braunf1caa282017-12-15 22:22:58 +0000430 PointerType::get(Type::getInt64Ty(MF.getFunction().getContext()),
Tim Renouf13229152017-09-29 09:49:35 +0000431 AMDGPUAS::CONSTANT_ADDRESS);
432 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
433 const MCInstrDesc &LoadDwordX4 = TII->get(AMDGPU::S_LOAD_DWORDX4_IMM);
434 auto MMO = MF.getMachineMemOperand(PtrInfo,
435 MachineMemOperand::MOLoad |
436 MachineMemOperand::MOInvariant |
437 MachineMemOperand::MODereferenceable,
Matt Arsenault2a645982019-01-31 01:38:47 +0000438 16, 4);
Matt Arsenaultceafc552018-05-29 17:42:50 +0000439 unsigned Offset = Fn.getCallingConv() == CallingConv::AMDGPU_CS ? 16 : 0;
Carl Ritson494b8ac2019-02-08 15:41:11 +0000440 const GCNSubtarget &Subtarget = MF.getSubtarget<GCNSubtarget>();
441 unsigned EncodedOffset = AMDGPU::getSMRDEncodedOffset(Subtarget, Offset);
Tim Renouf13229152017-09-29 09:49:35 +0000442 BuildMI(MBB, I, DL, LoadDwordX4, ScratchRsrcReg)
443 .addReg(Rsrc01)
Carl Ritson494b8ac2019-02-08 15:41:11 +0000444 .addImm(EncodedOffset) // offset
Tim Renouf13229152017-09-29 09:49:35 +0000445 .addImm(0) // glc
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000446 .addImm(0) // dlc
Tim Renouf13229152017-09-29 09:49:35 +0000447 .addReg(ScratchRsrcReg, RegState::ImplicitDefine)
448 .addMemOperand(MMO);
449 return;
450 }
Matt Arsenaultceafc552018-05-29 17:42:50 +0000451 if (ST.isMesaGfxShader(Fn)
Tim Renouf13229152017-09-29 09:49:35 +0000452 || (PreloadedPrivateBufferReg == AMDGPU::NoRegister)) {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000453 assert(!ST.isAmdHsaOrMesa(Fn));
Matt Arsenault1d215172016-08-31 21:52:25 +0000454 const MCInstrDesc &SMovB32 = TII->get(AMDGPU::S_MOV_B32);
455
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000456 unsigned Rsrc2 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub2);
457 unsigned Rsrc3 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub3);
458
459 // Use relocations to get the pointer, and setup the other bits manually.
460 uint64_t Rsrc23 = TII->getScratchRsrcWords23();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000461
Matt Arsenault10fc0622017-06-26 03:01:31 +0000462 if (MFI->hasImplicitBufferPtr()) {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000463 unsigned Rsrc01 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0_sub1);
464
Matthias Braunf1caa282017-12-15 22:22:58 +0000465 if (AMDGPU::isCompute(MF.getFunction().getCallingConv())) {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000466 const MCInstrDesc &Mov64 = TII->get(AMDGPU::S_MOV_B64);
467
468 BuildMI(MBB, I, DL, Mov64, Rsrc01)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000469 .addReg(MFI->getImplicitBufferPtrUserSGPR())
Tom Stellard2f3f9852017-01-25 01:25:13 +0000470 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
471 } else {
472 const MCInstrDesc &LoadDwordX2 = TII->get(AMDGPU::S_LOAD_DWORDX2_IMM);
473
474 PointerType *PtrTy =
Matthias Braunf1caa282017-12-15 22:22:58 +0000475 PointerType::get(Type::getInt64Ty(MF.getFunction().getContext()),
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000476 AMDGPUAS::CONSTANT_ADDRESS);
Tom Stellard2f3f9852017-01-25 01:25:13 +0000477 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
478 auto MMO = MF.getMachineMemOperand(PtrInfo,
479 MachineMemOperand::MOLoad |
480 MachineMemOperand::MOInvariant |
481 MachineMemOperand::MODereferenceable,
Matt Arsenault2a645982019-01-31 01:38:47 +0000482 8, 4);
Tom Stellard2f3f9852017-01-25 01:25:13 +0000483 BuildMI(MBB, I, DL, LoadDwordX2, Rsrc01)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000484 .addReg(MFI->getImplicitBufferPtrUserSGPR())
Tom Stellard2f3f9852017-01-25 01:25:13 +0000485 .addImm(0) // offset
486 .addImm(0) // glc
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000487 .addImm(0) // dlc
Tom Stellard2f3f9852017-01-25 01:25:13 +0000488 .addMemOperand(MMO)
489 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
490 }
491 } else {
492 unsigned Rsrc0 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub0);
493 unsigned Rsrc1 = TRI->getSubReg(ScratchRsrcReg, AMDGPU::sub1);
494
495 BuildMI(MBB, I, DL, SMovB32, Rsrc0)
496 .addExternalSymbol("SCRATCH_RSRC_DWORD0")
497 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
498
499 BuildMI(MBB, I, DL, SMovB32, Rsrc1)
500 .addExternalSymbol("SCRATCH_RSRC_DWORD1")
501 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
502
503 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000504
505 BuildMI(MBB, I, DL, SMovB32, Rsrc2)
506 .addImm(Rsrc23 & 0xffffffff)
507 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
508
509 BuildMI(MBB, I, DL, SMovB32, Rsrc3)
510 .addImm(Rsrc23 >> 32)
511 .addReg(ScratchRsrcReg, RegState::ImplicitDefine);
512 }
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000513}
514
Matt Arsenault03ae3992018-03-29 21:30:06 +0000515// Find a scratch register that we can use at the start of the prologue to
516// re-align the stack pointer. We avoid using callee-save registers since they
517// may appear to be free when this is called from canUseAsPrologue (during
518// shrink wrapping), but then no longer be free when this is called from
519// emitPrologue.
520//
521// FIXME: This is a bit conservative, since in the above case we could use one
522// of the callee-save registers as a scratch temp to re-align the stack pointer,
523// but we would then have to make sure that we were in fact saving at least one
524// callee-save register in the prologue, which is additional complexity that
525// doesn't seem worth the benefit.
Matt Arsenault3d59e382019-05-24 18:18:51 +0000526static unsigned findScratchNonCalleeSaveRegister(MachineFunction &MF,
527 LivePhysRegs &LiveRegs,
528 const TargetRegisterClass &RC) {
529 const GCNSubtarget &Subtarget = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000530 const SIRegisterInfo &TRI = *Subtarget.getRegisterInfo();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000531
532 // Mark callee saved registers as used so we will not choose them.
Matt Arsenault3d59e382019-05-24 18:18:51 +0000533 const MCPhysReg *CSRegs = TRI.getCalleeSavedRegs(&MF);
Matt Arsenault03ae3992018-03-29 21:30:06 +0000534 for (unsigned i = 0; CSRegs[i]; ++i)
535 LiveRegs.addReg(CSRegs[i]);
536
Matt Arsenault3d59e382019-05-24 18:18:51 +0000537 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000538
Matt Arsenault3d59e382019-05-24 18:18:51 +0000539 for (unsigned Reg : RC) {
Matt Arsenault03ae3992018-03-29 21:30:06 +0000540 if (LiveRegs.available(MRI, Reg))
541 return Reg;
542 }
543
544 return AMDGPU::NoRegister;
545}
546
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000547void SIFrameLowering::emitPrologue(MachineFunction &MF,
548 MachineBasicBlock &MBB) const {
Matt Arsenault03ae3992018-03-29 21:30:06 +0000549 SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000550 if (FuncInfo->isEntryFunction()) {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000551 emitEntryFunctionPrologue(MF, MBB);
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000552 return;
553 }
554
555 const MachineFrameInfo &MFI = MF.getFrameInfo();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000556 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000557 const SIInstrInfo *TII = ST.getInstrInfo();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000558 const SIRegisterInfo &TRI = TII->getRegisterInfo();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000559
560 unsigned StackPtrReg = FuncInfo->getStackPtrOffsetReg();
561 unsigned FramePtrReg = FuncInfo->getFrameOffsetReg();
Matt Arsenault3d59e382019-05-24 18:18:51 +0000562 LivePhysRegs LiveRegs;
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000563
564 MachineBasicBlock::iterator MBBI = MBB.begin();
565 DebugLoc DL;
566
Matt Arsenault03ae3992018-03-29 21:30:06 +0000567 // XXX - Is this the right predicate?
568
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000569 bool NeedFP = hasFP(MF);
Matt Arsenault03ae3992018-03-29 21:30:06 +0000570 uint32_t NumBytes = MFI.getStackSize();
571 uint32_t RoundedSize = NumBytes;
572 const bool NeedsRealignment = TRI.needsStackRealignment(MF);
573
574 if (NeedsRealignment) {
575 assert(NeedFP);
576 const unsigned Alignment = MFI.getMaxAlignment();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000577
578 RoundedSize += Alignment;
579
Matt Arsenault3d59e382019-05-24 18:18:51 +0000580 LiveRegs.init(TRI);
581 LiveRegs.addLiveIns(MBB);
582
583 unsigned ScratchSPReg
584 = findScratchNonCalleeSaveRegister(MF, LiveRegs,
585 AMDGPU::SReg_32_XM0RegClass);
Matt Arsenault03ae3992018-03-29 21:30:06 +0000586 assert(ScratchSPReg != AMDGPU::NoRegister);
587
588 // s_add_u32 tmp_reg, s32, NumBytes
589 // s_and_b32 s32, tmp_reg, 0b111...0000
590 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_ADD_U32), ScratchSPReg)
591 .addReg(StackPtrReg)
592 .addImm((Alignment - 1) * ST.getWavefrontSize())
593 .setMIFlag(MachineInstr::FrameSetup);
594 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_AND_B32), FramePtrReg)
595 .addReg(ScratchSPReg, RegState::Kill)
596 .addImm(-Alignment * ST.getWavefrontSize())
597 .setMIFlag(MachineInstr::FrameSetup);
598 FuncInfo->setIsStackRealigned(true);
599 } else if (NeedFP) {
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000600 // If we need a base pointer, set it up here. It's whatever the value of
601 // the stack pointer is at this point. Any variable size objects will be
602 // allocated after this, so we can still use the base pointer to reference
603 // locals.
604 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::COPY), FramePtrReg)
605 .addReg(StackPtrReg)
606 .setMIFlag(MachineInstr::FrameSetup);
607 }
608
Matt Arsenault03ae3992018-03-29 21:30:06 +0000609 if (RoundedSize != 0 && hasSP(MF)) {
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000610 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_ADD_U32), StackPtrReg)
611 .addReg(StackPtrReg)
Matt Arsenault03ae3992018-03-29 21:30:06 +0000612 .addImm(RoundedSize * ST.getWavefrontSize())
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000613 .setMIFlag(MachineInstr::FrameSetup);
614 }
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000615
Matt Arsenault24e80b82019-05-28 16:46:02 +0000616 // To avoid clobbering VGPRs in lanes that weren't active on function entry,
617 // turn on all lanes before doing the spill to memory.
618 unsigned ScratchExecCopy = AMDGPU::NoRegister;
619
620 for (const SIMachineFunctionInfo::SGPRSpillVGPRCSR &Reg
621 : FuncInfo->getSGPRSpillVGPRs()) {
622 if (!Reg.FI.hasValue())
623 continue;
624
625 if (ScratchExecCopy == AMDGPU::NoRegister) {
626 if (LiveRegs.empty()) {
627 LiveRegs.init(TRI);
628 LiveRegs.addLiveIns(MBB);
629 }
630
631 ScratchExecCopy
632 = findScratchNonCalleeSaveRegister(MF, LiveRegs,
633 AMDGPU::SReg_64_XEXECRegClass);
634
635 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64),
636 ScratchExecCopy)
637 .addImm(-1);
Matt Arsenault3d59e382019-05-24 18:18:51 +0000638 }
639
Matt Arsenault24e80b82019-05-28 16:46:02 +0000640 TII->storeRegToStackSlot(MBB, MBBI, Reg.VGPR, true,
641 Reg.FI.getValue(), &AMDGPU::VGPR_32RegClass,
642 &TII->getRegisterInfo());
643 }
Matt Arsenault3d59e382019-05-24 18:18:51 +0000644
Matt Arsenault24e80b82019-05-28 16:46:02 +0000645 if (ScratchExecCopy != AMDGPU::NoRegister) {
Matt Arsenault3d59e382019-05-24 18:18:51 +0000646 // FIXME: Split block and make terminator.
647 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
648 .addReg(ScratchExecCopy);
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000649 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000650}
651
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000652void SIFrameLowering::emitEpilogue(MachineFunction &MF,
653 MachineBasicBlock &MBB) const {
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000654 const SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
655 if (FuncInfo->isEntryFunction())
656 return;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000657
Tom Stellard5bfbae52018-07-11 20:59:01 +0000658 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000659 const SIInstrInfo *TII = ST.getInstrInfo();
660 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
Matt Arsenault3d59e382019-05-24 18:18:51 +0000661 DebugLoc DL;
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000662
Matt Arsenault24e80b82019-05-28 16:46:02 +0000663 unsigned ScratchExecCopy = AMDGPU::NoRegister;
664 for (const SIMachineFunctionInfo::SGPRSpillVGPRCSR &Reg
665 : FuncInfo->getSGPRSpillVGPRs()) {
666 if (!Reg.FI.hasValue())
667 continue;
Matt Arsenault3d59e382019-05-24 18:18:51 +0000668
Matt Arsenault24e80b82019-05-28 16:46:02 +0000669 if (ScratchExecCopy == AMDGPU::NoRegister) {
670 // See emitPrologue
671 LivePhysRegs LiveRegs(*ST.getRegisterInfo());
672 LiveRegs.addLiveIns(MBB);
Matt Arsenault3d59e382019-05-24 18:18:51 +0000673
Matt Arsenault24e80b82019-05-28 16:46:02 +0000674 ScratchExecCopy
675 = findScratchNonCalleeSaveRegister(MF, LiveRegs,
676 AMDGPU::SReg_64_XEXECRegClass);
Matt Arsenault3d59e382019-05-24 18:18:51 +0000677
Matt Arsenault24e80b82019-05-28 16:46:02 +0000678 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), ScratchExecCopy)
679 .addImm(-1);
Matt Arsenault3d59e382019-05-24 18:18:51 +0000680 }
681
Matt Arsenault24e80b82019-05-28 16:46:02 +0000682 TII->loadRegFromStackSlot(MBB, MBBI, Reg.VGPR,
683 Reg.FI.getValue(), &AMDGPU::VGPR_32RegClass,
684 &TII->getRegisterInfo());
685 }
686
687 if (ScratchExecCopy != AMDGPU::NoRegister) {
Matt Arsenault3d59e382019-05-24 18:18:51 +0000688 // FIXME: Split block and make terminator.
689 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
690 .addReg(ScratchExecCopy);
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000691 }
692
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000693 unsigned StackPtrReg = FuncInfo->getStackPtrOffsetReg();
694 if (StackPtrReg == AMDGPU::NoRegister)
695 return;
696
697 const MachineFrameInfo &MFI = MF.getFrameInfo();
698 uint32_t NumBytes = MFI.getStackSize();
699
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000700 // FIXME: Clarify distinction between no set SP and SP. For callee functions,
701 // it's really whether we need SP to be accurate or not.
702
703 if (NumBytes != 0 && hasSP(MF)) {
Matt Arsenault03ae3992018-03-29 21:30:06 +0000704 uint32_t RoundedSize = FuncInfo->isStackRealigned() ?
705 NumBytes + MFI.getMaxAlignment() : NumBytes;
706
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000707 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::S_SUB_U32), StackPtrReg)
708 .addReg(StackPtrReg)
Matt Arsenault03ae3992018-03-29 21:30:06 +0000709 .addImm(RoundedSize * ST.getWavefrontSize());
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000710 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000711}
712
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000713static bool allStackObjectsAreDead(const MachineFrameInfo &MFI) {
714 for (int I = MFI.getObjectIndexBegin(), E = MFI.getObjectIndexEnd();
715 I != E; ++I) {
716 if (!MFI.isDeadObjectIndex(I))
717 return false;
718 }
719
720 return true;
721}
722
Konstantin Zhuravlyovffdb00e2017-03-10 19:39:07 +0000723int SIFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
724 unsigned &FrameReg) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000725 const SIRegisterInfo *RI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo();
Konstantin Zhuravlyovffdb00e2017-03-10 19:39:07 +0000726
727 FrameReg = RI->getFrameRegister(MF);
728 return MF.getFrameInfo().getObjectOffset(FI);
729}
730
Matt Arsenault0c90e952015-11-06 18:17:45 +0000731void SIFrameLowering::processFunctionBeforeFrameFinalized(
732 MachineFunction &MF,
733 RegScavenger *RS) const {
Matthias Braun941a7052016-07-28 18:40:00 +0000734 MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000735
Matthias Braun941a7052016-07-28 18:40:00 +0000736 if (!MFI.hasStackObjects())
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000737 return;
738
Tom Stellard5bfbae52018-07-11 20:59:01 +0000739 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000740 const SIInstrInfo *TII = ST.getInstrInfo();
741 const SIRegisterInfo &TRI = TII->getRegisterInfo();
742 SIMachineFunctionInfo *FuncInfo = MF.getInfo<SIMachineFunctionInfo>();
743 bool AllSGPRSpilledToVGPRs = false;
744
745 if (TRI.spillSGPRToVGPR() && FuncInfo->hasSpilledSGPRs()) {
746 AllSGPRSpilledToVGPRs = true;
747
748 // Process all SGPR spills before frame offsets are finalized. Ideally SGPRs
749 // are spilled to VGPRs, in which case we can eliminate the stack usage.
750 //
751 // XXX - This operates under the assumption that only other SGPR spills are
752 // users of the frame index. I'm not 100% sure this is correct. The
753 // StackColoring pass has a comment saying a future improvement would be to
754 // merging of allocas with spill slots, but for now according to
755 // MachineFrameInfo isSpillSlot can't alias any other object.
756 for (MachineBasicBlock &MBB : MF) {
757 MachineBasicBlock::iterator Next;
758 for (auto I = MBB.begin(), E = MBB.end(); I != E; I = Next) {
759 MachineInstr &MI = *I;
760 Next = std::next(I);
761
762 if (TII->isSGPRSpill(MI)) {
763 int FI = TII->getNamedOperand(MI, AMDGPU::OpName::addr)->getIndex();
Matt Arsenaultadc59d72018-04-23 15:51:26 +0000764 assert(MFI.getStackID(FI) == SIStackID::SGPR_SPILL);
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000765 if (FuncInfo->allocateSGPRSpillToVGPR(MF, FI)) {
766 bool Spilled = TRI.eliminateSGPRToVGPRSpillFrameIndex(MI, FI, RS);
767 (void)Spilled;
768 assert(Spilled && "failed to spill SGPR to VGPR when allocated");
769 } else
770 AllSGPRSpilledToVGPRs = false;
771 }
772 }
773 }
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000774 }
775
Sander de Smalen7f23e0a2019-04-02 09:46:52 +0000776 FuncInfo->removeSGPRToVGPRFrameIndices(MFI);
777
Matt Arsenault7b6c5d22017-02-22 22:23:32 +0000778 // FIXME: The other checks should be redundant with allStackObjectsAreDead,
779 // but currently hasNonSpillStackObjects is set only from source
780 // allocas. Stack temps produced from legalization are not counted currently.
781 if (FuncInfo->hasNonSpillStackObjects() || FuncInfo->hasSpilledVGPRs() ||
782 !AllSGPRSpilledToVGPRs || !allStackObjectsAreDead(MFI)) {
783 assert(RS && "RegScavenger required if spilling");
784
Matt Arsenault707780b2017-02-22 21:05:25 +0000785 // We force this to be at offset 0 so no user object ever has 0 as an
786 // address, so we may use 0 as an invalid pointer value. This is because
787 // LLVM assumes 0 is an invalid pointer in address space 0. Because alloca
788 // is required to be address space 0, we are forced to accept this for
789 // now. Ideally we could have the stack in another address space with 0 as a
790 // valid pointer, and -1 as the null value.
791 //
792 // This will also waste additional space when user stack objects require > 4
793 // byte alignment.
794 //
795 // The main cost here is losing the offset for addressing modes. However
796 // this also ensures we shouldn't need a register for the offset when
797 // emergency scavenging.
798 int ScavengeFI = MFI.CreateFixedObject(
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000799 TRI.getSpillSize(AMDGPU::SGPR_32RegClass), 0, false);
Matt Arsenault707780b2017-02-22 21:05:25 +0000800 RS->addScavengingFrameIndex(ScavengeFI);
801 }
Matt Arsenault0c90e952015-11-06 18:17:45 +0000802}
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000803
Matt Arsenaultecb43ef2017-09-13 23:47:01 +0000804void SIFrameLowering::determineCalleeSaves(MachineFunction &MF, BitVector &SavedRegs,
805 RegScavenger *RS) const {
806 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
807 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
808
809 // The SP is specifically managed and we don't want extra spills of it.
810 SavedRegs.reset(MFI->getStackPtrOffsetReg());
811}
812
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000813MachineBasicBlock::iterator SIFrameLowering::eliminateCallFramePseudoInstr(
814 MachineFunction &MF,
815 MachineBasicBlock &MBB,
816 MachineBasicBlock::iterator I) const {
817 int64_t Amount = I->getOperand(0).getImm();
818 if (Amount == 0)
819 return MBB.erase(I);
820
Tom Stellard5bfbae52018-07-11 20:59:01 +0000821 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000822 const SIInstrInfo *TII = ST.getInstrInfo();
823 const DebugLoc &DL = I->getDebugLoc();
824 unsigned Opc = I->getOpcode();
825 bool IsDestroy = Opc == TII->getCallFrameDestroyOpcode();
826 uint64_t CalleePopAmount = IsDestroy ? I->getOperand(1).getImm() : 0;
827
828 const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering();
829 if (!TFI->hasReservedCallFrame(MF)) {
830 unsigned Align = getStackAlignment();
831
832 Amount = alignTo(Amount, Align);
833 assert(isUInt<32>(Amount) && "exceeded stack address space size");
834 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
835 unsigned SPReg = MFI->getStackPtrOffsetReg();
836
837 unsigned Op = IsDestroy ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
838 BuildMI(MBB, I, DL, TII->get(Op), SPReg)
839 .addReg(SPReg)
840 .addImm(Amount * ST.getWavefrontSize());
841 } else if (CalleePopAmount != 0) {
842 llvm_unreachable("is this used?");
843 }
844
845 return MBB.erase(I);
846}
847
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000848bool SIFrameLowering::hasFP(const MachineFunction &MF) const {
849 // All stack operations are relative to the frame offset SGPR.
850 // TODO: Still want to eliminate sometimes.
851 const MachineFrameInfo &MFI = MF.getFrameInfo();
852
853 // XXX - Is this only called after frame is finalized? Should be able to check
854 // frame size.
855 return MFI.hasStackObjects() && !allStackObjectsAreDead(MFI);
856}
857
858bool SIFrameLowering::hasSP(const MachineFunction &MF) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000859 const SIRegisterInfo *TRI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo();
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000860 // All stack operations are relative to the frame offset SGPR.
861 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault03ae3992018-03-29 21:30:06 +0000862 return MFI.hasCalls() || MFI.hasVarSizedObjects() || TRI->needsStackRealignment(MF);
Matt Arsenaultf28683c2017-06-26 17:53:59 +0000863}