blob: 4b4fbaab28d9d3f96c456cee2783f149a7ce913e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Jonathan Roelofs44937d92014-08-20 23:38:50 +000014#include "ARMSubtarget.h"
Evan Cheng207b2462009-11-06 23:52:48 +000015#include "Thumb1InstrInfo.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000018#include "llvm/CodeGen/MachineMemOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000020#include "llvm/MC/MCInst.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000021
22using namespace llvm;
23
Anton Korobeynikov14635da2009-11-02 00:10:38 +000024Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
Eric Christopher34085832015-03-12 05:12:31 +000025 : ARMBaseInstrInfo(STI), RI() {}
Anton Korobeynikov99152f32009-06-26 21:28:53 +000026
Jim Grosbach617f84dd2012-02-28 23:53:30 +000027/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
28void Thumb1InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
29 NopInst.setOpcode(ARM::tMOVr);
Jim Grosbache9119e42015-05-13 18:37:00 +000030 NopInst.addOperand(MCOperand::createReg(ARM::R8));
31 NopInst.addOperand(MCOperand::createReg(ARM::R8));
32 NopInst.addOperand(MCOperand::createImm(ARMCC::AL));
33 NopInst.addOperand(MCOperand::createReg(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000034}
35
Evan Chengcd4cdd12009-07-11 06:43:01 +000036unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000037 return 0;
38}
39
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000040void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000041 MachineBasicBlock::iterator I,
42 const DebugLoc &DL, unsigned DestReg,
43 unsigned SrcReg, bool KillSrc) const {
Jonathan Roelofs44937d92014-08-20 23:38:50 +000044 // Need to check the arch.
45 MachineFunction &MF = *MBB.getParent();
Eric Christopher22b2ad22015-02-20 08:24:37 +000046 const ARMSubtarget &st = MF.getSubtarget<ARMSubtarget>();
Jonathan Roelofs44937d92014-08-20 23:38:50 +000047
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000048 assert(ARM::GPRRegClass.contains(DestReg, SrcReg) &&
49 "Thumb1 can only copy GPR registers");
Jonathan Roelofs44937d92014-08-20 23:38:50 +000050
51 if (st.hasV6Ops() || ARM::hGPRRegClass.contains(SrcReg)
52 || !ARM::tGPRRegClass.contains(DestReg))
53 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
54 .addReg(SrcReg, getKillRegState(KillSrc)));
55 else {
56 // FIXME: The performance consequences of this are going to be atrocious.
57 // Some things to try that should be better:
58 // * 'mov hi, $src; mov $dst, hi', with hi as either r10 or r11
59 // * 'movs $dst, $src' if cpsr isn't live
Tanya Lattner0d28f802015-08-05 03:51:17 +000060 // See: http://lists.llvm.org/pipermail/llvm-dev/2014-August/075998.html
Jonathan Roelofs44937d92014-08-20 23:38:50 +000061
62 // 'MOV lo, lo' is unpredictable on < v6, so use the stack to do it
63 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tPUSH)))
64 .addReg(SrcReg, getKillRegState(KillSrc));
65 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tPOP)))
66 .addReg(DestReg, getDefRegState(true));
67 }
Anton Korobeynikov99152f32009-06-26 21:28:53 +000068}
69
David Goodwinade05a32009-07-02 22:18:33 +000070void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000071storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
72 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000073 const TargetRegisterClass *RC,
74 const TargetRegisterInfo *TRI) const {
Craig Topperc7242e02012-04-20 07:30:17 +000075 assert((RC == &ARM::tGPRRegClass ||
Evan Chenge5801bd2009-08-13 05:40:51 +000076 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
77 isARMLowRegister(SrcReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000078
Craig Topperc7242e02012-04-20 07:30:17 +000079 if (RC == &ARM::tGPRRegClass ||
Jim Grosbachd1a8a782010-01-15 22:21:03 +000080 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
81 isARMLowRegister(SrcReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +000082 DebugLoc DL;
83 if (I != MBB.end()) DL = I->getDebugLoc();
84
Evan Cheng1a4492b2009-11-01 22:04:35 +000085 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +000086 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +000087 MachineMemOperand *MMO = MF.getMachineMemOperand(
88 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
89 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Jim Grosbachd86f34d2011-06-29 20:26:39 +000090 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tSTRspi))
Evan Chengcd4cdd12009-07-11 06:43:01 +000091 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng1a4492b2009-11-01 22:04:35 +000092 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov99152f32009-06-26 21:28:53 +000093 }
94}
95
David Goodwinade05a32009-07-02 22:18:33 +000096void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000097loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
98 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000099 const TargetRegisterClass *RC,
100 const TargetRegisterInfo *TRI) const {
Craig Topperc7242e02012-04-20 07:30:17 +0000101 assert((RC == &ARM::tGPRRegClass ||
Evan Chenge5801bd2009-08-13 05:40:51 +0000102 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
103 isARMLowRegister(DestReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000104
Craig Topperc7242e02012-04-20 07:30:17 +0000105 if (RC == &ARM::tGPRRegClass ||
Jim Grosbachd1a8a782010-01-15 22:21:03 +0000106 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
107 isARMLowRegister(DestReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +0000108 DebugLoc DL;
109 if (I != MBB.end()) DL = I->getDebugLoc();
110
Evan Cheng1a4492b2009-11-01 22:04:35 +0000111 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000112 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Lorenze40c8a22015-08-11 23:09:45 +0000113 MachineMemOperand *MMO = MF.getMachineMemOperand(
114 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
115 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Jim Grosbachd86f34d2011-06-29 20:26:39 +0000116 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tLDRspi), DestReg)
Evan Cheng1a4492b2009-11-01 22:04:35 +0000117 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000118 }
119}
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000120
Rafael Espindola82f46312016-06-28 15:18:26 +0000121void Thumb1InstrInfo::expandLoadStackGuard(
122 MachineBasicBlock::iterator MI) const {
123 MachineFunction &MF = *MI->getParent()->getParent();
124 const TargetMachine &TM = MF.getTarget();
125 if (TM.isPositionIndependent())
126 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_pcrel, ARM::tLDRi);
Akira Hatanakadc08c302014-08-02 05:40:40 +0000127 else
Rafael Espindola82f46312016-06-28 15:18:26 +0000128 expandLoadStackGuardBase(MI, ARM::tLDRLIT_ga_abs, ARM::tLDRi);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000129}