blob: 5c29f82fa23d18da27f07c9dd4582ec40806cdf4 [file] [log] [blame]
Tom Stellardcb97e3a2013-04-15 17:51:35 +00001//===-- SIDefines.h - SI Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Tom Stellardb6550522015-01-12 19:33:18 +000011#include "llvm/MC/MCInstrDesc.h"
12
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000013#ifndef LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
14#define LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
Tom Stellardcb97e3a2013-04-15 17:51:35 +000015
Tom Stellard16a9a202013-08-14 23:24:17 +000016namespace SIInstrFlags {
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000017// This needs to be kept in sync with the field bits in InstSI.
Tom Stellard16a9a202013-08-14 23:24:17 +000018enum {
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000019 SALU = 1 << 3,
20 VALU = 1 << 4,
21
22 SOP1 = 1 << 5,
23 SOP2 = 1 << 6,
24 SOPC = 1 << 7,
25 SOPK = 1 << 8,
26 SOPP = 1 << 9,
27
28 VOP1 = 1 << 10,
29 VOP2 = 1 << 11,
30 VOP3 = 1 << 12,
31 VOPC = 1 << 13,
Sam Kolton3025e7f2016-04-26 13:33:56 +000032 SDWA = 1 << 14,
33 DPP = 1 << 15,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 MUBUF = 1 << 16,
36 MTBUF = 1 << 17,
37 SMRD = 1 << 18,
38 DS = 1 << 19,
39 MIMG = 1 << 20,
40 FLAT = 1 << 21,
41 WQM = 1 << 22,
42 VGPRSpill = 1 << 23,
Matt Arsenault3354f422016-09-10 01:20:33 +000043 SGPRSpill = 1 << 24,
44 VOPAsmPrefer32Bit = 1 << 25,
45 Gather4 = 1 << 26,
46 DisableWQM = 1 << 27
Tom Stellard16a9a202013-08-14 23:24:17 +000047};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000048}
Tom Stellard16a9a202013-08-14 23:24:17 +000049
Tom Stellardb6550522015-01-12 19:33:18 +000050namespace llvm {
51namespace AMDGPU {
52 enum OperandType {
Sam Kolton1eeb11b2016-09-09 14:44:04 +000053 /// Operands with register or 32-bit immediate
54 OPERAND_REG_IMM32_INT = MCOI::OPERAND_FIRST_TARGET,
55 OPERAND_REG_IMM32_FP,
56 /// Operands with register or inline constant
57 OPERAND_REG_INLINE_C_INT,
58 OPERAND_REG_INLINE_C_FP,
Matt Arsenaultffc82752016-07-05 17:09:01 +000059
Sam Kolton1eeb11b2016-09-09 14:44:04 +000060 // Operand for source modifiers for VOP instructions
61 OPERAND_INPUT_MODS,
62
63 /// Operand with 32-bit immediate that uses the constant bus.
Matt Arsenaultffc82752016-07-05 17:09:01 +000064 OPERAND_KIMM32
Tom Stellardb6550522015-01-12 19:33:18 +000065 };
66}
67}
68
Matt Arsenault9783e002014-09-29 15:50:26 +000069namespace SIInstrFlags {
70 enum Flags {
71 // First 4 bits are the instruction encoding
72 VM_CNT = 1 << 0,
73 EXP_CNT = 1 << 1,
74 LGKM_CNT = 1 << 2
75 };
Matt Arsenault4831ce52015-01-06 23:00:37 +000076
77 // v_cmp_class_* etc. use a 10-bit mask for what operation is checked.
78 // The result is true if any of these tests are true.
79 enum ClassFlags {
80 S_NAN = 1 << 0, // Signaling NaN
81 Q_NAN = 1 << 1, // Quiet NaN
82 N_INFINITY = 1 << 2, // Negative infinity
83 N_NORMAL = 1 << 3, // Negative normal
84 N_SUBNORMAL = 1 << 4, // Negative subnormal
85 N_ZERO = 1 << 5, // Negative zero
86 P_ZERO = 1 << 6, // Positive zero
87 P_SUBNORMAL = 1 << 7, // Positive subnormal
88 P_NORMAL = 1 << 8, // Positive normal
89 P_INFINITY = 1 << 9 // Positive infinity
90 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000091}
Matt Arsenault9783e002014-09-29 15:50:26 +000092
Sam Kolton945231a2016-06-10 09:57:59 +000093// Input operand modifiers bit-masks
94// NEG and SEXT share same bit-mask because they can't be set simultaneously.
Matt Arsenault9783e002014-09-29 15:50:26 +000095namespace SISrcMods {
96 enum {
Sam Kolton945231a2016-06-10 09:57:59 +000097 NEG = 1 << 0, // Floating-point negate modifier
98 ABS = 1 << 1, // Floating-point absolute modifier
99 SEXT = 1 << 0 // Integer sign-extend modifier
Matt Arsenault9783e002014-09-29 15:50:26 +0000100 };
101}
102
Matt Arsenault97069782014-09-30 19:49:48 +0000103namespace SIOutMods {
104 enum {
105 NONE = 0,
106 MUL2 = 1,
107 MUL4 = 2,
108 DIV2 = 3
109 };
110}
111
Sam Koltond63d8a72016-09-09 09:37:51 +0000112namespace AMDGPUAsmVariants {
113 enum {
114 DEFAULT = 0,
115 VOP3 = 1,
116 SDWA = 2,
117 DPP = 3
118 };
119}
120
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000121namespace llvm {
122namespace AMDGPU {
Artem Tamazov212a2512016-05-24 12:05:16 +0000123namespace EncValues { // Encoding values of enum9/8/7 operands
124
125enum {
126 SGPR_MIN = 0,
127 SGPR_MAX = 101,
128 TTMP_MIN = 112,
129 TTMP_MAX = 123,
130 INLINE_INTEGER_C_MIN = 128,
131 INLINE_INTEGER_C_POSITIVE_MAX = 192, // 64
132 INLINE_INTEGER_C_MAX = 208,
133 INLINE_FLOATING_C_MIN = 240,
134 INLINE_FLOATING_C_MAX = 248,
135 LITERAL_CONST = 255,
136 VGPR_MIN = 256,
137 VGPR_MAX = 511
138};
139
140} // namespace EncValues
141} // namespace AMDGPU
142} // namespace llvm
143
144namespace llvm {
145namespace AMDGPU {
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000146namespace SendMsg { // Encoding of SIMM16 used in s_sendmsg* insns.
147
Artem Tamazov6edc1352016-05-26 17:00:33 +0000148enum Id { // Message ID, width(4) [3:0].
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000149 ID_UNKNOWN_ = -1,
150 ID_INTERRUPT = 1,
151 ID_GS,
152 ID_GS_DONE,
153 ID_SYSMSG = 15,
154 ID_GAPS_LAST_, // Indicate that sequence has gaps.
155 ID_GAPS_FIRST_ = ID_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000156 ID_SHIFT_ = 0,
157 ID_WIDTH_ = 4,
158 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000159};
160
161enum Op { // Both GS and SYS operation IDs.
162 OP_UNKNOWN_ = -1,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000163 OP_SHIFT_ = 4,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000164 // width(2) [5:4]
165 OP_GS_NOP = 0,
166 OP_GS_CUT,
167 OP_GS_EMIT,
168 OP_GS_EMIT_CUT,
169 OP_GS_LAST_,
170 OP_GS_FIRST_ = OP_GS_NOP,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000171 OP_GS_WIDTH_ = 2,
172 OP_GS_MASK_ = (((1 << OP_GS_WIDTH_) - 1) << OP_SHIFT_),
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000173 // width(3) [6:4]
174 OP_SYS_ECC_ERR_INTERRUPT = 1,
175 OP_SYS_REG_RD,
176 OP_SYS_HOST_TRAP_ACK,
177 OP_SYS_TTRACE_PC,
178 OP_SYS_LAST_,
179 OP_SYS_FIRST_ = OP_SYS_ECC_ERR_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000180 OP_SYS_WIDTH_ = 3,
181 OP_SYS_MASK_ = (((1 << OP_SYS_WIDTH_) - 1) << OP_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000182};
183
184enum StreamId { // Stream ID, (2) [9:8].
Artem Tamazov6edc1352016-05-26 17:00:33 +0000185 STREAM_ID_DEFAULT_ = 0,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000186 STREAM_ID_LAST_ = 4,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000187 STREAM_ID_FIRST_ = STREAM_ID_DEFAULT_,
188 STREAM_ID_SHIFT_ = 8,
189 STREAM_ID_WIDTH_= 2,
190 STREAM_ID_MASK_ = (((1 << STREAM_ID_WIDTH_) - 1) << STREAM_ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000191};
192
193} // namespace SendMsg
Artem Tamazov6edc1352016-05-26 17:00:33 +0000194
195namespace Hwreg { // Encoding of SIMM16 used in s_setreg/getreg* insns.
196
197enum Id { // HwRegCode, (6) [5:0]
198 ID_UNKNOWN_ = -1,
199 ID_SYMBOLIC_FIRST_ = 1, // There are corresponding symbolic names defined.
200 ID_SYMBOLIC_LAST_ = 8,
201 ID_SHIFT_ = 0,
202 ID_WIDTH_ = 6,
203 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
204};
205
206enum Offset { // Offset, (5) [10:6]
207 OFFSET_DEFAULT_ = 0,
208 OFFSET_SHIFT_ = 6,
209 OFFSET_WIDTH_ = 5,
210 OFFSET_MASK_ = (((1 << OFFSET_WIDTH_) - 1) << OFFSET_SHIFT_)
211};
212
213enum WidthMinusOne { // WidthMinusOne, (5) [15:11]
214 WIDTH_M1_DEFAULT_ = 31,
215 WIDTH_M1_SHIFT_ = 11,
216 WIDTH_M1_WIDTH_ = 5,
217 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_)
218};
219
220} // namespace Hwreg
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000221} // namespace AMDGPU
222} // namespace llvm
223
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000224#define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
Michel Danzer49812b52013-07-10 16:37:07 +0000225#define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
226#define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000227#define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
228#define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
229#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
230#define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
231#define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
Tom Stellardff7416b2015-06-26 21:58:31 +0000232
Michel Danzer49812b52013-07-10 16:37:07 +0000233#define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
Tom Stellard4df465b2014-12-02 21:28:53 +0000234#define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
Tom Stellardff7416b2015-06-26 21:58:31 +0000235#define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
236#define C_00B84C_SCRATCH_EN 0xFFFFFFFE
Tom Stellard4df465b2014-12-02 21:28:53 +0000237#define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
Tom Stellardff7416b2015-06-26 21:58:31 +0000238#define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
239#define C_00B84C_USER_SGPR 0xFFFFFFC1
Tom Stellard4df465b2014-12-02 21:28:53 +0000240#define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
Tom Stellardff7416b2015-06-26 21:58:31 +0000241#define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
242#define C_00B84C_TGID_X_EN 0xFFFFFF7F
Tom Stellard4df465b2014-12-02 21:28:53 +0000243#define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
Tom Stellardff7416b2015-06-26 21:58:31 +0000244#define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
245#define C_00B84C_TGID_Y_EN 0xFFFFFEFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000246#define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
Tom Stellardff7416b2015-06-26 21:58:31 +0000247#define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
248#define C_00B84C_TGID_Z_EN 0xFFFFFDFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000249#define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
Tom Stellardff7416b2015-06-26 21:58:31 +0000250#define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
251#define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000252#define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
Tom Stellardff7416b2015-06-26 21:58:31 +0000253#define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
254#define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
255/* CIK */
256#define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
257#define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
258#define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
259/* */
Michel Danzer49812b52013-07-10 16:37:07 +0000260#define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
Tom Stellardff7416b2015-06-26 21:58:31 +0000261#define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
262#define C_00B84C_LDS_SIZE 0xFF007FFF
263#define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
264#define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
Matt Arsenault37fefd62016-06-10 02:18:02 +0000265#define C_00B84C_EXCP_EN
Tom Stellardff7416b2015-06-26 21:58:31 +0000266
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000267#define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
Marek Olsakfccabaf2016-01-13 11:45:36 +0000268#define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
Matt Arsenault0989d512014-06-26 17:22:30 +0000269
270#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
271#define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
272#define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
273#define C_00B848_VGPRS 0xFFFFFFC0
274#define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
275#define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
276#define C_00B848_SGPRS 0xFFFFFC3F
277#define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
278#define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
279#define C_00B848_PRIORITY 0xFFFFF3FF
280#define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
281#define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
282#define C_00B848_FLOAT_MODE 0xFFF00FFF
283#define S_00B848_PRIV(x) (((x) & 0x1) << 20)
284#define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
285#define C_00B848_PRIV 0xFFEFFFFF
286#define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
287#define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
288#define C_00B848_DX10_CLAMP 0xFFDFFFFF
289#define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
290#define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
291#define C_00B848_DEBUG_MODE 0xFFBFFFFF
292#define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
293#define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
294#define C_00B848_IEEE_MODE 0xFF7FFFFF
295
296
297// Helpers for setting FLOAT_MODE
298#define FP_ROUND_ROUND_TO_NEAREST 0
299#define FP_ROUND_ROUND_TO_INF 1
300#define FP_ROUND_ROUND_TO_NEGINF 2
301#define FP_ROUND_ROUND_TO_ZERO 3
302
303// Bits 3:0 control rounding mode. 1:0 control single precision, 3:2 double
304// precision.
305#define FP_ROUND_MODE_SP(x) ((x) & 0x3)
306#define FP_ROUND_MODE_DP(x) (((x) & 0x3) << 2)
307
308#define FP_DENORM_FLUSH_IN_FLUSH_OUT 0
309#define FP_DENORM_FLUSH_OUT 1
310#define FP_DENORM_FLUSH_IN 2
311#define FP_DENORM_FLUSH_NONE 3
312
313
314// Bits 7:4 control denormal handling. 5:4 control single precision, 6:7 double
315// precision.
316#define FP_DENORM_MODE_SP(x) (((x) & 0x3) << 4)
317#define FP_DENORM_MODE_DP(x) (((x) & 0x3) << 6)
318
Tom Stellardb02094e2014-07-21 15:45:01 +0000319#define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
320#define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
321
Tom Stellarde99fb652015-01-20 19:33:04 +0000322#define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
323#define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
324
Marek Olsak0532c192016-07-13 17:35:15 +0000325#define R_SPILLED_SGPRS 0x4
326#define R_SPILLED_VGPRS 0x8
Tom Stellard95292bb2015-01-20 17:49:47 +0000327
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000328#endif