blob: 26ca7e90e4c52014ca9bd86499846194f55de734 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Cheng207b2462009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000015#include "ARMConstantPoolValue.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000016#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000017#include "MCTargetDesc/ARMAddressingModes.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Tim Northover798697d2013-04-21 11:57:07 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000022#include "llvm/MC/MCInst.h"
Evan Cheng02b184d2010-06-25 22:42:03 +000023#include "llvm/Support/CommandLine.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000024
25using namespace llvm;
26
Owen Anderson671d5782010-10-01 20:28:06 +000027static cl::opt<bool>
28OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
29 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
30 cl::init(false));
31
Anton Korobeynikov14635da2009-11-02 00:10:38 +000032Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
Eric Christopher34085832015-03-12 05:12:31 +000033 : ARMBaseInstrInfo(STI), RI() {}
Anton Korobeynikov99152f32009-06-26 21:28:53 +000034
Jim Grosbach617f84dd2012-02-28 23:53:30 +000035/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
36void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
Richard Barton87dacc32013-10-18 14:09:49 +000037 NopInst.setOpcode(ARM::tHINT);
38 NopInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000039 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
40 NopInst.addOperand(MCOperand::CreateReg(0));
41}
42
Evan Chengcd4cdd12009-07-11 06:43:01 +000043unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000044 // FIXME
45 return 0;
46}
47
Evan Cheng2d51c7c2010-06-18 23:09:54 +000048void
49Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
50 MachineBasicBlock *NewDest) const {
51 MachineBasicBlock *MBB = Tail->getParent();
52 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
53 if (!AFI->hasITBlocks()) {
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000054 TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000055 return;
56 }
57
58 // If the first instruction of Tail is predicated, we may have to update
59 // the IT instruction.
60 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +000061 ARMCC::CondCodes CC = getInstrPredicate(Tail, PredReg);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000062 MachineBasicBlock::iterator MBBI = Tail;
63 if (CC != ARMCC::AL)
64 // Expecting at least the t2IT instruction before it.
65 --MBBI;
66
67 // Actually replace the tail.
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000068 TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000069
70 // Fix up IT.
71 if (CC != ARMCC::AL) {
72 MachineBasicBlock::iterator E = MBB->begin();
73 unsigned Count = 4; // At most 4 instructions in an IT block.
74 while (Count && MBBI != E) {
75 if (MBBI->isDebugValue()) {
76 --MBBI;
77 continue;
78 }
79 if (MBBI->getOpcode() == ARM::t2IT) {
80 unsigned Mask = MBBI->getOperand(1).getImm();
81 if (Count == 4)
82 MBBI->eraseFromParent();
83 else {
84 unsigned MaskOn = 1 << Count;
85 unsigned MaskOff = ~(MaskOn - 1);
86 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
87 }
88 return;
89 }
90 --MBBI;
91 --Count;
92 }
93
94 // Ctrl flow can reach here if branch folding is run before IT block
95 // formation pass.
96 }
97}
98
David Goodwinaf7451b2009-07-08 16:09:28 +000099bool
Evan Cheng37bb6172010-06-22 01:18:16 +0000100Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
101 MachineBasicBlock::iterator MBBI) const {
Evan Cheng666cf562011-02-22 07:07:59 +0000102 while (MBBI->isDebugValue()) {
Evan Cheng87a9f192011-02-21 23:40:47 +0000103 ++MBBI;
Evan Cheng666cf562011-02-22 07:07:59 +0000104 if (MBBI == MBB.end())
105 return false;
106 }
Evan Cheng87a9f192011-02-21 23:40:47 +0000107
Evan Cheng37bb6172010-06-22 01:18:16 +0000108 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000109 return getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
Evan Cheng37bb6172010-06-22 01:18:16 +0000110}
111
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000112void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
113 MachineBasicBlock::iterator I, DebugLoc DL,
114 unsigned DestReg, unsigned SrcReg,
115 bool KillSrc) const {
Evan Cheng186332f2009-07-27 00:33:08 +0000116 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000117 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
118 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
119
Jim Grosbache9cc9012011-06-30 23:38:17 +0000120 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000121 .addReg(SrcReg, getKillRegState(KillSrc)));
Anton Korobeynikovc5df7e22009-07-16 23:26:06 +0000122}
Evan Chengc47e1092009-07-27 03:14:20 +0000123
124void Thumb2InstrInfo::
125storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
126 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000127 const TargetRegisterClass *RC,
128 const TargetRegisterInfo *TRI) const {
Tim Northover798697d2013-04-21 11:57:07 +0000129 DebugLoc DL;
130 if (I != MBB.end()) DL = I->getDebugLoc();
131
132 MachineFunction &MF = *MBB.getParent();
133 MachineFrameInfo &MFI = *MF.getFrameInfo();
134 MachineMemOperand *MMO =
135 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
136 MachineMemOperand::MOStore,
137 MFI.getObjectSize(FI),
138 MFI.getObjectAlignment(FI));
139
Craig Topperc7242e02012-04-20 07:30:17 +0000140 if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass ||
141 RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
142 RC == &ARM::GPRnopcRegClass) {
Evan Chengc47e1092009-07-27 03:14:20 +0000143 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
144 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng1a4492b2009-11-01 22:04:35 +0000145 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Chengc47e1092009-07-27 03:14:20 +0000146 return;
147 }
148
Tim Northover798697d2013-04-21 11:57:07 +0000149 if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
150 // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for
151 // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
152 // otherwise).
153 MachineRegisterInfo *MRI = &MF.getRegInfo();
Tilmann Scheller841a9cc2013-09-05 11:59:43 +0000154 MRI->constrainRegClass(SrcReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
Tim Northover798697d2013-04-21 11:57:07 +0000155
156 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8));
157 AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
158 AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
159 MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
160 AddDefaultPred(MIB);
161 return;
162 }
163
Evan Chengefb126a2010-05-06 19:06:44 +0000164 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Chengc47e1092009-07-27 03:14:20 +0000165}
166
167void Thumb2InstrInfo::
168loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
169 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000170 const TargetRegisterClass *RC,
171 const TargetRegisterInfo *TRI) const {
Tim Northover798697d2013-04-21 11:57:07 +0000172 MachineFunction &MF = *MBB.getParent();
173 MachineFrameInfo &MFI = *MF.getFrameInfo();
174 MachineMemOperand *MMO =
175 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
176 MachineMemOperand::MOLoad,
177 MFI.getObjectSize(FI),
178 MFI.getObjectAlignment(FI));
179 DebugLoc DL;
180 if (I != MBB.end()) DL = I->getDebugLoc();
181
Craig Topperc7242e02012-04-20 07:30:17 +0000182 if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass ||
183 RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
184 RC == &ARM::GPRnopcRegClass) {
Evan Chengc47e1092009-07-27 03:14:20 +0000185 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Cheng1a4492b2009-11-01 22:04:35 +0000186 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Chengc47e1092009-07-27 03:14:20 +0000187 return;
188 }
189
Tim Northover798697d2013-04-21 11:57:07 +0000190 if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
191 // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for
192 // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
193 // otherwise).
194 MachineRegisterInfo *MRI = &MF.getRegInfo();
Tilmann Scheller841a9cc2013-09-05 11:59:43 +0000195 MRI->constrainRegClass(DestReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
Tim Northover798697d2013-04-21 11:57:07 +0000196
197 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8));
198 AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
199 AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
200 MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
201 AddDefaultPred(MIB);
202
203 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
204 MIB.addReg(DestReg, RegState::ImplicitDefine);
205 return;
206 }
207
Evan Chengefb126a2010-05-06 19:06:44 +0000208 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Chengc47e1092009-07-27 03:14:20 +0000209}
Evan Cheng780748d2009-07-28 05:48:47 +0000210
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000211void
212Thumb2InstrInfo::expandLoadStackGuard(MachineBasicBlock::iterator MI,
213 Reloc::Model RM) const {
Akira Hatanakadc08c302014-08-02 05:40:40 +0000214 if (RM == Reloc::PIC_)
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000215 expandLoadStackGuardBase(MI, ARM::t2MOV_ga_pcrel, ARM::t2LDRi12, RM);
Akira Hatanakadc08c302014-08-02 05:40:40 +0000216 else
217 expandLoadStackGuardBase(MI, ARM::t2MOVi32imm, ARM::t2LDRi12, RM);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000218}
219
Evan Cheng780748d2009-07-28 05:48:47 +0000220void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
221 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
222 unsigned DestReg, unsigned BaseReg, int NumBytes,
223 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000224 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Tim Northoverc9432eb2013-11-04 23:04:15 +0000225 if (NumBytes == 0 && DestReg != BaseReg) {
226 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg)
227 .addReg(BaseReg, RegState::Kill)
228 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
229 return;
230 }
231
Evan Cheng780748d2009-07-28 05:48:47 +0000232 bool isSub = NumBytes < 0;
233 if (isSub) NumBytes = -NumBytes;
234
235 // If profitable, use a movw or movt to materialize the offset.
236 // FIXME: Use the scavenger to grab a scratch register.
237 if (DestReg != ARM::SP && DestReg != BaseReg &&
238 NumBytes >= 4096 &&
239 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
240 bool Fits = false;
241 if (NumBytes < 65536) {
242 // Use a movw to materialize the 16-bit constant.
243 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
244 .addImm(NumBytes)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000245 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000246 Fits = true;
247 } else if ((NumBytes & 0xffff) == 0) {
248 // Use a movt to materialize the 32-bit constant.
249 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
250 .addReg(DestReg)
251 .addImm(NumBytes >> 16)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000252 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000253 Fits = true;
254 }
255
256 if (Fits) {
257 if (isSub) {
258 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
259 .addReg(BaseReg, RegState::Kill)
260 .addReg(DestReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000261 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
262 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000263 } else {
264 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
265 .addReg(DestReg, RegState::Kill)
266 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000267 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
268 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000269 }
270 return;
271 }
272 }
273
274 while (NumBytes) {
Evan Cheng780748d2009-07-28 05:48:47 +0000275 unsigned ThisVal = NumBytes;
Evan Chengb972e562009-08-07 00:34:42 +0000276 unsigned Opc = 0;
277 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
278 // mov sp, rn. Note t2MOVr cannot be used.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000279 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000280 .addReg(BaseReg).setMIFlags(MIFlags));
Evan Chengb972e562009-08-07 00:34:42 +0000281 BaseReg = ARM::SP;
282 continue;
283 }
284
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000285 bool HasCCOut = true;
Evan Chengb972e562009-08-07 00:34:42 +0000286 if (BaseReg == ARM::SP) {
287 // sub sp, sp, #imm7
288 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
289 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
290 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000291 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
292 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags));
Evan Chengb972e562009-08-07 00:34:42 +0000293 NumBytes = 0;
294 continue;
295 }
296
297 // sub rd, sp, so_imm
Jim Grosbacha8a80672011-06-29 23:25:04 +0000298 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
Evan Chengb972e562009-08-07 00:34:42 +0000299 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
300 NumBytes = 0;
301 } else {
302 // FIXME: Move this to ARMAddressingModes.h?
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000303 unsigned RotAmt = countLeadingZeros(ThisVal);
Evan Chengb972e562009-08-07 00:34:42 +0000304 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
305 NumBytes &= ~ThisVal;
306 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
307 "Bit extraction didn't work?");
308 }
Evan Cheng780748d2009-07-28 05:48:47 +0000309 } else {
Evan Chengb972e562009-08-07 00:34:42 +0000310 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
311 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
312 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
313 NumBytes = 0;
314 } else if (ThisVal < 4096) {
315 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000316 HasCCOut = false;
Evan Chengb972e562009-08-07 00:34:42 +0000317 NumBytes = 0;
318 } else {
319 // FIXME: Move this to ARMAddressingModes.h?
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000320 unsigned RotAmt = countLeadingZeros(ThisVal);
Evan Chengb972e562009-08-07 00:34:42 +0000321 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
322 NumBytes &= ~ThisVal;
323 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
324 "Bit extraction didn't work?");
325 }
Evan Cheng780748d2009-07-28 05:48:47 +0000326 }
327
328 // Build the new ADD / SUB.
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000329 MachineInstrBuilder MIB =
330 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
331 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000332 .addImm(ThisVal)).setMIFlags(MIFlags);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000333 if (HasCCOut)
334 AddDefaultCC(MIB);
Evan Chengb972e562009-08-07 00:34:42 +0000335
Evan Cheng780748d2009-07-28 05:48:47 +0000336 BaseReg = DestReg;
337 }
338}
339
340static unsigned
341negativeOffsetOpcode(unsigned opcode)
342{
343 switch (opcode) {
344 case ARM::t2LDRi12: return ARM::t2LDRi8;
345 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
346 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
347 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
348 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
349 case ARM::t2STRi12: return ARM::t2STRi8;
350 case ARM::t2STRBi12: return ARM::t2STRBi8;
351 case ARM::t2STRHi12: return ARM::t2STRHi8;
Weiming Zhao286304a2013-09-26 17:25:10 +0000352 case ARM::t2PLDi12: return ARM::t2PLDi8;
Evan Cheng780748d2009-07-28 05:48:47 +0000353
354 case ARM::t2LDRi8:
355 case ARM::t2LDRHi8:
356 case ARM::t2LDRBi8:
357 case ARM::t2LDRSHi8:
358 case ARM::t2LDRSBi8:
359 case ARM::t2STRi8:
360 case ARM::t2STRBi8:
361 case ARM::t2STRHi8:
Weiming Zhao286304a2013-09-26 17:25:10 +0000362 case ARM::t2PLDi8:
Evan Cheng780748d2009-07-28 05:48:47 +0000363 return opcode;
364
365 default:
366 break;
367 }
368
369 return 0;
370}
371
372static unsigned
373positiveOffsetOpcode(unsigned opcode)
374{
375 switch (opcode) {
376 case ARM::t2LDRi8: return ARM::t2LDRi12;
377 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
378 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
379 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
380 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
381 case ARM::t2STRi8: return ARM::t2STRi12;
382 case ARM::t2STRBi8: return ARM::t2STRBi12;
383 case ARM::t2STRHi8: return ARM::t2STRHi12;
Weiming Zhao286304a2013-09-26 17:25:10 +0000384 case ARM::t2PLDi8: return ARM::t2PLDi12;
Evan Cheng780748d2009-07-28 05:48:47 +0000385
386 case ARM::t2LDRi12:
387 case ARM::t2LDRHi12:
388 case ARM::t2LDRBi12:
389 case ARM::t2LDRSHi12:
390 case ARM::t2LDRSBi12:
391 case ARM::t2STRi12:
392 case ARM::t2STRBi12:
393 case ARM::t2STRHi12:
Weiming Zhao286304a2013-09-26 17:25:10 +0000394 case ARM::t2PLDi12:
Evan Cheng780748d2009-07-28 05:48:47 +0000395 return opcode;
396
397 default:
398 break;
399 }
400
401 return 0;
402}
403
404static unsigned
405immediateOffsetOpcode(unsigned opcode)
406{
407 switch (opcode) {
408 case ARM::t2LDRs: return ARM::t2LDRi12;
409 case ARM::t2LDRHs: return ARM::t2LDRHi12;
410 case ARM::t2LDRBs: return ARM::t2LDRBi12;
411 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
412 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
413 case ARM::t2STRs: return ARM::t2STRi12;
414 case ARM::t2STRBs: return ARM::t2STRBi12;
415 case ARM::t2STRHs: return ARM::t2STRHi12;
Weiming Zhao286304a2013-09-26 17:25:10 +0000416 case ARM::t2PLDs: return ARM::t2PLDi12;
Evan Cheng780748d2009-07-28 05:48:47 +0000417
418 case ARM::t2LDRi12:
419 case ARM::t2LDRHi12:
420 case ARM::t2LDRBi12:
421 case ARM::t2LDRSHi12:
422 case ARM::t2LDRSBi12:
423 case ARM::t2STRi12:
424 case ARM::t2STRBi12:
425 case ARM::t2STRHi12:
Weiming Zhao286304a2013-09-26 17:25:10 +0000426 case ARM::t2PLDi12:
Evan Cheng780748d2009-07-28 05:48:47 +0000427 case ARM::t2LDRi8:
428 case ARM::t2LDRHi8:
429 case ARM::t2LDRBi8:
430 case ARM::t2LDRSHi8:
431 case ARM::t2LDRSBi8:
432 case ARM::t2STRi8:
433 case ARM::t2STRBi8:
434 case ARM::t2STRHi8:
Weiming Zhao286304a2013-09-26 17:25:10 +0000435 case ARM::t2PLDi8:
Evan Cheng780748d2009-07-28 05:48:47 +0000436 return opcode;
437
438 default:
439 break;
440 }
441
442 return 0;
443}
444
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000445bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
446 unsigned FrameReg, int &Offset,
447 const ARMBaseInstrInfo &TII) {
Evan Cheng780748d2009-07-28 05:48:47 +0000448 unsigned Opcode = MI.getOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000449 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng780748d2009-07-28 05:48:47 +0000450 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
451 bool isSub = false;
452
453 // Memory operands in inline assembly always use AddrModeT2_i12.
454 if (Opcode == ARM::INLINEASM)
455 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000456
Evan Cheng780748d2009-07-28 05:48:47 +0000457 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
458 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Chengb972e562009-08-07 00:34:42 +0000459
Jakob Stoklund Olesenbdc17f62010-01-19 21:08:28 +0000460 unsigned PredReg;
461 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng780748d2009-07-28 05:48:47 +0000462 // Turn it into a move.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000463 MI.setDesc(TII.get(ARM::tMOVr));
Evan Cheng780748d2009-07-28 05:48:47 +0000464 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesenbdc17f62010-01-19 21:08:28 +0000465 // Remove offset and remaining explicit predicate operands.
466 do MI.RemoveOperand(FrameRegIdx+1);
Jim Grosbachb98ab912011-06-30 22:10:46 +0000467 while (MI.getNumOperands() > FrameRegIdx+1);
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +0000468 MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI);
Jim Grosbachb98ab912011-06-30 22:10:46 +0000469 AddDefaultPred(MIB);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000470 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000471 }
472
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000473 bool HasCCOut = Opcode != ARM::t2ADDri12;
474
Evan Cheng780748d2009-07-28 05:48:47 +0000475 if (Offset < 0) {
476 Offset = -Offset;
477 isSub = true;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000478 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Chengb972e562009-08-07 00:34:42 +0000479 } else {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000480 MI.setDesc(TII.get(ARM::t2ADDri));
Evan Cheng780748d2009-07-28 05:48:47 +0000481 }
482
483 // Common case: small offset, fits into instruction.
484 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng780748d2009-07-28 05:48:47 +0000485 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
486 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000487 // Add cc_out operand if the original instruction did not have one.
488 if (!HasCCOut)
489 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000490 Offset = 0;
491 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000492 }
493 // Another common case: imm12.
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000494 if (Offset < 4096 &&
495 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000496 unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Evan Chengb972e562009-08-07 00:34:42 +0000497 MI.setDesc(TII.get(NewOpc));
Evan Cheng780748d2009-07-28 05:48:47 +0000498 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
499 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000500 // Remove the cc_out operand.
501 if (HasCCOut)
502 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000503 Offset = 0;
504 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000505 }
506
507 // Otherwise, extract 8 adjacent bits from the immediate into this
508 // t2ADDri/t2SUBri.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000509 unsigned RotAmt = countLeadingZeros<unsigned>(Offset);
Evan Cheng780748d2009-07-28 05:48:47 +0000510 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
511
512 // We will handle these bits from offset, clear them.
513 Offset &= ~ThisImmVal;
514
515 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
516 "Bit extraction didn't work?");
517 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000518 // Add cc_out operand if the original instruction did not have one.
519 if (!HasCCOut)
520 MI.addOperand(MachineOperand::CreateReg(0, false));
521
Evan Cheng780748d2009-07-28 05:48:47 +0000522 } else {
Bob Wilson967bf272009-09-15 17:56:18 +0000523
Bob Wilson5638c362010-02-06 00:24:38 +0000524 // AddrMode4 and AddrMode6 cannot handle any offset.
525 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilson967bf272009-09-15 17:56:18 +0000526 return false;
527
Evan Cheng780748d2009-07-28 05:48:47 +0000528 // AddrModeT2_so cannot handle any offset. If there is no offset
529 // register then we change to an immediate version.
Evan Chengb972e562009-08-07 00:34:42 +0000530 unsigned NewOpc = Opcode;
Evan Cheng780748d2009-07-28 05:48:47 +0000531 if (AddrMode == ARMII::AddrModeT2_so) {
532 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
533 if (OffsetReg != 0) {
534 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000535 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +0000536 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000537
Evan Cheng780748d2009-07-28 05:48:47 +0000538 MI.RemoveOperand(FrameRegIdx+1);
539 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
540 NewOpc = immediateOffsetOpcode(Opcode);
541 AddrMode = ARMII::AddrModeT2_i12;
542 }
543
544 unsigned NumBits = 0;
545 unsigned Scale = 1;
546 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
547 // i8 supports only negative, and i12 supports only positive, so
548 // based on Offset sign convert Opcode to the appropriate
549 // instruction
550 Offset += MI.getOperand(FrameRegIdx+1).getImm();
551 if (Offset < 0) {
552 NewOpc = negativeOffsetOpcode(Opcode);
553 NumBits = 8;
554 isSub = true;
555 Offset = -Offset;
556 } else {
557 NewOpc = positiveOffsetOpcode(Opcode);
558 NumBits = 12;
559 }
Bob Wilson5638c362010-02-06 00:24:38 +0000560 } else if (AddrMode == ARMII::AddrMode5) {
561 // VFP address mode.
562 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
563 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
564 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
565 InstrOffs *= -1;
Evan Cheng780748d2009-07-28 05:48:47 +0000566 NumBits = 8;
567 Scale = 4;
568 Offset += InstrOffs * 4;
569 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
570 if (Offset < 0) {
571 Offset = -Offset;
572 isSub = true;
573 }
Tim Northover798697d2013-04-21 11:57:07 +0000574 } else if (AddrMode == ARMII::AddrModeT2_i8s4) {
575 Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4;
Bob Wilson89e94fc2015-02-23 16:57:19 +0000576 NumBits = 10; // 8 bits scaled by 4
Bob Wilson8e29dec2015-02-24 01:37:31 +0000577 // MCInst operand expects already scaled value.
Tim Northover798697d2013-04-21 11:57:07 +0000578 Scale = 1;
Bob Wilson8e29dec2015-02-24 01:37:31 +0000579 assert((Offset & 3) == 0 && "Can't encode this offset!");
Bob Wilson5638c362010-02-06 00:24:38 +0000580 } else {
581 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng780748d2009-07-28 05:48:47 +0000582 }
583
584 if (NewOpc != Opcode)
585 MI.setDesc(TII.get(NewOpc));
586
587 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
588
589 // Attempt to fold address computation
590 // Common case: small offset, fits into instruction.
591 int ImmedOffset = Offset / Scale;
592 unsigned Mask = (1 << NumBits) - 1;
593 if ((unsigned)Offset <= Mask * Scale) {
594 // Replace the FrameIndex with fp/sp
595 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
596 if (isSub) {
597 if (AddrMode == ARMII::AddrMode5)
598 // FIXME: Not consistent.
599 ImmedOffset |= 1 << NumBits;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000600 else
Evan Cheng780748d2009-07-28 05:48:47 +0000601 ImmedOffset = -ImmedOffset;
602 }
603 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000604 Offset = 0;
605 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000606 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000607
Evan Cheng780748d2009-07-28 05:48:47 +0000608 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwin08309802009-07-28 23:52:33 +0000609 ImmedOffset = ImmedOffset & Mask;
Evan Cheng780748d2009-07-28 05:48:47 +0000610 if (isSub) {
611 if (AddrMode == ARMII::AddrMode5)
612 // FIXME: Not consistent.
613 ImmedOffset |= 1 << NumBits;
Evan Cheng8b9deeb2009-08-03 02:38:06 +0000614 else {
Evan Cheng780748d2009-07-28 05:48:47 +0000615 ImmedOffset = -ImmedOffset;
Evan Cheng8b9deeb2009-08-03 02:38:06 +0000616 if (ImmedOffset == 0)
617 // Change the opcode back if the encoded offset is zero.
618 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
619 }
Evan Cheng780748d2009-07-28 05:48:47 +0000620 }
621 ImmOp.ChangeToImmediate(ImmedOffset);
622 Offset &= ~(Mask*Scale);
623 }
624
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000625 Offset = (isSub) ? -Offset : Offset;
626 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +0000627}
Evan Chenga0746bd2010-06-09 19:26:01 +0000628
Evan Cheng37bb6172010-06-22 01:18:16 +0000629ARMCC::CondCodes
630llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
631 unsigned Opc = MI->getOpcode();
632 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
633 return ARMCC::AL;
Craig Topperf6e7e122012-03-27 07:21:54 +0000634 return getInstrPredicate(MI, PredReg);
Evan Cheng37bb6172010-06-22 01:18:16 +0000635}