blob: 908e15991fe2ba35188bcd592f223a90d221d48f [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/MC/MCStreamer.h"
18#include "llvm/PassManager.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/Target/TargetOptions.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000023using namespace llvm;
24
Hal Finkel96c2d4d2012-06-08 15:38:21 +000025static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000026opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
27 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000028
Hal Finkel174e5902014-03-25 23:29:21 +000029static cl::opt<bool>
30VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
31 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
32
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000033extern "C" void LLVMInitializePowerPCTarget() {
34 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000035 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000036 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000037 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000038}
Douglas Gregor1b731d52009-06-16 20:12:29 +000039
Eric Christopher36448af2014-10-01 20:38:26 +000040static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL, StringRef TT) {
41 std::string FullFS = FS;
42 Triple TargetTriple(TT);
43
44 // Make sure 64-bit features are available when CPUname is generic
45 if (TargetTriple.getArch() == Triple::ppc64 ||
46 TargetTriple.getArch() == Triple::ppc64le) {
47 if (!FullFS.empty())
48 FullFS = "+64bit," + FullFS;
49 else
50 FullFS = "+64bit";
51 }
52
53 if (OL >= CodeGenOpt::Default) {
54 if (!FullFS.empty())
55 FullFS = "+crbits," + FullFS;
56 else
57 FullFS = "+crbits";
58 }
59 return FullFS;
60}
61
62// The FeatureString here is a little subtle. We are modifying the feature string
63// with what are (currently) non-function specific overrides as it goes into the
64// LLVMTargetMachine constructor and then using the stored value in the
65// Subtarget constructor below it.
Eric Christophera475d5c2014-06-11 00:53:17 +000066PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT, StringRef CPU,
67 StringRef FS, const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000068 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher3770cf52014-08-09 04:38:56 +000069 CodeGenOpt::Level OL)
Eric Christopher36448af2014-10-01 20:38:26 +000070 : LLVMTargetMachine(T, TT, CPU, computeFSAdditions(FS, OL, TT), Options, RM,
71 CM, OL),
72 Subtarget(TT, CPU, TargetFS, *this, OL) {
Rafael Espindola227144c2013-05-13 01:16:13 +000073 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +000074}
75
David Blaikiea379b1812011-12-20 02:50:00 +000076void PPC32TargetMachine::anchor() { }
77
Andrew Trick808a7a62012-02-03 05:12:30 +000078PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000079 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000080 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000081 Reloc::Model RM, CodeModel::Model CM,
82 CodeGenOpt::Level OL)
Eric Christopher3770cf52014-08-09 04:38:56 +000083 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000084}
85
David Blaikiea379b1812011-12-20 02:50:00 +000086void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +000087
Andrew Trick808a7a62012-02-03 05:12:30 +000088PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000089 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000090 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000091 Reloc::Model RM, CodeModel::Model CM,
92 CodeGenOpt::Level OL)
Eric Christopher3770cf52014-08-09 04:38:56 +000093 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000094}
95
Misha Brukmanb4402432005-04-21 23:30:14 +000096
Chris Lattner12e97302006-09-04 04:14:57 +000097//===----------------------------------------------------------------------===//
98// Pass Pipeline Configuration
99//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000100
Andrew Trickccb67362012-02-03 05:12:41 +0000101namespace {
102/// PPC Code Generator Pass Configuration Options.
103class PPCPassConfig : public TargetPassConfig {
104public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000105 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
106 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000107
108 PPCTargetMachine &getPPCTargetMachine() const {
109 return getTM<PPCTargetMachine>();
110 }
111
Hal Finkeled6a2852013-04-05 23:29:01 +0000112 const PPCSubtarget &getPPCSubtarget() const {
113 return *getPPCTargetMachine().getSubtargetImpl();
114 }
115
Robin Morisset22129962014-09-23 20:46:49 +0000116 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000117 bool addPreISel() override;
118 bool addILPOpts() override;
119 bool addInstSelector() override;
120 bool addPreRegAlloc() override;
121 bool addPreSched2() override;
122 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000123};
124} // namespace
125
Andrew Trickf8ea1082012-02-04 02:56:59 +0000126TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000127 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000128}
129
Robin Morisset22129962014-09-23 20:46:49 +0000130void PPCPassConfig::addIRPasses() {
131 addPass(createAtomicExpandPass(&getPPCTargetMachine()));
132 TargetPassConfig::addIRPasses();
133}
134
Hal Finkel25c19922013-05-15 21:37:41 +0000135bool PPCPassConfig::addPreISel() {
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000136 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000137 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000138
139 return false;
140}
141
Hal Finkeled6a2852013-04-05 23:29:01 +0000142bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000143 addPass(&EarlyIfConverterID);
144 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000145}
146
Andrew Trickccb67362012-02-03 05:12:41 +0000147bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000148 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000149 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000150
151#ifndef NDEBUG
152 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
153 addPass(createPPCCTRLoopsVerify());
154#endif
155
Eric Christopherd71e4442014-05-22 01:21:35 +0000156 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000157 return false;
158}
159
Hal Finkel174e5902014-03-25 23:29:21 +0000160bool PPCPassConfig::addPreRegAlloc() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000161 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
162 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
163 &PPCVSXFMAMutateID);
Hal Finkel174e5902014-03-25 23:29:21 +0000164 return false;
165}
166
Hal Finkel5711eca2013-04-09 22:58:37 +0000167bool PPCPassConfig::addPreSched2() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000168 addPass(createPPCVSXCopyCleanupPass());
Hal Finkelc6fc9b82014-03-27 23:12:31 +0000169
Hal Finkel5711eca2013-04-09 22:58:37 +0000170 if (getOptLevel() != CodeGenOpt::None)
171 addPass(&IfConverterID);
172
173 return true;
174}
175
Andrew Trickccb67362012-02-03 05:12:41 +0000176bool PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000177 if (getOptLevel() != CodeGenOpt::None)
178 addPass(createPPCEarlyReturnPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000179 // Must run branch selection immediately preceding the asm printer.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000180 addPass(createPPCBranchSelectionPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000181 return false;
182}
183
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000184void PPCTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
185 // Add first the target-independent BasicTTI pass, then our PPC pass. This
186 // allows the PPC pass to delegate to the target independent layer when
187 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +0000188 PM.add(createBasicTargetTransformInfoPass(this));
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000189 PM.add(createPPCTargetTransformInfoPass(this));
190}
191