blob: df42d56d041bc621d75da7d909ae769ba98f77ef [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Simon Dardisba92b032016-09-09 11:06:01 +000026// Floating Point Compare and Branch
27def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>,
28 SDTCisVT<1, i32>,
29 SDTCisVT<2, OtherVT>]>;
30def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
31 SDTCisVT<2, i32>]>;
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000032def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>,
33 SDTCisSameAs<1, 3>]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000034def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000035def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
36 SDTCisVT<1, i32>,
37 SDTCisSameAs<1, 2>]>;
38def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
39 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000040 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000041
Simon Dardisba92b032016-09-09 11:06:01 +000042def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000043def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
44def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Simon Dardisba92b032016-09-09 11:06:01 +000045def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
46 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000047def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
Akira Hatanaka27916972011-04-15 19:52:08 +000048def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
49def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
50 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000051
52// Operand for printing out a condition code.
Simon Dardisba92b032016-09-09 11:06:01 +000053let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
54 def condcode : Operand<i32>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055
Akira Hatanakae2489122011-04-15 21:51:11 +000056//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000058//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000059
Eric Christopher22405e42014-07-10 17:26:51 +000060def IsFP64bit : Predicate<"Subtarget->isFP64bit()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000061 AssemblerPredicate<"FeatureFP64Bit">;
Eric Christopher22405e42014-07-10 17:26:51 +000062def NotFP64bit : Predicate<"!Subtarget->isFP64bit()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000063 AssemblerPredicate<"!FeatureFP64Bit">;
Eric Christopher22405e42014-07-10 17:26:51 +000064def IsSingleFloat : Predicate<"Subtarget->isSingleFloat()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000065 AssemblerPredicate<"FeatureSingleFloat">;
Eric Christopher22405e42014-07-10 17:26:51 +000066def IsNotSingleFloat : Predicate<"!Subtarget->isSingleFloat()">,
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000067 AssemblerPredicate<"!FeatureSingleFloat">;
Eric Christophere8ae3e32015-05-07 23:10:21 +000068def IsNotSoftFloat : Predicate<"!Subtarget->useSoftFloat()">,
Toma Tabacu506cfd02015-05-07 10:29:52 +000069 AssemblerPredicate<"!FeatureSoftFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000070
Daniel Sanders5b864d02014-05-07 14:25:43 +000071//===----------------------------------------------------------------------===//
72// Mips FGR size adjectives.
73// They are mutually exclusive.
74//===----------------------------------------------------------------------===//
75
76class FGR_32 { list<Predicate> FGRPredicates = [NotFP64bit]; }
77class FGR_64 { list<Predicate> FGRPredicates = [IsFP64bit]; }
Toma Tabacu506cfd02015-05-07 10:29:52 +000078class HARDFLOAT { list<Predicate> HardFloatPredicate = [IsNotSoftFloat]; }
Daniel Sanders5b864d02014-05-07 14:25:43 +000079
80//===----------------------------------------------------------------------===//
81
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000082// FP immediate patterns.
83def fpimm0 : PatLeaf<(fpimm), [{
84 return N->isExactlyValue(+0.0);
85}]>;
86
87def fpimm0neg : PatLeaf<(fpimm), [{
88 return N->isExactlyValue(-0.0);
89}]>;
90
Akira Hatanakae2489122011-04-15 21:51:11 +000091//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000092// Instruction Class Templates
93//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000094// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000095//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000096// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000097// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000098// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000099// D32 - double precision in 16 32bit even fp registers
100// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000101//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000102// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +0000103//===----------------------------------------------------------------------===//
Vladimir Medic64828a12013-07-16 10:07:14 +0000104class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000105 SDPatternOperator OpNode= null_frag> :
106 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
107 !strconcat(opstr, "\t$fd, $fs, $ft"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000108 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr>,
109 HARDFLOAT {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000110 let isCommutable = IsComm;
111}
112
113multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
114 SDPatternOperator OpNode = null_frag> {
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000115 def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>, FGR_32;
116 def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin, IsComm, OpNode>, FGR_64 {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000117 string DecoderNamespace = "Mips64";
118 }
119}
120
Vladimir Medic64828a12013-07-16 10:07:14 +0000121class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000122 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
123 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000124 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000125 HARDFLOAT,
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000126 NeverHasSideEffects;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000127
128multiclass ABSS_M<string opstr, InstrItinClass Itin,
129 SDPatternOperator OpNode= null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000130 def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000131 FGR_32;
132 def _D64 : ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>, FGR_64 {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000133 string DecoderNamespace = "Mips64";
134 }
135}
136
137multiclass ROUND_M<string opstr, InstrItinClass Itin> {
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000138 def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>, FGR_32;
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000139 def _D64 : StdMMR6Rel, ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>, FGR_64 {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000140 let DecoderNamespace = "Mips64";
141 }
142}
143
Vladimir Medic64828a12013-07-16 10:07:14 +0000144class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000145 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
146 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000147 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000148
Vladimir Medic64828a12013-07-16 10:07:14 +0000149class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000150 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
151 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000152 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000153
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000154class MTC1_64_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
155 InstrItinClass Itin> :
156 InstSE<(outs DstRC:$fs), (ins DstRC:$fs_in, SrcRC:$rt),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000157 !strconcat(opstr, "\t$rt, $fs"), [], Itin, FrmFR, opstr>, HARDFLOAT {
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000158 // $fs_in is part of a white lie to work around a widespread bug in the FPU
159 // implementation. See expandBuildPairF64 for details.
160 let Constraints = "$fs = $fs_in";
161}
162
Zlatko Buljancba9f802016-07-11 07:41:56 +0000163class LW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
164 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
165 InstSE<(outs RC:$rt), (ins MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000166 [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr>,
167 HARDFLOAT {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000168 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000169 let mayLoad = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000170}
171
Zlatko Buljancba9f802016-07-11 07:41:56 +0000172class SW_FT<string opstr, RegisterOperand RC, DAGOperand MO,
173 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
174 InstSE<(outs), (ins RC:$rt, MO:$addr), !strconcat(opstr, "\t$rt, $addr"),
Toma Tabacu506cfd02015-05-07 10:29:52 +0000175 [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000176 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000177 let mayStore = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000178}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000179
Vladimir Medic64828a12013-07-16 10:07:14 +0000180class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000181 SDPatternOperator OpNode = null_frag> :
182 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
183 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000184 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000185 FrmFR, opstr>, HARDFLOAT;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000186
Vladimir Medic64828a12013-07-16 10:07:14 +0000187class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000188 SDPatternOperator OpNode = null_frag> :
189 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
190 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
191 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
Toma Tabacu506cfd02015-05-07 10:29:52 +0000192 Itin, FrmFR, opstr>, HARDFLOAT;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000193
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000194class LWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000195 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000196 InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000197 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000198 [(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000199 FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000200 let AddedComplexity = 20;
201}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000202
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000203class SWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000204 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000205 InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000206 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000207 [(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin,
Toma Tabacu506cfd02015-05-07 10:29:52 +0000208 FrmFI, opstr>, HARDFLOAT {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000209 let AddedComplexity = 20;
210}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000211
Zoran Jovanovicce024862013-12-20 15:44:08 +0000212class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin,
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000213 SDPatternOperator Op = null_frag, bit DelaySlot = 1> :
Zoran Jovanovicce024862013-12-20 15:44:08 +0000214 InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
Simon Dardisba92b032016-09-09 11:06:01 +0000215 !strconcat(opstr, "\t$fcc, $offset"),
216 [(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin,
217 FrmFI, opstr>, HARDFLOAT {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000218 let isBranch = 1;
219 let isTerminator = 1;
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000220 let hasDelaySlot = DelaySlot;
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000221 let Defs = [AT];
Simon Dardis730fdb72017-01-16 13:55:58 +0000222 let hasFCCRegOperand = 1;
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000223}
224
Simon Dardisba92b032016-09-09 11:06:01 +0000225class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
226 SDPatternOperator OpNode = null_frag> :
227 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
228 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
229 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR,
230 !strconcat("c.$cond.", typestr)>, HARDFLOAT {
231 let Defs = [FCC0];
232 let isCodeGenOnly = 1;
Simon Dardis730fdb72017-01-16 13:55:58 +0000233 let hasFCCRegOperand = 1;
Simon Dardis8efa9792016-09-09 09:22:52 +0000234}
Vladimir Medic64828a12013-07-16 10:07:14 +0000235
Simon Dardis730fdb72017-01-16 13:55:58 +0000236
237// Note: MIPS-IV introduced $fcc1-$fcc7 and renamed FCSR31[23] $fcc0. Rather
238// duplicating the instruction definition for MIPS1 - MIPS3, we expand
239// c.cond.ft if necessary, and reject it after constructing the
240// instruction if the ISA doesn't support it.
Simon Dardisba92b032016-09-09 11:06:01 +0000241class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC,
242 InstrItinClass itin> :
Simon Dardis730fdb72017-01-16 13:55:58 +0000243 InstSE<(outs FCCRegsOpnd:$fcc), (ins RC:$fs, RC:$ft),
244 !strconcat("c.", CondStr, ".", Typestr, "\t$fcc, $fs, $ft"), [], itin,
245 FrmFR>, HARDFLOAT {
246 let isCompare = 1;
247 let hasFCCRegOperand = 1;
248}
249
Simon Dardisba92b032016-09-09 11:06:01 +0000250
Daniel Sandersf28bf762014-08-17 19:47:47 +0000251multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt,
252 InstrItinClass itin> {
Simon Dardis730fdb72017-01-16 13:55:58 +0000253 def C_F_#NAME : MMRel, C_COND_FT<"f", TypeStr, RC, itin>,
254 C_COND_FM<fmt, 0> {
255 let BaseOpcode = "c.f."#NAME;
256 let isCommutable = 1;
257 }
258 def C_UN_#NAME : MMRel, C_COND_FT<"un", TypeStr, RC, itin>,
259 C_COND_FM<fmt, 1> {
260 let BaseOpcode = "c.un."#NAME;
261 let isCommutable = 1;
262 }
263 def C_EQ_#NAME : MMRel, C_COND_FT<"eq", TypeStr, RC, itin>,
264 C_COND_FM<fmt, 2> {
265 let BaseOpcode = "c.eq."#NAME;
266 let isCommutable = 1;
267 }
268 def C_UEQ_#NAME : MMRel, C_COND_FT<"ueq", TypeStr, RC, itin>,
269 C_COND_FM<fmt, 3> {
270 let BaseOpcode = "c.ueq."#NAME;
271 let isCommutable = 1;
272 }
273 def C_OLT_#NAME : MMRel, C_COND_FT<"olt", TypeStr, RC, itin>,
274 C_COND_FM<fmt, 4> {
275 let BaseOpcode = "c.olt."#NAME;
276 }
277 def C_ULT_#NAME : MMRel, C_COND_FT<"ult", TypeStr, RC, itin>,
278 C_COND_FM<fmt, 5> {
279 let BaseOpcode = "c.ult."#NAME;
280 }
281 def C_OLE_#NAME : MMRel, C_COND_FT<"ole", TypeStr, RC, itin>,
282 C_COND_FM<fmt, 6> {
283 let BaseOpcode = "c.ole."#NAME;
284 }
285 def C_ULE_#NAME : MMRel, C_COND_FT<"ule", TypeStr, RC, itin>,
286 C_COND_FM<fmt, 7> {
287 let BaseOpcode = "c.ule."#NAME;
288 }
289 def C_SF_#NAME : MMRel, C_COND_FT<"sf", TypeStr, RC, itin>,
290 C_COND_FM<fmt, 8> {
291 let BaseOpcode = "c.sf."#NAME;
292 let isCommutable = 1;
293 }
294 def C_NGLE_#NAME : MMRel, C_COND_FT<"ngle", TypeStr, RC, itin>,
295 C_COND_FM<fmt, 9> {
296 let BaseOpcode = "c.ngle."#NAME;
297 }
298 def C_SEQ_#NAME : MMRel, C_COND_FT<"seq", TypeStr, RC, itin>,
299 C_COND_FM<fmt, 10> {
300 let BaseOpcode = "c.seq."#NAME;
301 let isCommutable = 1;
302 }
303 def C_NGL_#NAME : MMRel, C_COND_FT<"ngl", TypeStr, RC, itin>,
304 C_COND_FM<fmt, 11> {
305 let BaseOpcode = "c.ngl."#NAME;
306 }
307 def C_LT_#NAME : MMRel, C_COND_FT<"lt", TypeStr, RC, itin>,
308 C_COND_FM<fmt, 12> {
309 let BaseOpcode = "c.lt."#NAME;
310 }
311 def C_NGE_#NAME : MMRel, C_COND_FT<"nge", TypeStr, RC, itin>,
312 C_COND_FM<fmt, 13> {
313 let BaseOpcode = "c.nge."#NAME;
314 }
315 def C_LE_#NAME : MMRel, C_COND_FT<"le", TypeStr, RC, itin>,
316 C_COND_FM<fmt, 14> {
317 let BaseOpcode = "c.le."#NAME;
318 }
319 def C_NGT_#NAME : MMRel, C_COND_FT<"ngt", TypeStr, RC, itin>,
320 C_COND_FM<fmt, 15> {
321 let BaseOpcode = "c.ngt."#NAME;
322 }
Vladimir Medic64828a12013-07-16 10:07:14 +0000323}
324
Simon Dardis730fdb72017-01-16 13:55:58 +0000325let AdditionalPredicates = [NotInMicroMips] in {
Daniel Sandersf28bf762014-08-17 19:47:47 +0000326defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>, ISA_MIPS1_NOT_32R6_64R6;
Simon Dardisba92b032016-09-09 11:06:01 +0000327defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
328 FGR_32;
Vladimir Medic64828a12013-07-16 10:07:14 +0000329let DecoderNamespace = "Mips64" in
Simon Dardisba92b032016-09-09 11:06:01 +0000330defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>, ISA_MIPS1_NOT_32R6_64R6,
331 FGR_64;
Simon Dardis730fdb72017-01-16 13:55:58 +0000332}
Akira Hatanakae2489122011-04-15 21:51:11 +0000333//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000334// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000335//===----------------------------------------------------------------------===//
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000336def ROUND_W_S : MMRel, StdMMR6Rel, ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000337 ABSS_FM<0xc, 16>, ISA_MIPS2;
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000338defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>, ISA_MIPS2;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000339def TRUNC_W_S : MMRel, StdMMR6Rel, ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000340 ABSS_FM<0xd, 16>, ISA_MIPS2;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000341def CEIL_W_S : MMRel, StdMMR6Rel, ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000342 ABSS_FM<0xe, 16>, ISA_MIPS2;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000343def FLOOR_W_S : MMRel, StdMMR6Rel, ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>,
Daniel Sandersd39320c2014-05-08 12:40:48 +0000344 ABSS_FM<0xf, 16>, ISA_MIPS2;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000345def CVT_W_S : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000346 ABSS_FM<0x24, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000347
Daniel Sandersd39320c2014-05-08 12:40:48 +0000348defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>, ISA_MIPS2;
349defm CEIL_W : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>, ISA_MIPS2;
350defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>, ISA_MIPS2;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000351defm CVT_W : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000352
Simon Dardisf45a59f2016-10-05 16:11:01 +0000353let AdditionalPredicates = [NotInMicroMips] in {
354 def RECIP_S : MMRel, ABSS_FT<"recip.s", FGR32Opnd, FGR32Opnd, II_RECIP_S>,
355 ABSS_FM<0b010101, 0x10>, INSN_MIPS4_32R2;
356 def RECIP_D : MMRel, ABSS_FT<"recip.d", FGR64Opnd, FGR64Opnd, II_RECIP_D>,
357 ABSS_FM<0b010101, 0x11>, INSN_MIPS4_32R2;
358 def RSQRT_S : MMRel, ABSS_FT<"rsqrt.s", FGR32Opnd, FGR32Opnd, II_RSQRT_S>,
359 ABSS_FM<0b010110, 0x10>, INSN_MIPS4_32R2;
360 def RSQRT_D : MMRel, ABSS_FT<"rsqrt.d", FGR64Opnd, FGR64Opnd, II_RSQRT_D>,
361 ABSS_FM<0b010110, 0x11>, INSN_MIPS4_32R2;
362}
Daniel Sanders5b864d02014-05-07 14:25:43 +0000363let DecoderNamespace = "Mips64" in {
Hrvoje Vargae51b0e12015-12-01 11:59:21 +0000364 let AdditionalPredicates = [NotInMicroMips] in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000365 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000366 ABSS_FM<0x8, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000367 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000368 ABSS_FM<0x8, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000369 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000370 ABSS_FM<0x9, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000371 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000372 ABSS_FM<0x9, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000373 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000374 ABSS_FM<0xa, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000375 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000376 ABSS_FM<0xa, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000377 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000378 ABSS_FM<0xb, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000379 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000380 ABSS_FM<0xb, 17>, FGR_64;
Zoran Jovanovic7b856822015-09-07 13:01:04 +0000381 }
Akira Hatanakae986a592012-12-13 00:29:29 +0000382}
383
Daniel Sanders555f4c52014-01-21 10:56:23 +0000384def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000385 ABSS_FM<0x20, 20>;
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000386let AdditionalPredicates = [NotInMicroMips] in{
387 def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>,
388 ABSS_FM<0x25, 16>, INSN_MIPS3_32R2;
389 def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>,
390 ABSS_FM<0x25, 17>, INSN_MIPS3_32R2;
391}
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000392
Daniel Sanders5b864d02014-05-07 14:25:43 +0000393def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>,
394 ABSS_FM<0x20, 17>, FGR_32;
395def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>,
396 ABSS_FM<0x21, 20>, FGR_32;
397def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>,
398 ABSS_FM<0x21, 16>, FGR_32;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000399
Daniel Sanders5b864d02014-05-07 14:25:43 +0000400let DecoderNamespace = "Mips64" in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000401 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000402 ABSS_FM<0x20, 17>, FGR_64;
Zoran Jovanovic14f308e2015-09-07 10:31:31 +0000403 let AdditionalPredicates = [NotInMicroMips] in{
404 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>,
405 ABSS_FM<0x20, 21>, FGR_64;
406 }
Daniel Sanders555f4c52014-01-21 10:56:23 +0000407 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000408 ABSS_FM<0x21, 20>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000409 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000410 ABSS_FM<0x21, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000411 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000412 ABSS_FM<0x21, 21>, FGR_64;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000413}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000414
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000415let isPseudo = 1, isCodeGenOnly = 1 in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000416 def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>;
417 def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>;
418 def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
419 def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>;
420 def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000421}
422
Daniel Sandersb282f1f2014-04-09 09:56:43 +0000423def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>,
424 ABSS_FM<0x5, 16>;
425def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>,
426 ABSS_FM<0x7, 16>;
427defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>;
428defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000429
Daniel Sanders1b334172015-10-06 15:17:25 +0000430def FSQRT_S : MMRel, StdMMR6Rel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd,
431 II_SQRT_S, fsqrt>, ABSS_FM<0x4, 16>, ISA_MIPS2;
Daniel Sandersd39320c2014-05-08 12:40:48 +0000432defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>, ISA_MIPS2;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000433
434// The odd-numbered registers are only referenced when doing loads,
435// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000436// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000437// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000438
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000439/// Move Control Registers From/To CPU Registers
Hrvoje Varga846bdb742016-08-04 11:22:52 +0000440let AdditionalPredicates = [NotInMicroMips] in {
441 def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>;
442 def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>;
443}
Daniel Sanders3d345b12014-01-21 15:03:52 +0000444def MFC1 : MMRel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000445 bitconvert>, MFC1_FM<0>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000446def MTC1 : MMRel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000447 bitconvert>, MFC1_FM<4>;
Zlatko Buljan6221be82016-03-31 08:51:24 +0000448let AdditionalPredicates = [NotInMicroMips] in {
449 def MFHC1_D32 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, AFGR64Opnd, II_MFHC1>,
450 MFC1_FM<3>, ISA_MIPS32R2, FGR_32;
451 def MFHC1_D64 : MFC1_FT<"mfhc1", GPR32Opnd, FGR64Opnd, II_MFHC1>,
452 MFC1_FM<3>, ISA_MIPS32R2, FGR_64 {
453 let DecoderNamespace = "Mips64";
454 }
Daniel Sanders24e08fd2014-07-14 12:41:31 +0000455}
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000456let AdditionalPredicates = [NotInMicroMips] in {
457 def MTHC1_D32 : MMRel, StdMMR6Rel, MTC1_64_FT<"mthc1", AFGR64Opnd, GPR32Opnd, II_MTHC1>,
458 MFC1_FM<7>, ISA_MIPS32R2, FGR_32;
459 def MTHC1_D64 : MTC1_64_FT<"mthc1", FGR64Opnd, GPR32Opnd, II_MTHC1>,
460 MFC1_FM<7>, ISA_MIPS32R2, FGR_64 {
461 let DecoderNamespace = "Mips64";
462 }
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000463}
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000464let AdditionalPredicates = [NotInMicroMips] in {
465 def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1,
466 bitconvert>, MFC1_FM<5>, ISA_MIPS3;
Zlatko Buljan6221be82016-03-31 08:51:24 +0000467 def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1,
468 bitconvert>, MFC1_FM<1>, ISA_MIPS3;
Hrvoje Varga2cb74ac2016-03-24 08:02:09 +0000469}
Akira Hatanaka1537e292011-11-07 21:32:58 +0000470
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000471def FMOV_S : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000472 ABSS_FM<0x6, 16>;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000473def FMOV_D32 : MMRel, ABSS_FT<"mov.d", AFGR64Opnd, AFGR64Opnd, II_MOV_D>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000474 ABSS_FM<0x6, 17>, FGR_32;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000475def FMOV_D64 : ABSS_FT<"mov.d", FGR64Opnd, FGR64Opnd, II_MOV_D>,
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000476 ABSS_FM<0x6, 17>, FGR_64 {
Vladimir Medic64828a12013-07-16 10:07:14 +0000477 let DecoderNamespace = "Mips64";
Akira Hatanaka71928e62012-04-17 18:03:21 +0000478}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000479
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000480/// Floating Point Memory Instructions
Zlatko Buljancba9f802016-07-11 07:41:56 +0000481let AdditionalPredicates = [NotInMicroMips] in {
482 def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, mem_simm16, II_LWC1, load>,
483 LW_FM<0x31>;
484 def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, mem_simm16, II_SWC1, store>,
485 LW_FM<0x39>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000486}
Hrvoje Vargacf6a7812016-05-12 12:46:06 +0000487
Zlatko Buljancba9f802016-07-11 07:41:56 +0000488let DecoderNamespace = "Mips64", AdditionalPredicates = [NotInMicroMips] in {
489 def LDC164 : StdMMR6Rel, LW_FT<"ldc1", FGR64Opnd, mem_simm16, II_LDC1, load>,
490 LW_FM<0x35>, ISA_MIPS2, FGR_64 {
491 let BaseOpcode = "LDC164";
492 }
493 def SDC164 : StdMMR6Rel, SW_FT<"sdc1", FGR64Opnd, mem_simm16, II_SDC1, store>,
494 LW_FM<0x3d>, ISA_MIPS2, FGR_64;
495}
496
497let AdditionalPredicates = [NotInMicroMips] in {
498 def LDC1 : MMRel, StdMMR6Rel, LW_FT<"ldc1", AFGR64Opnd, mem_simm16, II_LDC1,
499 load>, LW_FM<0x35>, ISA_MIPS2, FGR_32 {
500 let BaseOpcode = "LDC132";
501 }
502 def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, mem_simm16, II_SDC1, store>,
503 LW_FM<0x3d>, ISA_MIPS2, FGR_32;
504}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000505
Akira Hatanaka330d9012012-02-28 02:55:02 +0000506// Indexed loads and stores.
Petar Jovanovic97250162014-02-05 17:19:30 +0000507// Base register + offset register addressing mode (indicated by "x" in the
508// instruction mnemonic) is disallowed under NaCl.
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000509let AdditionalPredicates = [IsNotNaCl] in {
510 def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000511 INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000512 def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000513 INSN_MIPS4_32R2_NOT_32R6_64R6;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000514}
515
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000516let AdditionalPredicates = [NotInMicroMips, IsNotNaCl] in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000517 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000518 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000519 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000520 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000521}
522
Daniel Sanders94eda2e2014-05-12 11:56:16 +0000523let DecoderNamespace="Mips64" in {
Daniel Sanders5b864d02014-05-07 14:25:43 +0000524 def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000525 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000526 def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000527 INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000528}
529
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000530// Load/store doubleword indexed unaligned.
Daniel Sanders5b864d02014-05-07 14:25:43 +0000531let AdditionalPredicates = [IsNotNaCl] in {
532 def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000533 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000534 def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000535 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000536}
537
Daniel Sanders5b864d02014-05-07 14:25:43 +0000538let DecoderNamespace="Mips64" in {
Daniel Sanders07cdea22014-05-12 12:52:44 +0000539 def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000540 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders07cdea22014-05-12 12:52:44 +0000541 def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
Daniel Sandersfd61fd32014-06-12 14:19:28 +0000542 INSN_MIPS5_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000543}
544
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000545/// Floating-point Aritmetic
Daniel Sanders4bf60782014-01-21 12:38:07 +0000546def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000547 ADDS_FM<0x00, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000548defm FADD : ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000549def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000550 ADDS_FM<0x03, 16>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000551defm FDIV : ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000552def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000553 ADDS_FM<0x02, 16>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000554defm FMUL : ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000555def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000556 ADDS_FM<0x01, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000557defm FSUB : ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000558
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000559def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000560 MADDS_FM<4, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000561def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000562 MADDS_FM<5, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000563
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000564let AdditionalPredicates = [NoNaNsFPMath] in {
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000565 def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000566 MADDS_FM<6, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000567 def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000568 MADDS_FM<7, 0>, INSN_MIPS4_32R2_NOT_32R6_64R6;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000569}
570
Daniel Sanders5b864d02014-05-07 14:25:43 +0000571def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000572 MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders5b864d02014-05-07 14:25:43 +0000573def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000574 MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000575
Daniel Sanders5b864d02014-05-07 14:25:43 +0000576let AdditionalPredicates = [NoNaNsFPMath] in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000577 def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000578 MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000579 def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000580 MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_32;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000581}
582
Vladimir Medicbcb74672015-02-25 15:24:37 +0000583let DecoderNamespace = "Mips64" in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000584 def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000585 MADDS_FM<4, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000586 def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000587 MADDS_FM<5, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000588}
589
Daniel Sanders5b864d02014-05-07 14:25:43 +0000590let AdditionalPredicates = [NoNaNsFPMath],
Vladimir Medicbcb74672015-02-25 15:24:37 +0000591 DecoderNamespace = "Mips64" in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000592 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000593 MADDS_FM<6, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000594 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>,
Vladimir Medicbcb74672015-02-25 15:24:37 +0000595 MADDS_FM<7, 1>, INSN_MIPS4_32R2_NOT_32R6_64R6, FGR_64;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000596}
597
Akira Hatanakae2489122011-04-15 21:51:11 +0000598//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000599// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000600//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000601// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000602// They must be kept in synch.
603def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
604def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000605
Daniel Sanders86cce702015-09-22 13:36:28 +0000606def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, II_BC1F, MIPS_BRANCH_F>,
Daniel Sanders3d3ea532014-06-12 15:00:17 +0000607 BC1F_FM<0, 0>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sanders86cce702015-09-22 13:36:28 +0000608def BC1FL : MMRel, BC1F_FT<"bc1fl", brtarget, II_BC1FL, MIPS_BRANCH_F, 0>,
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000609 BC1F_FM<1, 0>, ISA_MIPS2_NOT_32R6_64R6;
Daniel Sanders86cce702015-09-22 13:36:28 +0000610def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, II_BC1T, MIPS_BRANCH_T>,
Daniel Sanders3d3ea532014-06-12 15:00:17 +0000611 BC1F_FM<0, 1>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sanders86cce702015-09-22 13:36:28 +0000612def BC1TL : MMRel, BC1F_FT<"bc1tl", brtarget, II_BC1TL, MIPS_BRANCH_T, 0>,
Vasileios Kalintiris238692b2014-10-17 14:08:28 +0000613 BC1F_FM<1, 1>, ISA_MIPS2_NOT_32R6_64R6;
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000614
Simon Dardisba92b032016-09-09 11:06:01 +0000615/// Floating Point Compare
Simon Dardis8efa9792016-09-09 09:22:52 +0000616let AdditionalPredicates = [NotInMicroMips] in {
Simon Dardisba92b032016-09-09 11:06:01 +0000617 def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000618 ISA_MIPS1_NOT_32R6_64R6 {
619
620 // FIXME: This is a required to work around the fact that these instructions
621 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
622 // fcc register set is used directly.
623 bits<3> fcc = 0;
624 }
Simon Dardisba92b032016-09-09 11:06:01 +0000625 def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000626 ISA_MIPS1_NOT_32R6_64R6, FGR_32 {
627 // FIXME: This is a required to work around the fact that these instructions
628 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
629 // fcc register set is used directly.
630 bits<3> fcc = 0;
631 }
Simon Dardis8efa9792016-09-09 09:22:52 +0000632}
Simon Dardisba92b032016-09-09 11:06:01 +0000633let DecoderNamespace = "Mips64" in
634def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Simon Dardis730fdb72017-01-16 13:55:58 +0000635 ISA_MIPS1_NOT_32R6_64R6, FGR_64 {
636 // FIXME: This is a required to work around the fact that thiese instructions
637 // only use $fcc0. Ideally, MipsFPCmp nodes could be removed and the
638 // fcc register set is used directly.
639 bits<3> fcc = 0;
640}
Akira Hatanakaa5352702011-03-31 18:26:17 +0000641
Akira Hatanakae2489122011-04-15 21:51:11 +0000642//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000643// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000644//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000645
Akira Hatanaka27916972011-04-15 19:52:08 +0000646// This pseudo instr gets expanded into 2 mtc1 instrs after register
647// allocation.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000648class BuildPairF64Base<RegisterOperand RO> :
649 PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi),
Simon Dardise661e522016-06-14 09:35:29 +0000650 [(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))],
651 II_MTC1>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000652
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000653def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
654def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
Akira Hatanaka27916972011-04-15 19:52:08 +0000655
656// This pseudo instr gets expanded into 2 mfc1 instrs after register
657// allocation.
658// if n is 0, lower part of src is extracted.
659// if n is 1, higher part of src is extracted.
Simon Dardise661e522016-06-14 09:35:29 +0000660// This node has associated scheduling information as the pre RA scheduler
661// asserts otherwise.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000662class ExtractElementF64Base<RegisterOperand RO> :
663 PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n),
Simon Dardise661e522016-06-14 09:35:29 +0000664 [(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))],
665 II_MFC1>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000666
Toma Tabacu8b3345b2015-05-08 12:15:04 +0000667def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>, FGR_32, HARDFLOAT;
668def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>, FGR_64, HARDFLOAT;
Akira Hatanaka27916972011-04-15 19:52:08 +0000669
Zoran Jovanovicd665a662016-02-22 16:00:23 +0000670def PseudoTRUNC_W_S : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
671 (ins FGR32Opnd:$fs, GPR32Opnd:$rs),
672 "trunc.w.s\t$fd, $fs, $rs">;
673
674def PseudoTRUNC_W_D32 : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
675 (ins AFGR64Opnd:$fs, GPR32Opnd:$rs),
676 "trunc.w.d\t$fd, $fs, $rs">,
677 FGR_32, HARDFLOAT;
678
679def PseudoTRUNC_W_D : MipsAsmPseudoInst<(outs FGR32Opnd:$fd),
680 (ins FGR64Opnd:$fs, GPR32Opnd:$rs),
681 "trunc.w.d\t$fd, $fs, $rs">,
682 FGR_64, HARDFLOAT;
683
Akira Hatanakae2489122011-04-15 21:51:11 +0000684//===----------------------------------------------------------------------===//
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000685// InstAliases.
686//===----------------------------------------------------------------------===//
Simon Dardisac96ec72016-08-17 14:45:09 +0000687def : MipsInstAlias
688 <"s.s $fd, $addr", (SWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
689 ISA_MIPS2, HARDFLOAT;
690def : MipsInstAlias
691 <"s.d $fd, $addr", (SDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
692 FGR_32, ISA_MIPS2, HARDFLOAT;
693def : MipsInstAlias
694 <"s.d $fd, $addr", (SDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
695 FGR_64, ISA_MIPS2, HARDFLOAT;
696
697def : MipsInstAlias
698 <"l.s $fd, $addr", (LWC1 FGR32Opnd:$fd, mem_simm16:$addr), 0>,
699 ISA_MIPS2, HARDFLOAT;
700def : MipsInstAlias
701 <"l.d $fd, $addr", (LDC1 AFGR64Opnd:$fd, mem_simm16:$addr), 0>,
702 FGR_32, ISA_MIPS2, HARDFLOAT;
703def : MipsInstAlias
704 <"l.d $fd, $addr", (LDC164 FGR64Opnd:$fd, mem_simm16:$addr), 0>,
705 FGR_64, ISA_MIPS2, HARDFLOAT;
Simon Dardis730fdb72017-01-16 13:55:58 +0000706
707multiclass C_COND_ALIASES<string TypeStr, RegisterOperand RC> {
708 def : MipsInstAlias<!strconcat("c.f.", TypeStr, " $fs, $ft"),
709 (!cast<Instruction>("C_F_"#NAME) FCC0,
710 RC:$fs, RC:$ft), 1>;
711 def : MipsInstAlias<!strconcat("c.un.", TypeStr, " $fs, $ft"),
712 (!cast<Instruction>("C_UN_"#NAME) FCC0,
713 RC:$fs, RC:$ft), 1>;
714 def : MipsInstAlias<!strconcat("c.eq.", TypeStr, " $fs, $ft"),
715 (!cast<Instruction>("C_EQ_"#NAME) FCC0,
716 RC:$fs, RC:$ft), 1>;
717 def : MipsInstAlias<!strconcat("c.ueq.", TypeStr, " $fs, $ft"),
718 (!cast<Instruction>("C_UEQ_"#NAME) FCC0,
719 RC:$fs, RC:$ft), 1>;
720 def : MipsInstAlias<!strconcat("c.olt.", TypeStr, " $fs, $ft"),
721 (!cast<Instruction>("C_OLT_"#NAME) FCC0,
722 RC:$fs, RC:$ft), 1>;
723 def : MipsInstAlias<!strconcat("c.ult.", TypeStr, " $fs, $ft"),
724 (!cast<Instruction>("C_ULT_"#NAME) FCC0,
725 RC:$fs, RC:$ft), 1>;
726 def : MipsInstAlias<!strconcat("c.ole.", TypeStr, " $fs, $ft"),
727 (!cast<Instruction>("C_OLE_"#NAME) FCC0,
728 RC:$fs, RC:$ft), 1>;
729 def : MipsInstAlias<!strconcat("c.ule.", TypeStr, " $fs, $ft"),
730 (!cast<Instruction>("C_ULE_"#NAME) FCC0,
731 RC:$fs, RC:$ft), 1>;
732 def : MipsInstAlias<!strconcat("c.sf.", TypeStr, " $fs, $ft"),
733 (!cast<Instruction>("C_SF_"#NAME) FCC0,
734 RC:$fs, RC:$ft), 1>;
735 def : MipsInstAlias<!strconcat("c.ngle.", TypeStr, " $fs, $ft"),
736 (!cast<Instruction>("C_NGLE_"#NAME) FCC0,
737 RC:$fs, RC:$ft), 1>;
738 def : MipsInstAlias<!strconcat("c.seq.", TypeStr, " $fs, $ft"),
739 (!cast<Instruction>("C_SEQ_"#NAME) FCC0,
740 RC:$fs, RC:$ft), 1>;
741 def : MipsInstAlias<!strconcat("c.ngl.", TypeStr, " $fs, $ft"),
742 (!cast<Instruction>("C_NGL_"#NAME) FCC0,
743 RC:$fs, RC:$ft), 1>;
744 def : MipsInstAlias<!strconcat("c.lt.", TypeStr, " $fs, $ft"),
745 (!cast<Instruction>("C_LT_"#NAME) FCC0,
746 RC:$fs, RC:$ft), 1>;
747 def : MipsInstAlias<!strconcat("c.nge.", TypeStr, " $fs, $ft"),
748 (!cast<Instruction>("C_NGE_"#NAME) FCC0,
749 RC:$fs, RC:$ft), 1>;
750 def : MipsInstAlias<!strconcat("c.le.", TypeStr, " $fs, $ft"),
751 (!cast<Instruction>("C_LE_"#NAME) FCC0,
752 RC:$fs, RC:$ft), 1>;
753 def : MipsInstAlias<!strconcat("c.ngt.", TypeStr, " $fs, $ft"),
754 (!cast<Instruction>("C_NGT_"#NAME) FCC0,
755 RC:$fs, RC:$ft), 1>;
756}
757
758multiclass BC1_ALIASES<Instruction BCTrue, string BCTrueString,
759 Instruction BCFalse, string BCFalseString> {
760 def : MipsInstAlias<!strconcat(BCTrueString, " $offset"),
761 (BCTrue FCC0, brtarget:$offset), 1>;
762
763 def : MipsInstAlias<!strconcat(BCFalseString, " $offset"),
764 (BCFalse FCC0, brtarget:$offset), 1>;
765}
766
767let AdditionalPredicates = [NotInMicroMips] in {
768 defm S : C_COND_ALIASES<"s", FGR32Opnd>, HARDFLOAT,
769 ISA_MIPS1_NOT_32R6_64R6;
770 defm D32 : C_COND_ALIASES<"d", AFGR64Opnd>, HARDFLOAT,
771 ISA_MIPS1_NOT_32R6_64R6, FGR_32;
772 defm D64 : C_COND_ALIASES<"d", FGR64Opnd>, HARDFLOAT,
773 ISA_MIPS1_NOT_32R6_64R6, FGR_64;
774
775 defm : BC1_ALIASES<BC1T, "bc1t", BC1F, "bc1f">, ISA_MIPS1_NOT_32R6_64R6,
776 HARDFLOAT;
777 defm : BC1_ALIASES<BC1TL, "bc1tl", BC1FL, "bc1fl">, ISA_MIPS2_NOT_32R6_64R6,
778 HARDFLOAT;
779}
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000780//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000781// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000782//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000783def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
784def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000785
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000786def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)),
787 (PseudoCVT_S_W GPR32Opnd:$src)>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000788def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
789 (TRUNC_W_S FGR32Opnd:$src)>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000790
Daniel Sanders5b864d02014-05-07 14:25:43 +0000791def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
792 (PseudoCVT_D32_W GPR32Opnd:$src)>, FGR_32;
793def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src),
794 (TRUNC_W_D32 AFGR64Opnd:$src)>, FGR_32;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000795def : MipsPat<(f32 (fpround AFGR64Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000796 (CVT_S_D32 AFGR64Opnd:$src)>, FGR_32;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000797def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000798 (CVT_D32_S FGR32Opnd:$src)>, FGR_32;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000799
Daniel Sanders5b864d02014-05-07 14:25:43 +0000800def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>, FGR_64;
801def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000802
Daniel Sanders5b864d02014-05-07 14:25:43 +0000803def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
804 (PseudoCVT_D64_W GPR32Opnd:$src)>, FGR_64;
805def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)),
806 (EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>, FGR_64;
807def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)),
808 (PseudoCVT_D64_L GPR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000809
Daniel Sanders5b864d02014-05-07 14:25:43 +0000810def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
811 (TRUNC_W_D64 FGR64Opnd:$src)>, FGR_64;
812def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
813 (TRUNC_L_S FGR32Opnd:$src)>, FGR_64;
814def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
815 (TRUNC_L_D64 FGR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000816
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000817def : MipsPat<(f32 (fpround FGR64Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000818 (CVT_S_D64 FGR64Opnd:$src)>, FGR_64;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000819def : MipsPat<(f64 (fpextend FGR32Opnd:$src)),
Daniel Sanders5b864d02014-05-07 14:25:43 +0000820 (CVT_D64_S FGR32Opnd:$src)>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000821
Akira Hatanakab1457302013-03-30 02:01:48 +0000822// Patterns for loads/stores with a reg+imm operand.
Zlatko Buljancba9f802016-07-11 07:41:56 +0000823let AdditionalPredicates = [NotInMicroMips] in {
824 let AddedComplexity = 40 in {
825 def : LoadRegImmPat<LWC1, f32, load>;
826 def : StoreRegImmPat<SWC1, f32>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000827
Zlatko Buljancba9f802016-07-11 07:41:56 +0000828 def : LoadRegImmPat<LDC164, f64, load>, FGR_64;
829 def : StoreRegImmPat<SDC164, f64>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000830
Zlatko Buljancba9f802016-07-11 07:41:56 +0000831 def : LoadRegImmPat<LDC1, f64, load>, FGR_32;
832 def : StoreRegImmPat<SDC1, f64>, FGR_32;
833 }
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000834}