blob: 14385edb1474416de9c418c35b874dfe25d10083 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86CodeEmitter.cpp - Convert X86 code to machine code -------------===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner787a9de2002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnerd02c9eb2004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner787a9de2002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "x86-emitter"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "X86.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000017#include "X86InstrInfo.h"
Evan Cheng880b0802008-01-05 02:26:58 +000018#include "X86JITInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "X86Relocations.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000020#include "X86Subtarget.h"
Chris Lattner787a9de2002-12-02 21:24:12 +000021#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +000023#include "llvm/CodeGen/JITCodeEmitter.h"
Chris Lattnerd24f6332002-12-28 20:24:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattnerdb31bba2002-12-02 21:44:34 +000025#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray21ad4942008-02-13 18:39:37 +000026#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner45259762003-12-20 10:20:19 +000027#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/LLVMContext.h"
Daniel Dunbar981a71c2009-08-27 08:12:55 +000029#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar73da11e2009-08-31 08:08:38 +000030#include "llvm/MC/MCExpr.h"
Daniel Dunbar981a71c2009-08-27 08:12:55 +000031#include "llvm/MC/MCInst.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/PassManager.h"
Evan Cheng77c8da72008-03-14 07:13:42 +000033#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +000035#include "llvm/Support/raw_ostream.h"
Evan Cheng5caed8a2006-02-18 00:57:10 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner2e7416c2003-12-12 07:11:18 +000037using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000038
Chris Lattner1ef9cd42006-12-19 22:59:26 +000039STATISTIC(NumEmitted, "Number of machine instructions emitted");
Chris Lattner3bb2a002003-06-01 23:23:50 +000040
Chris Lattner3bb2a002003-06-01 23:23:50 +000041namespace {
Chris Lattner10f605c2009-08-16 02:45:18 +000042 template<class CodeEmitter>
Nick Lewycky02d5f772009-10-25 06:33:48 +000043 class Emitter : public MachineFunctionPass {
Chris Lattnerd24f6332002-12-28 20:24:48 +000044 const X86InstrInfo *II;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000045 const DataLayout *TD;
Dan Gohmaneabd6472008-05-14 01:58:56 +000046 X86TargetMachine &TM;
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +000047 CodeEmitter &MCE;
Chris Lattner34adc8d2010-03-14 01:41:15 +000048 MachineModuleInfo *MMI;
Evan Cheng880b0802008-01-05 02:26:58 +000049 intptr_t PICBaseOffset;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000050 bool Is64BitMode;
Evan Cheng345a00b2007-12-22 09:40:20 +000051 bool IsPIC;
Chris Lattner8052f802002-12-03 06:34:06 +000052 public:
Devang Patel8c78a0b2007-05-03 01:11:54 +000053 static char ID;
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +000054 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Jakub Staszak33938022012-05-01 23:04:38 +000055 : MachineFunctionPass(ID), II(0), TD(0), TM(tm),
Bill Wendling52ca4472013-06-07 20:59:31 +000056 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
57 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Chris Lattner787a9de2002-12-02 21:24:12 +000058
Chris Lattnerd24f6332002-12-28 20:24:48 +000059 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattnerdb31bba2002-12-02 21:44:34 +000060
Chris Lattnerd06650a2002-12-15 21:13:40 +000061 virtual const char *getPassName() const {
62 return "X86 Machine Code Emitter";
63 }
64
Pete Cooperf76b5fe2012-04-30 03:56:44 +000065 void emitOpcodePrefix(uint64_t TSFlags, int MemOperand,
66 const MachineInstr &MI,
67 const MCInstrDesc *Desc) const;
68
69 void emitVEXOpcodePrefix(uint64_t TSFlags, int MemOperand,
70 const MachineInstr &MI,
71 const MCInstrDesc *Desc) const;
72
73 void emitSegmentOverridePrefix(uint64_t TSFlags,
74 int MemOperand,
75 const MachineInstr &MI) const;
76
Evan Cheng6cc775f2011-06-28 19:10:37 +000077 void emitInstruction(MachineInstr &MI, const MCInstrDesc *Desc);
Jakub Staszak33938022012-05-01 23:04:38 +000078
Nicolas Geoffray21ad4942008-02-13 18:39:37 +000079 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman82e72322009-07-31 23:44:16 +000080 AU.setPreservesAll();
Nicolas Geoffray21ad4942008-02-13 18:39:37 +000081 AU.addRequired<MachineModuleInfo>();
82 MachineFunctionPass::getAnalysisUsage(AU);
83 }
Alkis Evlogimenos508b4592004-03-09 03:34:53 +000084
Chris Lattner8052f802002-12-03 06:34:06 +000085 private:
Nate Begeman4ca2ea52006-04-22 18:53:45 +000086 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Dan Gohmanbcaf6812010-04-15 01:51:59 +000087 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Dan Gohman712886f2008-10-24 01:57:54 +000088 intptr_t Disp = 0, intptr_t PCAdj = 0,
Jeffrey Yasskin10d36042009-11-16 22:41:33 +000089 bool Indirect = false);
Evan Cheng563fcc32008-01-03 02:56:28 +000090 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman712886f2008-10-24 01:57:54 +000091 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Cheng563fcc32008-01-03 02:56:28 +000092 intptr_t PCAdj = 0);
Evan Cheng345a00b2007-12-22 09:40:20 +000093 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng563fcc32008-01-03 02:56:28 +000094 intptr_t PCAdj = 0);
Chris Lattner3bb2a002003-06-01 23:23:50 +000095
Evan Cheng11b0a5d2006-09-08 06:48:29 +000096 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +000097 intptr_t Adj = 0, bool IsPCRel = true);
Chris Lattner2aef59f2006-05-04 00:42:08 +000098
Chris Lattner8052f802002-12-03 06:34:06 +000099 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng27c37022008-10-17 17:14:20 +0000100 void emitRegModRMByte(unsigned RegOpcodeField);
Chris Lattner8052f802002-12-03 06:34:06 +0000101 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000102 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattner8052f802002-12-03 06:34:06 +0000103
104 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000105 unsigned Op, unsigned RegOpcodeField,
Evan Cheng345a00b2007-12-22 09:40:20 +0000106 intptr_t PCAdj = 0);
Michael Liaof54249b2012-10-04 19:50:43 +0000107
108 unsigned getX86RegNum(unsigned RegNo) const {
109 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
110 return TRI->getEncodingValue(RegNo) & 0x7;
111 }
112
113 unsigned char getVEXRegisterEncoding(const MachineInstr &MI,
114 unsigned OpNum) const;
Chris Lattner787a9de2002-12-02 21:24:12 +0000115 };
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000116
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000117template<class CodeEmitter>
118 char Emitter<CodeEmitter>::ID = 0;
Chris Lattner10f605c2009-08-16 02:45:18 +0000119} // end anonymous namespace.
Chris Lattner787a9de2002-12-02 21:24:12 +0000120
Chris Lattnerd8312092005-07-11 05:17:48 +0000121/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Eli Bendersky530a3bc52013-02-05 16:53:11 +0000122/// to the specified JITCodeEmitter object.
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000123FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
124 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000125 return new Emitter<JITCodeEmitter>(TM, JCE);
Chris Lattner787a9de2002-12-02 21:24:12 +0000126}
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000127
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000128template<class CodeEmitter>
129bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner34adc8d2010-03-14 01:41:15 +0000130 MMI = &getAnalysis<MachineModuleInfo>();
131 MCE.setModuleInfo(MMI);
Jakub Staszak33938022012-05-01 23:04:38 +0000132
Dan Gohmaneabd6472008-05-14 01:58:56 +0000133 II = TM.getInstrInfo();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000134 TD = TM.getDataLayout();
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000135 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng974722b2008-05-20 01:56:59 +0000136 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Jakub Staszak33938022012-05-01 23:04:38 +0000137
Chris Lattnerc9aa3712006-05-02 18:27:26 +0000138 do {
Craig Toppera538d832012-08-22 06:07:19 +0000139 DEBUG(dbgs() << "JITTing function '" << MF.getName() << "'\n");
Chris Lattnerc9aa3712006-05-02 18:27:26 +0000140 MCE.startFunction(MF);
Jakub Staszak33938022012-05-01 23:04:38 +0000141 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Chris Lattner9e689422006-05-03 17:21:32 +0000142 MBB != E; ++MBB) {
143 MCE.StartMachineBasicBlock(MBB);
Chris Lattner8eeb5012010-10-08 23:54:01 +0000144 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Evan Chengf55b7382008-01-05 00:41:47 +0000145 I != E; ++I) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000146 const MCInstrDesc &Desc = I->getDesc();
Chris Lattner03ad8852008-01-07 07:27:27 +0000147 emitInstruction(*I, &Desc);
Evan Chengf55b7382008-01-05 00:41:47 +0000148 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner03ad8852008-01-07 07:27:27 +0000149 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Chengf55b7382008-01-05 00:41:47 +0000150 emitInstruction(*I, &II->get(X86::POP32r));
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000151 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengf55b7382008-01-05 00:41:47 +0000152 }
Chris Lattner9e689422006-05-03 17:21:32 +0000153 }
Chris Lattnerc9aa3712006-05-02 18:27:26 +0000154 } while (MCE.finishFunction(MF));
Chris Lattner3bb2a002003-06-01 23:23:50 +0000155
Chris Lattnerdb31bba2002-12-02 21:44:34 +0000156 return false;
157}
158
Chris Lattner083be4d2010-07-22 21:05:13 +0000159/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
160/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
161/// size, and 3) use of X86-64 extended registers.
162static unsigned determineREX(const MachineInstr &MI) {
163 unsigned REX = 0;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000164 const MCInstrDesc &Desc = MI.getDesc();
Jakub Staszak33938022012-05-01 23:04:38 +0000165
Chris Lattner083be4d2010-07-22 21:05:13 +0000166 // Pseudo instructions do not need REX prefix byte.
167 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
168 return 0;
169 if (Desc.TSFlags & X86II::REX_W)
170 REX |= 1 << 3;
Jakub Staszak33938022012-05-01 23:04:38 +0000171
Chris Lattner083be4d2010-07-22 21:05:13 +0000172 unsigned NumOps = Desc.getNumOperands();
173 if (NumOps) {
174 bool isTwoAddr = NumOps > 1 &&
Craig Topper9fc5c812012-05-23 03:59:53 +0000175 Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1;
Jakub Staszak33938022012-05-01 23:04:38 +0000176
Chris Lattner083be4d2010-07-22 21:05:13 +0000177 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
178 unsigned i = isTwoAddr ? 1 : 0;
179 for (unsigned e = NumOps; i != e; ++i) {
180 const MachineOperand& MO = MI.getOperand(i);
181 if (MO.isReg()) {
182 unsigned Reg = MO.getReg();
Evan Cheng7e763d82011-07-25 18:43:53 +0000183 if (X86II::isX86_64NonExtLowByteReg(Reg))
Chris Lattner083be4d2010-07-22 21:05:13 +0000184 REX |= 0x40;
185 }
186 }
Jakub Staszak33938022012-05-01 23:04:38 +0000187
Chris Lattner083be4d2010-07-22 21:05:13 +0000188 switch (Desc.TSFlags & X86II::FormMask) {
189 case X86II::MRMInitReg:
190 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
191 REX |= (1 << 0) | (1 << 2);
192 break;
193 case X86II::MRMSrcReg: {
194 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
195 REX |= 1 << 2;
196 i = isTwoAddr ? 2 : 1;
197 for (unsigned e = NumOps; i != e; ++i) {
198 const MachineOperand& MO = MI.getOperand(i);
199 if (X86InstrInfo::isX86_64ExtendedReg(MO))
200 REX |= 1 << 0;
201 }
202 break;
203 }
204 case X86II::MRMSrcMem: {
205 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
206 REX |= 1 << 2;
207 unsigned Bit = 0;
208 i = isTwoAddr ? 2 : 1;
209 for (; i != NumOps; ++i) {
210 const MachineOperand& MO = MI.getOperand(i);
211 if (MO.isReg()) {
212 if (X86InstrInfo::isX86_64ExtendedReg(MO))
213 REX |= 1 << Bit;
214 Bit++;
215 }
216 }
217 break;
218 }
219 case X86II::MRM0m: case X86II::MRM1m:
220 case X86II::MRM2m: case X86II::MRM3m:
221 case X86II::MRM4m: case X86II::MRM5m:
222 case X86II::MRM6m: case X86II::MRM7m:
223 case X86II::MRMDestMem: {
224 unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands);
225 i = isTwoAddr ? 1 : 0;
226 if (NumOps > e && X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(e)))
227 REX |= 1 << 2;
228 unsigned Bit = 0;
229 for (; i != e; ++i) {
230 const MachineOperand& MO = MI.getOperand(i);
231 if (MO.isReg()) {
232 if (X86InstrInfo::isX86_64ExtendedReg(MO))
233 REX |= 1 << Bit;
234 Bit++;
235 }
236 }
237 break;
238 }
239 default: {
240 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
241 REX |= 1 << 0;
242 i = isTwoAddr ? 2 : 1;
243 for (unsigned e = NumOps; i != e; ++i) {
244 const MachineOperand& MO = MI.getOperand(i);
245 if (X86InstrInfo::isX86_64ExtendedReg(MO))
246 REX |= 1 << 2;
247 }
248 break;
249 }
250 }
251 }
252 return REX;
253}
254
255
Chris Lattner1d8ee1f2006-05-03 17:10:41 +0000256/// emitPCRelativeBlockAddress - This method keeps track of the information
257/// necessary to resolve the address of this block later and emits a dummy
258/// value.
Chris Lattner3bb2a002003-06-01 23:23:50 +0000259///
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000260template<class CodeEmitter>
261void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattner1d8ee1f2006-05-03 17:10:41 +0000262 // Remember where this reference was and where it is to so we can
263 // deal with it later.
Evan Cheng78bf1072006-07-27 18:21:10 +0000264 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
265 X86::reloc_pcrel_word, MBB));
Chris Lattner1d8ee1f2006-05-03 17:10:41 +0000266 MCE.emitWordLE(0);
Chris Lattner3bb2a002003-06-01 23:23:50 +0000267}
268
Chris Lattner3bb2a002003-06-01 23:23:50 +0000269/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000270/// this is part of a "take the address of a global" instruction.
Chris Lattner3bb2a002003-06-01 23:23:50 +0000271///
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000272template<class CodeEmitter>
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000273void Emitter<CodeEmitter>::emitGlobalAddress(const GlobalValue *GV,
274 unsigned Reloc,
Dan Gohman712886f2008-10-24 01:57:54 +0000275 intptr_t Disp /* = 0 */,
276 intptr_t PCAdj /* = 0 */,
Evan Cheng9f3058f2008-11-10 01:08:07 +0000277 bool Indirect /* = false */) {
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000278 intptr_t RelocCST = Disp;
Evan Cheng563fcc32008-01-03 02:56:28 +0000279 if (Reloc == X86::reloc_picrel_word)
Evan Cheng880b0802008-01-05 02:26:58 +0000280 RelocCST = PICBaseOffset;
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000281 else if (Reloc == X86::reloc_pcrel_word)
282 RelocCST = PCAdj;
Evan Cheng9f3058f2008-11-10 01:08:07 +0000283 MachineRelocation MR = Indirect
284 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000285 const_cast<GlobalValue *>(GV),
286 RelocCST, false)
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000287 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000288 const_cast<GlobalValue *>(GV), RelocCST, false);
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000289 MCE.addRelocation(MR);
Dan Gohman712886f2008-10-24 01:57:54 +0000290 // The relocated value will be added to the displacement
Evan Cheng62cdc3f2006-12-05 04:01:03 +0000291 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman712886f2008-10-24 01:57:54 +0000292 MCE.emitDWordLE(Disp);
293 else
294 MCE.emitWordLE((int32_t)Disp);
Chris Lattner3bb2a002003-06-01 23:23:50 +0000295}
296
Chris Lattnerd02c9eb2004-11-20 23:55:15 +0000297/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
298/// be emitted to the current location in the function, and allow it to be PC
299/// relative.
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000300template<class CodeEmitter>
301void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
302 unsigned Reloc) {
Evan Cheng880b0802008-01-05 02:26:58 +0000303 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Evan Phoenixee9d33b2010-02-04 19:56:59 +0000304
305 // X86 never needs stubs because instruction selection will always pick
306 // an instruction sequence that is large enough to hold any address
307 // to a symbol.
308 // (see X86ISelLowering.cpp, near 2039: X86TargetLowering::LowerCall)
309 bool NeedStub = false;
Chris Lattnere3a9c702006-05-03 20:30:20 +0000310 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Phoenixee9d33b2010-02-04 19:56:59 +0000311 Reloc, ES, RelocCST,
312 0, NeedStub));
Evan Cheng62cdc3f2006-12-05 04:01:03 +0000313 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman712886f2008-10-24 01:57:54 +0000314 MCE.emitDWordLE(0);
315 else
Evan Cheng62cdc3f2006-12-05 04:01:03 +0000316 MCE.emitWordLE(0);
Chris Lattnerd02c9eb2004-11-20 23:55:15 +0000317}
Chris Lattner3bb2a002003-06-01 23:23:50 +0000318
Evan Cheng62cdc3f2006-12-05 04:01:03 +0000319/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000320/// to be emitted to the current location in the function, and allow it to be PC
321/// relative.
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000322template<class CodeEmitter>
323void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman712886f2008-10-24 01:57:54 +0000324 intptr_t Disp /* = 0 */,
Evan Cheng563fcc32008-01-03 02:56:28 +0000325 intptr_t PCAdj /* = 0 */) {
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000326 intptr_t RelocCST = 0;
Evan Cheng563fcc32008-01-03 02:56:28 +0000327 if (Reloc == X86::reloc_picrel_word)
Evan Cheng880b0802008-01-05 02:26:58 +0000328 RelocCST = PICBaseOffset;
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000329 else if (Reloc == X86::reloc_pcrel_word)
330 RelocCST = PCAdj;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000331 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000332 Reloc, CPI, RelocCST));
Dan Gohman712886f2008-10-24 01:57:54 +0000333 // The relocated value will be added to the displacement
Evan Cheng3b235aa2006-12-05 07:29:55 +0000334 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman712886f2008-10-24 01:57:54 +0000335 MCE.emitDWordLE(Disp);
336 else
337 MCE.emitWordLE((int32_t)Disp);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000338}
339
Evan Cheng62cdc3f2006-12-05 04:01:03 +0000340/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000341/// be emitted to the current location in the function, and allow it to be PC
342/// relative.
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000343template<class CodeEmitter>
344void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng563fcc32008-01-03 02:56:28 +0000345 intptr_t PCAdj /* = 0 */) {
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000346 intptr_t RelocCST = 0;
Evan Cheng563fcc32008-01-03 02:56:28 +0000347 if (Reloc == X86::reloc_picrel_word)
Evan Cheng880b0802008-01-05 02:26:58 +0000348 RelocCST = PICBaseOffset;
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000349 else if (Reloc == X86::reloc_pcrel_word)
350 RelocCST = PCAdj;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000351 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000352 Reloc, JTI, RelocCST));
Dan Gohman712886f2008-10-24 01:57:54 +0000353 // The relocated value will be added to the displacement
Evan Cheng3b235aa2006-12-05 07:29:55 +0000354 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman712886f2008-10-24 01:57:54 +0000355 MCE.emitDWordLE(0);
356 else
Evan Cheng3b235aa2006-12-05 07:29:55 +0000357 MCE.emitWordLE(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000358}
359
Chris Lattner8052f802002-12-03 06:34:06 +0000360inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
361 unsigned RM) {
362 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
363 return RM | (RegOpcode << 3) | (Mod << 6);
364}
365
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000366template<class CodeEmitter>
367void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
368 unsigned RegOpcodeFld){
Michael Liaof54249b2012-10-04 19:50:43 +0000369 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
Chris Lattner8052f802002-12-03 06:34:06 +0000370}
371
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000372template<class CodeEmitter>
373void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng27c37022008-10-17 17:14:20 +0000374 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
375}
376
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000377template<class CodeEmitter>
Jakub Staszak33938022012-05-01 23:04:38 +0000378void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000379 unsigned Index,
380 unsigned Base) {
Chris Lattner8052f802002-12-03 06:34:06 +0000381 // SIB byte is in the same format as the ModRMByte...
382 MCE.emitByte(ModRMByte(SS, Index, Base));
383}
384
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000385template<class CodeEmitter>
386void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattner8052f802002-12-03 06:34:06 +0000387 // Output the constant in little endian byte order...
388 for (unsigned i = 0; i != Size; ++i) {
389 MCE.emitByte(Val & 255);
390 Val >>= 8;
391 }
392}
393
Jakub Staszak33938022012-05-01 23:04:38 +0000394/// isDisp8 - Return true if this signed displacement fits in a 8-bit
395/// sign-extended field.
Chris Lattner8052f802002-12-03 06:34:06 +0000396static bool isDisp8(int Value) {
397 return Value == (signed char)Value;
398}
399
Chris Lattner405d0242009-07-10 05:27:43 +0000400static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
401 const TargetMachine &TM) {
Chris Lattner405d0242009-07-10 05:27:43 +0000402 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesend4a5e8f2008-08-12 18:23:48 +0000403 // mechanism as 32-bit mode.
Jakub Staszak33938022012-05-01 23:04:38 +0000404 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
Chris Lattner405d0242009-07-10 05:27:43 +0000405 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
406 return false;
Jakub Staszak33938022012-05-01 23:04:38 +0000407
Chris Lattnere6d25932009-07-10 06:07:08 +0000408 // Return true if this is a reference to a stub containing the address of the
409 // global, not the global itself.
Chris Lattnerca9d7842009-07-10 06:29:59 +0000410 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Cheng49ff8ec2008-01-04 10:46:51 +0000411}
412
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000413template<class CodeEmitter>
414void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000415 int DispVal,
416 intptr_t Adj /* = 0 */,
417 bool IsPCRel /* = true */) {
Chris Lattner2aef59f2006-05-04 00:42:08 +0000418 // If this is a simple integer displacement that doesn't require a relocation,
419 // emit it now.
420 if (!RelocOp) {
421 emitConstant(DispVal, 4);
422 return;
423 }
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000424
Chris Lattner2aef59f2006-05-04 00:42:08 +0000425 // Otherwise, this is something that requires a relocation. Emit it as such
426 // now.
Daniel Dunbarff0e6222009-09-01 22:07:06 +0000427 unsigned RelocType = Is64BitMode ?
428 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
429 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000430 if (RelocOp->isGlobal()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000431 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000432 // But it's probably not beneficial. If the MCE supports using RIP directly
Jakub Staszak33938022012-05-01 23:04:38 +0000433 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendling80d6b872008-02-26 10:57:23 +0000434 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
435 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Chris Lattner405d0242009-07-10 05:27:43 +0000436 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbarff0e6222009-09-01 22:07:06 +0000437 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Jeffrey Yasskin10d36042009-11-16 22:41:33 +0000438 Adj, Indirect);
Daniel Dunbar6c384382009-09-01 22:06:53 +0000439 } else if (RelocOp->isSymbol()) {
Daniel Dunbarff0e6222009-09-01 22:07:06 +0000440 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000441 } else if (RelocOp->isCPI()) {
Daniel Dunbarff0e6222009-09-01 22:07:06 +0000442 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000443 RelocOp->getOffset(), Adj);
Chris Lattner2aef59f2006-05-04 00:42:08 +0000444 } else {
Daniel Dunbarff0e6222009-09-01 22:07:06 +0000445 assert(RelocOp->isJTI() && "Unexpected machine operand!");
446 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Chris Lattner2aef59f2006-05-04 00:42:08 +0000447 }
448}
449
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +0000450template<class CodeEmitter>
451void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattner10f605c2009-08-16 02:45:18 +0000452 unsigned Op,unsigned RegOpcodeField,
453 intptr_t PCAdj) {
Chris Lattner3b789382004-10-15 04:53:13 +0000454 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner3b789382004-10-15 04:53:13 +0000455 int DispVal = 0;
Chris Lattner2aef59f2006-05-04 00:42:08 +0000456 const MachineOperand *DispForReloc = 0;
Jakub Staszak33938022012-05-01 23:04:38 +0000457
Chris Lattner2aef59f2006-05-04 00:42:08 +0000458 // Figure out what sort of displacement we have to handle here.
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000459 if (Op3.isGlobal()) {
Chris Lattner2aef59f2006-05-04 00:42:08 +0000460 DispForReloc = &Op3;
Daniel Dunbar6c384382009-09-01 22:06:53 +0000461 } else if (Op3.isSymbol()) {
462 DispForReloc = &Op3;
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000463 } else if (Op3.isCPI()) {
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000464 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000465 DispForReloc = &Op3;
466 } else {
Chris Lattnera5bb3702007-12-30 23:10:15 +0000467 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000468 DispVal += Op3.getOffset();
469 }
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000470 } else if (Op3.isJTI()) {
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000471 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000472 DispForReloc = &Op3;
473 } else {
Chris Lattnera5bb3702007-12-30 23:10:15 +0000474 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000475 }
Chris Lattner3b789382004-10-15 04:53:13 +0000476 } else {
Chris Lattnere3d2e1e2006-09-05 02:52:35 +0000477 DispVal = Op3.getImm();
Chris Lattner3b789382004-10-15 04:53:13 +0000478 }
479
Chris Lattner112fd882004-10-17 07:49:45 +0000480 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattner8052f802002-12-03 06:34:06 +0000481 const MachineOperand &Scale = MI.getOperand(Op+1);
482 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattner8052f802002-12-03 06:34:06 +0000483
Evan Cheng877ab552006-02-26 09:12:34 +0000484 unsigned BaseReg = Base.getReg();
Jakub Staszak33938022012-05-01 23:04:38 +0000485
Bill Wendling11740302010-04-21 00:34:04 +0000486 // Handle %rip relative addressing.
487 if (BaseReg == X86::RIP ||
488 (Is64BitMode && DispForReloc)) { // [disp32+RIP] in X86-64 mode
489 assert(IndexReg.getReg() == 0 && Is64BitMode &&
490 "Invalid rip-relative address");
491 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
492 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
493 return;
494 }
Chris Lattner112fd882004-10-17 07:49:45 +0000495
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000496 // Indicate that the displacement will use an pcrel or absolute reference
497 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
498 // while others, unless explicit asked to use RIP, use absolute references.
499 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
500
Chris Lattner8052f802002-12-03 06:34:06 +0000501 // Is a SIB byte needed?
Jakub Staszak33938022012-05-01 23:04:38 +0000502 // If no BaseReg, issue a RIP relative instruction only if the MCE can
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000503 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
504 // 2-7) and absolute references.
Chris Lattnerfbf1f022010-02-11 08:45:56 +0000505 unsigned BaseRegNo = -1U;
506 if (BaseReg != 0 && BaseReg != X86::RIP)
Michael Liaof54249b2012-10-04 19:50:43 +0000507 BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5a4ec872010-02-11 08:41:21 +0000508
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000509 if (// The SIB byte must be used if there is an index register.
Jakub Staszak33938022012-05-01 23:04:38 +0000510 IndexReg.getReg() == 0 &&
Chris Lattner5a4ec872010-02-11 08:41:21 +0000511 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
512 // encode to an R/M value of 4, which indicates that a SIB byte is
513 // present.
514 BaseRegNo != N86::ESP &&
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000515 // If there is no base register and we're in 64-bit mode, we need a SIB
516 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
517 (!Is64BitMode || BaseReg != 0)) {
518 if (BaseReg == 0 || // [disp32] in X86-32 mode
519 BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Chris Lattner8052f802002-12-03 06:34:06 +0000520 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopes1b02cee2009-08-05 00:11:21 +0000521 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000522 return;
Chris Lattner8052f802002-12-03 06:34:06 +0000523 }
Jakub Staszak33938022012-05-01 23:04:38 +0000524
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000525 // If the base is not EBP/ESP and there is no displacement, use simple
526 // indirect register encoding, this handles addresses like [EAX]. The
527 // encoding for [EBP] with no displacement means [disp32] so we handle it
528 // by emitting a displacement of 0 below.
529 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
530 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
531 return;
Chris Lattner8052f802002-12-03 06:34:06 +0000532 }
Jakub Staszak33938022012-05-01 23:04:38 +0000533
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000534 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
535 if (!DispForReloc && isDisp8(DispVal)) {
536 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner2aef59f2006-05-04 00:42:08 +0000537 emitConstant(DispVal, 1);
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000538 return;
Chris Lattner8052f802002-12-03 06:34:06 +0000539 }
Jakub Staszak33938022012-05-01 23:04:38 +0000540
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000541 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
542 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
543 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
544 return;
545 }
Jakub Staszak33938022012-05-01 23:04:38 +0000546
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000547 // Otherwise we need a SIB byte, so start by outputting the ModR/M byte first.
548 assert(IndexReg.getReg() != X86::ESP &&
549 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
550
551 bool ForceDisp32 = false;
552 bool ForceDisp8 = false;
553 if (BaseReg == 0) {
554 // If there is no base register, we emit the special case SIB byte with
555 // MOD=0, BASE=4, to JUST get the index, scale, and displacement.
556 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
557 ForceDisp32 = true;
558 } else if (DispForReloc) {
559 // Emit the normal disp32 encoding.
560 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
561 ForceDisp32 = true;
Bill Wendling11740302010-04-21 00:34:04 +0000562 } else if (DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000563 // Emit no displacement ModR/M byte
564 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
565 } else if (isDisp8(DispVal)) {
566 // Emit the disp8 encoding...
567 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
568 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
569 } else {
570 // Emit the normal disp32 encoding...
571 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
572 }
573
574 // Calculate what the SS field value should be...
Jeffrey Yasskin6381c012011-07-27 06:22:51 +0000575 static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 };
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000576 unsigned SS = SSTable[Scale.getImm()];
577
578 if (BaseReg == 0) {
Jakub Staszak33938022012-05-01 23:04:38 +0000579 // Handle the SIB byte for the case where there is no base, see Intel
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000580 // Manual 2A, table 2-7. The displacement has already been output.
581 unsigned IndexRegNo;
582 if (IndexReg.getReg())
Michael Liaof54249b2012-10-04 19:50:43 +0000583 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000584 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
585 IndexRegNo = 4;
586 emitSIBByte(SS, IndexRegNo, 5);
587 } else {
Michael Liaof54249b2012-10-04 19:50:43 +0000588 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000589 unsigned IndexRegNo;
590 if (IndexReg.getReg())
Michael Liaof54249b2012-10-04 19:50:43 +0000591 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner0c3b66c2010-02-09 21:47:19 +0000592 else
593 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
594 emitSIBByte(SS, IndexRegNo, BaseRegNo);
595 }
596
597 // Do we need to output a displacement?
598 if (ForceDisp8) {
599 emitConstant(DispVal, 1);
600 } else if (DispVal != 0 || ForceDisp32) {
601 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Chris Lattner8052f802002-12-03 06:34:06 +0000602 }
603}
604
Eli Friedmanb72d5532011-10-24 20:24:21 +0000605static const MCInstrDesc *UpdateOp(MachineInstr &MI, const X86InstrInfo *II,
606 unsigned Opcode) {
607 const MCInstrDesc *Desc = &II->get(Opcode);
608 MI.setDesc(*Desc);
609 return Desc;
610}
611
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000612/// Is16BitMemOperand - Return true if the specified instruction has
613/// a 16-bit memory operand. Op specifies the operand # of the memoperand.
614static bool Is16BitMemOperand(const MachineInstr &MI, unsigned Op) {
615 const MachineOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
616 const MachineOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
617
618 if ((BaseReg.getReg() != 0 &&
619 X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) ||
620 (IndexReg.getReg() != 0 &&
621 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg.getReg())))
622 return true;
623 return false;
624}
625
626/// Is32BitMemOperand - Return true if the specified instruction has
627/// a 32-bit memory operand. Op specifies the operand # of the memoperand.
628static bool Is32BitMemOperand(const MachineInstr &MI, unsigned Op) {
629 const MachineOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
630 const MachineOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
631
632 if ((BaseReg.getReg() != 0 &&
633 X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) ||
634 (IndexReg.getReg() != 0 &&
635 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg())))
636 return true;
637 return false;
638}
639
640/// Is64BitMemOperand - Return true if the specified instruction has
641/// a 64-bit memory operand. Op specifies the operand # of the memoperand.
642#ifndef NDEBUG
643static bool Is64BitMemOperand(const MachineInstr &MI, unsigned Op) {
644 const MachineOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
645 const MachineOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
646
647 if ((BaseReg.getReg() != 0 &&
648 X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) ||
649 (IndexReg.getReg() != 0 &&
650 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg.getReg())))
651 return true;
652 return false;
653}
654#endif
655
656template<class CodeEmitter>
657void Emitter<CodeEmitter>::emitOpcodePrefix(uint64_t TSFlags,
658 int MemOperand,
659 const MachineInstr &MI,
660 const MCInstrDesc *Desc) const {
661 // Emit the lock opcode prefix as needed.
662 if (Desc->TSFlags & X86II::LOCK)
663 MCE.emitByte(0xF0);
664
665 // Emit segment override opcode prefix as needed.
666 emitSegmentOverridePrefix(TSFlags, MemOperand, MI);
667
668 // Emit the repeat opcode prefix as needed.
669 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
670 MCE.emitByte(0xF3);
671
672 // Emit the address size opcode prefix as needed.
673 bool need_address_override;
674 if (TSFlags & X86II::AdSize) {
675 need_address_override = true;
676 } else if (MemOperand == -1) {
677 need_address_override = false;
678 } else if (Is64BitMode) {
679 assert(!Is16BitMemOperand(MI, MemOperand));
680 need_address_override = Is32BitMemOperand(MI, MemOperand);
681 } else {
682 assert(!Is64BitMemOperand(MI, MemOperand));
683 need_address_override = Is16BitMemOperand(MI, MemOperand);
684 }
685
686 if (need_address_override)
687 MCE.emitByte(0x67);
688
689 // Emit the operand size opcode prefix as needed.
690 if (TSFlags & X86II::OpSize)
691 MCE.emitByte(0x66);
692
693 bool Need0FPrefix = false;
694 switch (Desc->TSFlags & X86II::Op0Mask) {
695 case X86II::TB: // Two-byte opcode prefix
696 case X86II::T8: // 0F 38
697 case X86II::TA: // 0F 3A
698 case X86II::A6: // 0F A6
699 case X86II::A7: // 0F A7
700 Need0FPrefix = true;
701 break;
702 case X86II::REP: break; // already handled.
703 case X86II::T8XS: // F3 0F 38
704 case X86II::XS: // F3 0F
705 MCE.emitByte(0xF3);
706 Need0FPrefix = true;
707 break;
708 case X86II::T8XD: // F2 0F 38
709 case X86II::TAXD: // F2 0F 3A
710 case X86II::XD: // F2 0F
711 MCE.emitByte(0xF2);
712 Need0FPrefix = true;
713 break;
714 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
715 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
716 MCE.emitByte(0xD8+
717 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
718 >> X86II::Op0Shift));
719 break; // Two-byte opcode prefix
720 default: llvm_unreachable("Invalid prefix!");
721 case 0: break; // No prefix!
722 }
723
724 // Handle REX prefix.
725 if (Is64BitMode) {
726 if (unsigned REX = determineREX(MI))
727 MCE.emitByte(0x40 | REX);
728 }
729
730 // 0x0F escape code must be emitted just before the opcode.
731 if (Need0FPrefix)
732 MCE.emitByte(0x0F);
733
734 switch (Desc->TSFlags & X86II::Op0Mask) {
735 case X86II::T8XD: // F2 0F 38
736 case X86II::T8XS: // F3 0F 38
737 case X86II::T8: // 0F 38
738 MCE.emitByte(0x38);
739 break;
740 case X86II::TAXD: // F2 0F 38
741 case X86II::TA: // 0F 3A
742 MCE.emitByte(0x3A);
743 break;
744 case X86II::A6: // 0F A6
745 MCE.emitByte(0xA6);
746 break;
747 case X86II::A7: // 0F A7
748 MCE.emitByte(0xA7);
749 break;
750 }
751}
752
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000753// On regular x86, both XMM0-XMM7 and XMM8-XMM15 are encoded in the range
754// 0-7 and the difference between the 2 groups is given by the REX prefix.
755// In the VEX prefix, registers are seen sequencially from 0-15 and encoded
756// in 1's complement form, example:
757//
758// ModRM field => XMM9 => 1
759// VEX.VVVV => XMM9 => ~9
760//
761// See table 4-35 of Intel AVX Programming Reference for details.
Michael Liaof54249b2012-10-04 19:50:43 +0000762template<class CodeEmitter>
763unsigned char
764Emitter<CodeEmitter>::getVEXRegisterEncoding(const MachineInstr &MI,
765 unsigned OpNum) const {
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000766 unsigned SrcReg = MI.getOperand(OpNum).getReg();
Michael Liaof54249b2012-10-04 19:50:43 +0000767 unsigned SrcRegNum = getX86RegNum(MI.getOperand(OpNum).getReg());
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000768 if (X86II::isX86_64ExtendedReg(SrcReg))
769 SrcRegNum |= 8;
770
771 // The registers represented through VEX_VVVV should
772 // be encoded in 1's complement form.
773 return (~SrcRegNum) & 0xf;
774}
775
776/// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed
777template<class CodeEmitter>
778void Emitter<CodeEmitter>::emitSegmentOverridePrefix(uint64_t TSFlags,
779 int MemOperand,
780 const MachineInstr &MI) const {
781 switch (TSFlags & X86II::SegOvrMask) {
782 default: llvm_unreachable("Invalid segment!");
783 case 0:
784 // No segment override, check for explicit one on memory operand.
785 if (MemOperand != -1) { // If the instruction has a memory operand.
786 switch (MI.getOperand(MemOperand+X86::AddrSegmentReg).getReg()) {
787 default: llvm_unreachable("Unknown segment register!");
788 case 0: break;
789 case X86::CS: MCE.emitByte(0x2E); break;
790 case X86::SS: MCE.emitByte(0x36); break;
791 case X86::DS: MCE.emitByte(0x3E); break;
792 case X86::ES: MCE.emitByte(0x26); break;
793 case X86::FS: MCE.emitByte(0x64); break;
794 case X86::GS: MCE.emitByte(0x65); break;
795 }
796 }
797 break;
798 case X86II::FS:
799 MCE.emitByte(0x64);
800 break;
801 case X86II::GS:
802 MCE.emitByte(0x65);
803 break;
804 }
805}
806
807template<class CodeEmitter>
808void Emitter<CodeEmitter>::emitVEXOpcodePrefix(uint64_t TSFlags,
809 int MemOperand,
810 const MachineInstr &MI,
811 const MCInstrDesc *Desc) const {
812 bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V;
813 bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3;
Craig Topper87299972013-03-14 07:40:52 +0000814 bool HasMemOp4 = (TSFlags >> X86II::VEXShift) & X86II::MemOp4;
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000815
816 // VEX_R: opcode externsion equivalent to REX.R in
817 // 1's complement (inverted) form
818 //
819 // 1: Same as REX_R=0 (must be 1 in 32-bit mode)
820 // 0: Same as REX_R=1 (64 bit mode only)
821 //
822 unsigned char VEX_R = 0x1;
823
824 // VEX_X: equivalent to REX.X, only used when a
825 // register is used for index in SIB Byte.
826 //
827 // 1: Same as REX.X=0 (must be 1 in 32-bit mode)
828 // 0: Same as REX.X=1 (64-bit mode only)
829 unsigned char VEX_X = 0x1;
830
831 // VEX_B:
832 //
833 // 1: Same as REX_B=0 (ignored in 32-bit mode)
834 // 0: Same as REX_B=1 (64 bit mode only)
835 //
836 unsigned char VEX_B = 0x1;
837
838 // VEX_W: opcode specific (use like REX.W, or used for
839 // opcode extension, or ignored, depending on the opcode byte)
840 unsigned char VEX_W = 0;
841
842 // XOP: Use XOP prefix byte 0x8f instead of VEX.
Craig Topper3aef88b2013-09-29 08:33:34 +0000843 bool XOP = false;
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000844
845 // VEX_5M (VEX m-mmmmm field):
846 //
847 // 0b00000: Reserved for future use
848 // 0b00001: implied 0F leading opcode
849 // 0b00010: implied 0F 38 leading opcode bytes
850 // 0b00011: implied 0F 3A leading opcode bytes
851 // 0b00100-0b11111: Reserved for future use
852 // 0b01000: XOP map select - 08h instructions with imm byte
Craig Toppere75666f2013-09-29 06:31:18 +0000853 // 0b01001: XOP map select - 09h instructions with no imm byte
854 // 0b01010: XOP map select - 0Ah instructions with imm dword
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000855 unsigned char VEX_5M = 0x1;
856
857 // VEX_4V (VEX vvvv field): a register specifier
858 // (in 1's complement form) or 1111 if unused.
859 unsigned char VEX_4V = 0xf;
860
861 // VEX_L (Vector Length):
862 //
863 // 0: scalar or 128-bit vector
864 // 1: 256-bit vector
865 //
866 unsigned char VEX_L = 0;
867
868 // VEX_PP: opcode extension providing equivalent
869 // functionality of a SIMD prefix
870 //
871 // 0b00: None
872 // 0b01: 66
873 // 0b10: F3
874 // 0b11: F2
875 //
876 unsigned char VEX_PP = 0;
877
878 // Encode the operand size opcode prefix as needed.
879 if (TSFlags & X86II::OpSize)
880 VEX_PP = 0x01;
881
882 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_W)
883 VEX_W = 1;
884
885 if ((TSFlags >> X86II::VEXShift) & X86II::XOP)
Craig Topper3aef88b2013-09-29 08:33:34 +0000886 XOP = true;
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000887
888 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_L)
889 VEX_L = 1;
890
891 switch (TSFlags & X86II::Op0Mask) {
892 default: llvm_unreachable("Invalid prefix!");
893 case X86II::T8: // 0F 38
894 VEX_5M = 0x2;
895 break;
896 case X86II::TA: // 0F 3A
897 VEX_5M = 0x3;
898 break;
899 case X86II::T8XS: // F3 0F 38
900 VEX_PP = 0x2;
901 VEX_5M = 0x2;
902 break;
903 case X86II::T8XD: // F2 0F 38
904 VEX_PP = 0x3;
905 VEX_5M = 0x2;
906 break;
907 case X86II::TAXD: // F2 0F 3A
908 VEX_PP = 0x3;
909 VEX_5M = 0x3;
910 break;
911 case X86II::XS: // F3 0F
912 VEX_PP = 0x2;
913 break;
914 case X86II::XD: // F2 0F
915 VEX_PP = 0x3;
916 break;
917 case X86II::XOP8:
918 VEX_5M = 0x8;
919 break;
920 case X86II::XOP9:
921 VEX_5M = 0x9;
922 break;
Yunzhong Gaob8bbcbf2013-09-27 18:38:42 +0000923 case X86II::XOPA:
924 VEX_5M = 0xA;
925 break;
Craig Topper3aef88b2013-09-29 08:33:34 +0000926 case X86II::TB: // VEX_5M/VEX_PP already correct
927 break;
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000928 }
929
930
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000931 // Classify VEX_B, VEX_4V, VEX_R, VEX_X
Elena Demikhovsky602f3a22012-05-31 09:20:20 +0000932 unsigned NumOps = Desc->getNumOperands();
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000933 unsigned CurOp = 0;
Craig Topperf7755df2012-07-12 06:52:41 +0000934 if (NumOps > 1 && Desc->getOperandConstraint(1, MCOI::TIED_TO) == 0)
Elena Demikhovsky602f3a22012-05-31 09:20:20 +0000935 ++CurOp;
Craig Topperf7755df2012-07-12 06:52:41 +0000936 else if (NumOps > 3 && Desc->getOperandConstraint(2, MCOI::TIED_TO) == 0) {
937 assert(Desc->getOperandConstraint(NumOps - 1, MCOI::TIED_TO) == 1);
938 // Special case for GATHER with 2 TIED_TO operands
939 // Skip the first 2 operands: dst, mask_wb
940 CurOp += 2;
941 }
942
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000943 switch (TSFlags & X86II::FormMask) {
Craig Topperd32ebcc2012-05-01 06:34:01 +0000944 case X86II::MRMInitReg:
945 // Duplicate register.
946 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
947 VEX_R = 0x0;
948
949 if (HasVEX_4V)
950 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
951 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
952 VEX_B = 0x0;
953 if (HasVEX_4VOp3)
954 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
955 break;
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000956 case X86II::MRMDestMem: {
957 // MRMDestMem instructions forms:
958 // MemAddr, src1(ModR/M)
959 // MemAddr, src1(VEX_4V), src2(ModR/M)
960 // MemAddr, src1(ModR/M), imm8
961 //
962 if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrBaseReg).getReg()))
963 VEX_B = 0x0;
964 if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrIndexReg).getReg()))
965 VEX_X = 0x0;
966
967 CurOp = X86::AddrNumOperands;
968 if (HasVEX_4V)
969 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
970
971 const MachineOperand &MO = MI.getOperand(CurOp);
972 if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg()))
973 VEX_R = 0x0;
974 break;
975 }
976 case X86II::MRMSrcMem:
977 // MRMSrcMem instructions forms:
978 // src1(ModR/M), MemAddr
979 // src1(ModR/M), src2(VEX_4V), MemAddr
980 // src1(ModR/M), MemAddr, imm8
981 // src1(ModR/M), MemAddr, src2(VEX_I8IMM)
982 //
983 // FMA4:
984 // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
985 // dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M),
Craig Topper77df9cd2013-08-21 05:57:45 +0000986 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000987 VEX_R = 0x0;
Craig Topper77df9cd2013-08-21 05:57:45 +0000988 CurOp++;
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000989
Nadav Rotem7efc04c2013-08-21 05:03:10 +0000990 if (HasVEX_4V) {
Craig Topper77df9cd2013-08-21 05:57:45 +0000991 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
992 CurOp++;
Nadav Rotem7efc04c2013-08-21 05:03:10 +0000993 }
Pete Cooperf76b5fe2012-04-30 03:56:44 +0000994
995 if (X86II::isX86_64ExtendedReg(
996 MI.getOperand(MemOperand+X86::AddrBaseReg).getReg()))
997 VEX_B = 0x0;
998 if (X86II::isX86_64ExtendedReg(
999 MI.getOperand(MemOperand+X86::AddrIndexReg).getReg()))
1000 VEX_X = 0x0;
1001
1002 if (HasVEX_4VOp3)
Craig Topper77df9cd2013-08-21 05:57:45 +00001003 VEX_4V = getVEXRegisterEncoding(MI, CurOp+X86::AddrNumOperands);
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001004 break;
1005 case X86II::MRM0m: case X86II::MRM1m:
1006 case X86II::MRM2m: case X86II::MRM3m:
1007 case X86II::MRM4m: case X86II::MRM5m:
1008 case X86II::MRM6m: case X86II::MRM7m: {
1009 // MRM[0-9]m instructions forms:
1010 // MemAddr
1011 // src1(VEX_4V), MemAddr
1012 if (HasVEX_4V)
Craig Topper77df9cd2013-08-21 05:57:45 +00001013 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001014
1015 if (X86II::isX86_64ExtendedReg(
1016 MI.getOperand(MemOperand+X86::AddrBaseReg).getReg()))
1017 VEX_B = 0x0;
1018 if (X86II::isX86_64ExtendedReg(
1019 MI.getOperand(MemOperand+X86::AddrIndexReg).getReg()))
1020 VEX_X = 0x0;
1021 break;
1022 }
1023 case X86II::MRMSrcReg:
1024 // MRMSrcReg instructions forms:
1025 // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
1026 // dst(ModR/M), src1(ModR/M)
1027 // dst(ModR/M), src1(ModR/M), imm8
1028 //
1029 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
1030 VEX_R = 0x0;
1031 CurOp++;
1032
1033 if (HasVEX_4V)
1034 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
Craig Topper87299972013-03-14 07:40:52 +00001035
Craig Topperba824292013-03-14 07:47:43 +00001036 if (HasMemOp4) // Skip second register source (encoded in I8IMM)
Craig Topper87299972013-03-14 07:40:52 +00001037 CurOp++;
1038
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001039 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
1040 VEX_B = 0x0;
1041 CurOp++;
1042 if (HasVEX_4VOp3)
1043 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
1044 break;
1045 case X86II::MRMDestReg:
1046 // MRMDestReg instructions forms:
1047 // dst(ModR/M), src(ModR/M)
1048 // dst(ModR/M), src(ModR/M), imm8
Craig Topper612f7bf2013-03-16 03:44:31 +00001049 // dst(ModR/M), src1(VEX_4V), src2(ModR/M)
1050 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001051 VEX_B = 0x0;
Craig Topper612f7bf2013-03-16 03:44:31 +00001052 CurOp++;
1053
1054 if (HasVEX_4V)
1055 VEX_4V = getVEXRegisterEncoding(MI, CurOp++);
1056
1057 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001058 VEX_R = 0x0;
1059 break;
1060 case X86II::MRM0r: case X86II::MRM1r:
1061 case X86II::MRM2r: case X86II::MRM3r:
1062 case X86II::MRM4r: case X86II::MRM5r:
1063 case X86II::MRM6r: case X86II::MRM7r:
1064 // MRM0r-MRM7r instructions forms:
1065 // dst(VEX_4V), src(ModR/M), imm8
Craig Topper77df9cd2013-08-21 05:57:45 +00001066 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
1067 CurOp++;
1068
1069 if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001070 VEX_B = 0x0;
1071 break;
1072 default: // RawFrm
1073 break;
1074 }
1075
1076 // Emit segment override opcode prefix as needed.
1077 emitSegmentOverridePrefix(TSFlags, MemOperand, MI);
1078
1079 // VEX opcode prefix can have 2 or 3 bytes
1080 //
1081 // 3 bytes:
1082 // +-----+ +--------------+ +-------------------+
1083 // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp |
1084 // +-----+ +--------------+ +-------------------+
1085 // 2 bytes:
1086 // +-----+ +-------------------+
1087 // | C5h | | R | vvvv | L | pp |
1088 // +-----+ +-------------------+
1089 //
1090 unsigned char LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3);
1091
1092 if (VEX_B && VEX_X && !VEX_W && !XOP && (VEX_5M == 1)) { // 2 byte VEX prefix
1093 MCE.emitByte(0xC5);
1094 MCE.emitByte(LastByte | (VEX_R << 7));
1095 return;
1096 }
1097
1098 // 3 byte VEX prefix
1099 MCE.emitByte(XOP ? 0x8F : 0xC4);
1100 MCE.emitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M);
1101 MCE.emitByte(LastByte | (VEX_W << 7));
1102}
1103
Bruno Cardoso Lopes9fd794b2009-06-01 19:57:37 +00001104template<class CodeEmitter>
Chris Lattner8eeb5012010-10-08 23:54:01 +00001105void Emitter<CodeEmitter>::emitInstruction(MachineInstr &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +00001106 const MCInstrDesc *Desc) {
David Greenea8000352010-01-05 01:28:53 +00001107 DEBUG(dbgs() << MI);
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001108
Chris Lattnerc951cfe2010-10-08 23:59:27 +00001109 // If this is a pseudo instruction, lower it.
1110 switch (Desc->getOpcode()) {
Eli Friedmanb72d5532011-10-24 20:24:21 +00001111 case X86::ADD16rr_DB: Desc = UpdateOp(MI, II, X86::OR16rr); break;
1112 case X86::ADD32rr_DB: Desc = UpdateOp(MI, II, X86::OR32rr); break;
1113 case X86::ADD64rr_DB: Desc = UpdateOp(MI, II, X86::OR64rr); break;
1114 case X86::ADD16ri_DB: Desc = UpdateOp(MI, II, X86::OR16ri); break;
1115 case X86::ADD32ri_DB: Desc = UpdateOp(MI, II, X86::OR32ri); break;
1116 case X86::ADD64ri32_DB: Desc = UpdateOp(MI, II, X86::OR64ri32); break;
1117 case X86::ADD16ri8_DB: Desc = UpdateOp(MI, II, X86::OR16ri8); break;
1118 case X86::ADD32ri8_DB: Desc = UpdateOp(MI, II, X86::OR32ri8); break;
1119 case X86::ADD64ri8_DB: Desc = UpdateOp(MI, II, X86::OR64ri8); break;
1120 case X86::ACQUIRE_MOV8rm: Desc = UpdateOp(MI, II, X86::MOV8rm); break;
1121 case X86::ACQUIRE_MOV16rm: Desc = UpdateOp(MI, II, X86::MOV16rm); break;
1122 case X86::ACQUIRE_MOV32rm: Desc = UpdateOp(MI, II, X86::MOV32rm); break;
1123 case X86::ACQUIRE_MOV64rm: Desc = UpdateOp(MI, II, X86::MOV64rm); break;
1124 case X86::RELEASE_MOV8mr: Desc = UpdateOp(MI, II, X86::MOV8mr); break;
1125 case X86::RELEASE_MOV16mr: Desc = UpdateOp(MI, II, X86::MOV16mr); break;
1126 case X86::RELEASE_MOV32mr: Desc = UpdateOp(MI, II, X86::MOV32mr); break;
1127 case X86::RELEASE_MOV64mr: Desc = UpdateOp(MI, II, X86::MOV64mr); break;
Chris Lattnerc951cfe2010-10-08 23:59:27 +00001128 }
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001129
Evan Cheng77c8da72008-03-14 07:13:42 +00001130
Devang Patel051454a2009-10-06 02:19:11 +00001131 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskinefad8e42009-07-16 21:07:26 +00001132
Evan Cheng62cdc3f2006-12-05 04:01:03 +00001133 unsigned Opcode = Desc->Opcode;
Chris Lattnerdb31bba2002-12-02 21:44:34 +00001134
Chris Lattnere3d2e1e2006-09-05 02:52:35 +00001135 // If this is a two-address instruction, skip one of the register operands.
Chris Lattnerb0d06b42008-01-07 03:13:06 +00001136 unsigned NumOps = Desc->getNumOperands();
Chris Lattnere3d2e1e2006-09-05 02:52:35 +00001137 unsigned CurOp = 0;
Craig Topperf7755df2012-07-12 06:52:41 +00001138 if (NumOps > 1 && Desc->getOperandConstraint(1, MCOI::TIED_TO) == 0)
Evan Cheng00bd8d902008-04-18 20:55:36 +00001139 ++CurOp;
Craig Topperf7755df2012-07-12 06:52:41 +00001140 else if (NumOps > 3 && Desc->getOperandConstraint(2, MCOI::TIED_TO) == 0) {
1141 assert(Desc->getOperandConstraint(NumOps - 1, MCOI::TIED_TO) == 1);
1142 // Special case for GATHER with 2 TIED_TO operands
1143 // Skip the first 2 operands: dst, mask_wb
1144 CurOp += 2;
1145 }
Evan Cheng3b235aa2006-12-05 07:29:55 +00001146
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001147 uint64_t TSFlags = Desc->TSFlags;
1148
1149 // Is this instruction encoded using the AVX VEX prefix?
1150 bool HasVEXPrefix = (TSFlags >> X86II::VEXShift) & X86II::VEX;
1151 // It uses the VEX.VVVV field?
1152 bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V;
1153 bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3;
1154 bool HasMemOp4 = (TSFlags >> X86II::VEXShift) & X86II::MemOp4;
Craig Topper61661782012-05-19 08:28:17 +00001155 const unsigned MemOp4_I8IMMOperand = 2;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001156
1157 // Determine where the memory operand starts, if present.
1158 int MemoryOperand = X86II::getMemoryOperandNo(TSFlags, Opcode);
1159 if (MemoryOperand != -1) MemoryOperand += CurOp;
1160
1161 if (!HasVEXPrefix)
1162 emitOpcodePrefix(TSFlags, MemoryOperand, MI, Desc);
1163 else
1164 emitVEXOpcodePrefix(TSFlags, MemoryOperand, MI, Desc);
1165
Chris Lattner50324352010-02-05 19:24:13 +00001166 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(Desc->TSFlags);
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001167 switch (TSFlags & X86II::FormMask) {
Chris Lattner043bb022009-08-16 02:36:40 +00001168 default:
1169 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner36703cd2002-12-25 05:09:21 +00001170 case X86II::Pseudo:
Evan Chengf55b7382008-01-05 00:41:47 +00001171 // Remember the current PC offset, this is the PIC relocation
1172 // base address.
Chris Lattnerbe089572006-01-28 18:19:37 +00001173 switch (Opcode) {
Jakub Staszak33938022012-05-01 23:04:38 +00001174 default:
Gabor Greif21fed662010-08-23 20:30:51 +00001175 llvm_unreachable("pseudo instructions should be removed before code"
Chris Lattner043bb022009-08-16 02:36:40 +00001176 " emission");
Eric Christopher4d9c3402010-08-05 20:04:36 +00001177 // Do nothing for Int_MemBarrier - it's just a comment. Add a debug
1178 // to make it slightly easier to see.
1179 case X86::Int_MemBarrier:
1180 DEBUG(dbgs() << "#MEMBARRIER\n");
1181 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001182
Chris Lattnerb06015a2010-02-09 19:54:29 +00001183 case TargetOpcode::INLINEASM:
Evan Chengdfb97382008-11-19 23:21:11 +00001184 // We allow inline assembler nodes with empty bodies - they can
1185 // implicitly define registers, which is ok for JIT.
Chris Lattner0840c822009-10-12 04:22:44 +00001186 if (MI.getOperand(0).getSymbolName()[0])
Chris Lattner2104b8d2010-04-07 22:58:41 +00001187 report_fatal_error("JIT does not support inline asm!");
Evan Cheng3bd59642008-03-05 02:34:36 +00001188 break;
Bill Wendling499f7972010-07-16 22:20:36 +00001189 case TargetOpcode::PROLOG_LABEL:
Chris Lattner1065f492010-03-14 07:27:07 +00001190 case TargetOpcode::GC_LABEL:
Chris Lattneree2fbbc2010-03-14 02:33:54 +00001191 case TargetOpcode::EH_LABEL:
1192 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
1193 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001194
Chris Lattnerb06015a2010-02-09 19:54:29 +00001195 case TargetOpcode::IMPLICIT_DEF:
1196 case TargetOpcode::KILL:
Chris Lattnerbe089572006-01-28 18:19:37 +00001197 break;
Evan Cheng880b0802008-01-05 02:26:58 +00001198 case X86::MOVPC32r: {
Evan Chengf55b7382008-01-05 00:41:47 +00001199 // This emits the "call" portion of this pseudo instruction.
1200 MCE.emitByte(BaseOpcode);
Chris Lattner50324352010-02-05 19:24:13 +00001201 emitConstant(0, X86II::getSizeOfImm(Desc->TSFlags));
Evan Cheng880b0802008-01-05 02:26:58 +00001202 // Remember PIC base.
Evan Cheng0b773192008-12-10 02:32:19 +00001203 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmaneabd6472008-05-14 01:58:56 +00001204 X86JITInfo *JTI = TM.getJITInfo();
Evan Cheng880b0802008-01-05 02:26:58 +00001205 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Chengf55b7382008-01-05 00:41:47 +00001206 break;
1207 }
Evan Cheng880b0802008-01-05 02:26:58 +00001208 }
Evan Cheng14140052006-11-10 01:28:43 +00001209 CurOp = NumOps;
Chris Lattner36703cd2002-12-25 05:09:21 +00001210 break;
Chris Lattner10f605c2009-08-16 02:45:18 +00001211 case X86II::RawFrm: {
Chris Lattner8052f802002-12-03 06:34:06 +00001212 MCE.emitByte(BaseOpcode);
Evan Chengf55b7382008-01-05 00:41:47 +00001213
Chris Lattner10f605c2009-08-16 02:45:18 +00001214 if (CurOp == NumOps)
1215 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001216
Chris Lattner10f605c2009-08-16 02:45:18 +00001217 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling75eeeb32008-08-21 08:38:54 +00001218
David Greenea8000352010-01-05 01:28:53 +00001219 DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n");
1220 DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n");
1221 DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n");
1222 DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n");
1223 DEBUG(dbgs() << "isImm " << MO.isImm() << "\n");
Bill Wendling75eeeb32008-08-21 08:38:54 +00001224
Chris Lattner10f605c2009-08-16 02:45:18 +00001225 if (MO.isMBB()) {
1226 emitPCRelativeBlockAddress(MO.getMBB());
1227 break;
Chris Lattner8052f802002-12-03 06:34:06 +00001228 }
Jakub Staszak33938022012-05-01 23:04:38 +00001229
Chris Lattner10f605c2009-08-16 02:45:18 +00001230 if (MO.isGlobal()) {
Chris Lattner10f605c2009-08-16 02:45:18 +00001231 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Jeffrey Yasskin10d36042009-11-16 22:41:33 +00001232 MO.getOffset(), 0);
Chris Lattner10f605c2009-08-16 02:45:18 +00001233 break;
1234 }
Jakub Staszak33938022012-05-01 23:04:38 +00001235
Chris Lattner10f605c2009-08-16 02:45:18 +00001236 if (MO.isSymbol()) {
1237 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
1238 break;
1239 }
Daniel Dunbar0e42dc02010-02-09 23:00:03 +00001240
1241 // FIXME: Only used by hackish MCCodeEmitter, remove when dead.
1242 if (MO.isJTI()) {
1243 emitJumpTableAddress(MO.getIndex(), X86::reloc_pcrel_word);
1244 break;
1245 }
Jakub Staszak33938022012-05-01 23:04:38 +00001246
Chris Lattner10f605c2009-08-16 02:45:18 +00001247 assert(MO.isImm() && "Unknown RawFrm operand!");
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +00001248 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
Chris Lattner10f605c2009-08-16 02:45:18 +00001249 // Fix up immediate operand for pc relative calls.
1250 intptr_t Imm = (intptr_t)MO.getImm();
1251 Imm = Imm - MCE.getCurrentPCValue() - 4;
Chris Lattner50324352010-02-05 19:24:13 +00001252 emitConstant(Imm, X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattner10f605c2009-08-16 02:45:18 +00001253 } else
Chris Lattner50324352010-02-05 19:24:13 +00001254 emitConstant(MO.getImm(), X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattner8052f802002-12-03 06:34:06 +00001255 break;
Chris Lattner10f605c2009-08-16 02:45:18 +00001256 }
Jakub Staszak33938022012-05-01 23:04:38 +00001257
Chris Lattner043bb022009-08-16 02:36:40 +00001258 case X86II::AddRegFrm: {
Evan Chengd60fa58b2011-07-18 20:57:22 +00001259 MCE.emitByte(BaseOpcode +
Michael Liaof54249b2012-10-04 19:50:43 +00001260 getX86RegNum(MI.getOperand(CurOp++).getReg()));
Jakub Staszak33938022012-05-01 23:04:38 +00001261
Chris Lattner043bb022009-08-16 02:36:40 +00001262 if (CurOp == NumOps)
1263 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001264
Chris Lattner043bb022009-08-16 02:36:40 +00001265 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner50324352010-02-05 19:24:13 +00001266 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattner043bb022009-08-16 02:36:40 +00001267 if (MO1.isImm()) {
1268 emitConstant(MO1.getImm(), Size);
1269 break;
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001270 }
Jakub Staszak33938022012-05-01 23:04:38 +00001271
Chris Lattner043bb022009-08-16 02:36:40 +00001272 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
1273 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001274 if (Opcode == X86::MOV32ri64)
Chris Lattner043bb022009-08-16 02:36:40 +00001275 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
1276 // This should not occur on Darwin for relocatable objects.
1277 if (Opcode == X86::MOV64ri)
1278 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
1279 if (MO1.isGlobal()) {
Chris Lattner043bb022009-08-16 02:36:40 +00001280 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
1281 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskin10d36042009-11-16 22:41:33 +00001282 Indirect);
Chris Lattner043bb022009-08-16 02:36:40 +00001283 } else if (MO1.isSymbol())
1284 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
1285 else if (MO1.isCPI())
1286 emitConstPoolAddress(MO1.getIndex(), rt);
1287 else if (MO1.isJTI())
1288 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001289 break;
Chris Lattner043bb022009-08-16 02:36:40 +00001290 }
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001291
1292 case X86II::MRMDestReg: {
Chris Lattner8052f802002-12-03 06:34:06 +00001293 MCE.emitByte(BaseOpcode);
Craig Topper612f7bf2013-03-16 03:44:31 +00001294
1295 unsigned SrcRegNum = CurOp+1;
1296 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
1297 SrcRegNum++;
1298
Chris Lattnere3d2e1e2006-09-05 02:52:35 +00001299 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
Craig Topper612f7bf2013-03-16 03:44:31 +00001300 getX86RegNum(MI.getOperand(SrcRegNum).getReg()));
1301 CurOp = SrcRegNum + 1;
Chris Lattner4b1e02d2003-05-06 21:31:47 +00001302 break;
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001303 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001304 case X86II::MRMDestMem: {
Chris Lattner8052f802002-12-03 06:34:06 +00001305 MCE.emitByte(BaseOpcode);
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001306
1307 unsigned SrcRegNum = CurOp + X86::AddrNumOperands;
1308 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
1309 SrcRegNum++;
Rafael Espindolac2a17d32009-03-28 17:03:24 +00001310 emitMemModRMByte(MI, CurOp,
Michael Liaof54249b2012-10-04 19:50:43 +00001311 getX86RegNum(MI.getOperand(SrcRegNum).getReg()));
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001312 CurOp = SrcRegNum + 1;
Chris Lattner8052f802002-12-03 06:34:06 +00001313 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001314 }
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001315
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001316 case X86II::MRMSrcReg: {
Chris Lattner8052f802002-12-03 06:34:06 +00001317 MCE.emitByte(BaseOpcode);
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001318
1319 unsigned SrcRegNum = CurOp+1;
1320 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
Craig Topper1964b6d2012-05-19 19:14:18 +00001321 ++SrcRegNum;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001322
Craig Topper1964b6d2012-05-19 19:14:18 +00001323 if (HasMemOp4) // Skip 2nd src (which is encoded in I8IMM)
1324 ++SrcRegNum;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001325
1326 emitRegModRMByte(MI.getOperand(SrcRegNum).getReg(),
Michael Liaof54249b2012-10-04 19:50:43 +00001327 getX86RegNum(MI.getOperand(CurOp).getReg()));
Craig Topper1964b6d2012-05-19 19:14:18 +00001328 // 2 operands skipped with HasMemOp4, compensate accordingly
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001329 CurOp = HasMemOp4 ? SrcRegNum : SrcRegNum + 1;
1330 if (HasVEX_4VOp3)
1331 ++CurOp;
Chris Lattner8052f802002-12-03 06:34:06 +00001332 break;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001333 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001334 case X86II::MRMSrcMem: {
Chris Lattnerf4693072010-07-08 23:46:44 +00001335 int AddrOperands = X86::AddrNumOperands;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001336 unsigned FirstMemOp = CurOp+1;
1337 if (HasVEX_4V) {
1338 ++AddrOperands;
1339 ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV).
1340 }
Craig Topper1964b6d2012-05-19 19:14:18 +00001341 if (HasMemOp4) // Skip second register source (encoded in I8IMM)
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001342 ++FirstMemOp;
1343
1344 MCE.emitByte(BaseOpcode);
Rafael Espindola3b2df102009-04-08 21:14:34 +00001345
1346 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Chris Lattner50324352010-02-05 19:24:13 +00001347 X86II::getSizeOfImm(Desc->TSFlags) : 0;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001348 emitMemModRMByte(MI, FirstMemOp,
Michael Liaof54249b2012-10-04 19:50:43 +00001349 getX86RegNum(MI.getOperand(CurOp).getReg()),PCAdj);
Rafael Espindola3b2df102009-04-08 21:14:34 +00001350 CurOp += AddrOperands + 1;
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001351 if (HasVEX_4VOp3)
1352 ++CurOp;
Chris Lattner8052f802002-12-03 06:34:06 +00001353 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001354 }
Chris Lattner8052f802002-12-03 06:34:06 +00001355
Alkis Evlogimenos58270fc2004-02-27 18:55:12 +00001356 case X86II::MRM0r: case X86II::MRM1r:
1357 case X86II::MRM2r: case X86II::MRM3r:
1358 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng27c37022008-10-17 17:14:20 +00001359 case X86II::MRM6r: case X86II::MRM7r: {
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001360 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
Craig Topper1964b6d2012-05-19 19:14:18 +00001361 ++CurOp;
Chris Lattner8052f802002-12-03 06:34:06 +00001362 MCE.emitByte(BaseOpcode);
Chris Lattner064e9262010-02-12 23:54:57 +00001363 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
1364 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattner8052f802002-12-03 06:34:06 +00001365
Chris Lattner043bb022009-08-16 02:36:40 +00001366 if (CurOp == NumOps)
1367 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001368
Chris Lattner043bb022009-08-16 02:36:40 +00001369 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner50324352010-02-05 19:24:13 +00001370 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattner043bb022009-08-16 02:36:40 +00001371 if (MO1.isImm()) {
1372 emitConstant(MO1.getImm(), Size);
1373 break;
Evan Cheng62cdc3f2006-12-05 04:01:03 +00001374 }
Jakub Staszak33938022012-05-01 23:04:38 +00001375
Chris Lattner043bb022009-08-16 02:36:40 +00001376 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
1377 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
1378 if (Opcode == X86::MOV64ri32)
1379 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
1380 if (MO1.isGlobal()) {
Chris Lattner043bb022009-08-16 02:36:40 +00001381 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
1382 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskin10d36042009-11-16 22:41:33 +00001383 Indirect);
Chris Lattner043bb022009-08-16 02:36:40 +00001384 } else if (MO1.isSymbol())
1385 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
1386 else if (MO1.isCPI())
1387 emitConstPoolAddress(MO1.getIndex(), rt);
1388 else if (MO1.isJTI())
1389 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattner8052f802002-12-03 06:34:06 +00001390 break;
Evan Cheng27c37022008-10-17 17:14:20 +00001391 }
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001392
Alkis Evlogimenos58270fc2004-02-27 18:55:12 +00001393 case X86II::MRM0m: case X86II::MRM1m:
1394 case X86II::MRM2m: case X86II::MRM3m:
1395 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001396 case X86II::MRM6m: case X86II::MRM7m: {
Pete Cooperf76b5fe2012-04-30 03:56:44 +00001397 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
Craig Topper1964b6d2012-05-19 19:14:18 +00001398 ++CurOp;
Chris Lattnerec536272010-07-08 22:41:28 +00001399 intptr_t PCAdj = (CurOp + X86::AddrNumOperands != NumOps) ?
Jakub Staszak33938022012-05-01 23:04:38 +00001400 (MI.getOperand(CurOp+X86::AddrNumOperands).isImm() ?
Chris Lattner50324352010-02-05 19:24:13 +00001401 X86II::getSizeOfImm(Desc->TSFlags) : 4) : 0;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001402
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001403 MCE.emitByte(BaseOpcode);
Evan Cheng62cdc3f2006-12-05 04:01:03 +00001404 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001405 PCAdj);
Chris Lattnerec536272010-07-08 22:41:28 +00001406 CurOp += X86::AddrNumOperands;
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001407
Chris Lattner043bb022009-08-16 02:36:40 +00001408 if (CurOp == NumOps)
1409 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001410
Chris Lattner043bb022009-08-16 02:36:40 +00001411 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattner50324352010-02-05 19:24:13 +00001412 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattner043bb022009-08-16 02:36:40 +00001413 if (MO.isImm()) {
1414 emitConstant(MO.getImm(), Size);
1415 break;
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001416 }
Jakub Staszak33938022012-05-01 23:04:38 +00001417
Chris Lattner043bb022009-08-16 02:36:40 +00001418 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
1419 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
1420 if (Opcode == X86::MOV64mi32)
1421 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
1422 if (MO.isGlobal()) {
Chris Lattner043bb022009-08-16 02:36:40 +00001423 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
1424 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Jeffrey Yasskin10d36042009-11-16 22:41:33 +00001425 Indirect);
Chris Lattner043bb022009-08-16 02:36:40 +00001426 } else if (MO.isSymbol())
1427 emitExternalSymbolAddress(MO.getSymbolName(), rt);
1428 else if (MO.isCPI())
1429 emitConstPoolAddress(MO.getIndex(), rt);
1430 else if (MO.isJTI())
1431 emitJumpTableAddress(MO.getIndex(), rt);
Chris Lattnerd4ba6222003-01-13 00:33:59 +00001432 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001433 }
Evan Cheng9e350cd2006-02-01 06:13:50 +00001434
1435 case X86II::MRMInitReg:
1436 MCE.emitByte(BaseOpcode);
Chris Lattnere3d2e1e2006-09-05 02:52:35 +00001437 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
1438 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
Michael Liaof54249b2012-10-04 19:50:43 +00001439 getX86RegNum(MI.getOperand(CurOp).getReg()));
Chris Lattnere3d2e1e2006-09-05 02:52:35 +00001440 ++CurOp;
Evan Cheng9e350cd2006-02-01 06:13:50 +00001441 break;
Jakub Staszak33938022012-05-01 23:04:38 +00001442
Chris Lattnerf7477e52010-02-12 02:06:33 +00001443 case X86II::MRM_C1:
1444 MCE.emitByte(BaseOpcode);
1445 MCE.emitByte(0xC1);
1446 break;
1447 case X86II::MRM_C8:
1448 MCE.emitByte(BaseOpcode);
1449 MCE.emitByte(0xC8);
1450 break;
1451 case X86II::MRM_C9:
1452 MCE.emitByte(BaseOpcode);
1453 MCE.emitByte(0xC9);
1454 break;
Michael Liao95d944032013-04-11 04:52:28 +00001455 case X86II::MRM_CA:
1456 MCE.emitByte(BaseOpcode);
1457 MCE.emitByte(0xCA);
1458 break;
1459 case X86II::MRM_CB:
1460 MCE.emitByte(BaseOpcode);
1461 MCE.emitByte(0xCB);
1462 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +00001463 case X86II::MRM_E8:
1464 MCE.emitByte(BaseOpcode);
1465 MCE.emitByte(0xE8);
1466 break;
1467 case X86II::MRM_F0:
1468 MCE.emitByte(BaseOpcode);
1469 MCE.emitByte(0xF0);
1470 break;
Chris Lattnerdb31bba2002-12-02 21:44:34 +00001471 }
Evan Chengac22e542006-09-06 20:24:14 +00001472
Benjamin Kramerf1e0b6c2012-05-30 09:13:55 +00001473 while (CurOp != NumOps && NumOps - CurOp <= 2) {
Craig Topper61661782012-05-19 08:28:17 +00001474 // The last source register of a 4 operand instruction in AVX is encoded
1475 // in bits[7:4] of a immediate byte.
1476 if ((TSFlags >> X86II::VEXShift) & X86II::VEX_I8IMM) {
1477 const MachineOperand &MO = MI.getOperand(HasMemOp4 ? MemOp4_I8IMMOperand
1478 : CurOp);
Craig Topper1964b6d2012-05-19 19:14:18 +00001479 ++CurOp;
Michael Liaof54249b2012-10-04 19:50:43 +00001480 unsigned RegNum = getX86RegNum(MO.getReg()) << 4;
Craig Topper1964b6d2012-05-19 19:14:18 +00001481 if (X86II::isX86_64ExtendedReg(MO.getReg()))
1482 RegNum |= 1 << 7;
Craig Topper61661782012-05-19 08:28:17 +00001483 // If there is an additional 5th operand it must be an immediate, which
1484 // is encoded in bits[3:0]
Craig Topper1964b6d2012-05-19 19:14:18 +00001485 if (CurOp != NumOps) {
Craig Topper61661782012-05-19 08:28:17 +00001486 const MachineOperand &MIMM = MI.getOperand(CurOp++);
Craig Topper1964b6d2012-05-19 19:14:18 +00001487 if (MIMM.isImm()) {
Craig Topper61661782012-05-19 08:28:17 +00001488 unsigned Val = MIMM.getImm();
1489 assert(Val < 16 && "Immediate operand value out of range");
1490 RegNum |= Val;
1491 }
1492 }
1493 emitConstant(RegNum, 1);
1494 } else {
1495 emitConstant(MI.getOperand(CurOp++).getImm(),
1496 X86II::getSizeOfImm(Desc->TSFlags));
1497 }
1498 }
1499
Evan Cheng7f8e5632011-12-07 07:15:52 +00001500 if (!MI.isVariadic() && CurOp != NumOps) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00001501#ifndef NDEBUG
David Greenea8000352010-01-05 01:28:53 +00001502 dbgs() << "Cannot encode all operands of: " << MI << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00001503#endif
Torok Edwinfbcc6632009-07-14 16:55:14 +00001504 llvm_unreachable(0);
Evan Cheng801bfb22008-03-05 02:08:03 +00001505 }
Devang Patel051454a2009-10-06 02:19:11 +00001506
1507 MCE.processDebugLoc(MI.getDebugLoc(), false);
Chris Lattnerdb31bba2002-12-02 21:44:34 +00001508}